qcom_q6v5_pil.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * Qualcomm Peripheral Image Loader
  3. *
  4. * Copyright (C) 2016 Linaro Ltd.
  5. * Copyright (C) 2014 Sony Mobile Communications AB
  6. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/module.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/regmap.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/remoteproc.h>
  30. #include <linux/reset.h>
  31. #include <linux/soc/qcom/mdt_loader.h>
  32. #include <linux/soc/qcom/smem.h>
  33. #include <linux/soc/qcom/smem_state.h>
  34. #include "remoteproc_internal.h"
  35. #include "qcom_common.h"
  36. #include <linux/qcom_scm.h>
  37. #define MPSS_CRASH_REASON_SMEM 421
  38. /* RMB Status Register Values */
  39. #define RMB_PBL_SUCCESS 0x1
  40. #define RMB_MBA_XPU_UNLOCKED 0x1
  41. #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
  42. #define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
  43. #define RMB_MBA_AUTH_COMPLETE 0x4
  44. /* PBL/MBA interface registers */
  45. #define RMB_MBA_IMAGE_REG 0x00
  46. #define RMB_PBL_STATUS_REG 0x04
  47. #define RMB_MBA_COMMAND_REG 0x08
  48. #define RMB_MBA_STATUS_REG 0x0C
  49. #define RMB_PMI_META_DATA_REG 0x10
  50. #define RMB_PMI_CODE_START_REG 0x14
  51. #define RMB_PMI_CODE_LENGTH_REG 0x18
  52. #define RMB_CMD_META_DATA_READY 0x1
  53. #define RMB_CMD_LOAD_READY 0x2
  54. /* QDSP6SS Register Offsets */
  55. #define QDSP6SS_RESET_REG 0x014
  56. #define QDSP6SS_GFMUX_CTL_REG 0x020
  57. #define QDSP6SS_PWR_CTL_REG 0x030
  58. /* AXI Halt Register Offsets */
  59. #define AXI_HALTREQ_REG 0x0
  60. #define AXI_HALTACK_REG 0x4
  61. #define AXI_IDLE_REG 0x8
  62. #define HALT_ACK_TIMEOUT_MS 100
  63. /* QDSP6SS_RESET */
  64. #define Q6SS_STOP_CORE BIT(0)
  65. #define Q6SS_CORE_ARES BIT(1)
  66. #define Q6SS_BUS_ARES_ENABLE BIT(2)
  67. /* QDSP6SS_GFMUX_CTL */
  68. #define Q6SS_CLK_ENABLE BIT(1)
  69. /* QDSP6SS_PWR_CTL */
  70. #define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
  71. #define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
  72. #define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
  73. #define Q6SS_L2TAG_SLP_NRET_N BIT(16)
  74. #define Q6SS_ETB_SLP_NRET_N BIT(17)
  75. #define Q6SS_L2DATA_STBY_N BIT(18)
  76. #define Q6SS_SLP_RET_N BIT(19)
  77. #define Q6SS_CLAMP_IO BIT(20)
  78. #define QDSS_BHS_ON BIT(21)
  79. #define QDSS_LDO_BYP BIT(22)
  80. struct reg_info {
  81. struct regulator *reg;
  82. int uV;
  83. int uA;
  84. };
  85. struct qcom_mss_reg_res {
  86. const char *supply;
  87. int uV;
  88. int uA;
  89. };
  90. struct rproc_hexagon_res {
  91. const char *hexagon_mba_image;
  92. struct qcom_mss_reg_res *proxy_supply;
  93. struct qcom_mss_reg_res *active_supply;
  94. char **proxy_clk_names;
  95. char **active_clk_names;
  96. };
  97. struct q6v5 {
  98. struct device *dev;
  99. struct rproc *rproc;
  100. void __iomem *reg_base;
  101. void __iomem *rmb_base;
  102. struct regmap *halt_map;
  103. u32 halt_q6;
  104. u32 halt_modem;
  105. u32 halt_nc;
  106. struct reset_control *mss_restart;
  107. struct qcom_smem_state *state;
  108. unsigned stop_bit;
  109. struct clk *active_clks[8];
  110. struct clk *proxy_clks[4];
  111. int active_clk_count;
  112. int proxy_clk_count;
  113. struct reg_info active_regs[1];
  114. struct reg_info proxy_regs[3];
  115. int active_reg_count;
  116. int proxy_reg_count;
  117. struct completion start_done;
  118. struct completion stop_done;
  119. bool running;
  120. phys_addr_t mba_phys;
  121. void *mba_region;
  122. size_t mba_size;
  123. phys_addr_t mpss_phys;
  124. phys_addr_t mpss_reloc;
  125. void *mpss_region;
  126. size_t mpss_size;
  127. struct qcom_rproc_subdev smd_subdev;
  128. struct qcom_rproc_ssr ssr_subdev;
  129. };
  130. static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
  131. const struct qcom_mss_reg_res *reg_res)
  132. {
  133. int rc;
  134. int i;
  135. if (!reg_res)
  136. return 0;
  137. for (i = 0; reg_res[i].supply; i++) {
  138. regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
  139. if (IS_ERR(regs[i].reg)) {
  140. rc = PTR_ERR(regs[i].reg);
  141. if (rc != -EPROBE_DEFER)
  142. dev_err(dev, "Failed to get %s\n regulator",
  143. reg_res[i].supply);
  144. return rc;
  145. }
  146. regs[i].uV = reg_res[i].uV;
  147. regs[i].uA = reg_res[i].uA;
  148. }
  149. return i;
  150. }
  151. static int q6v5_regulator_enable(struct q6v5 *qproc,
  152. struct reg_info *regs, int count)
  153. {
  154. int ret;
  155. int i;
  156. for (i = 0; i < count; i++) {
  157. if (regs[i].uV > 0) {
  158. ret = regulator_set_voltage(regs[i].reg,
  159. regs[i].uV, INT_MAX);
  160. if (ret) {
  161. dev_err(qproc->dev,
  162. "Failed to request voltage for %d.\n",
  163. i);
  164. goto err;
  165. }
  166. }
  167. if (regs[i].uA > 0) {
  168. ret = regulator_set_load(regs[i].reg,
  169. regs[i].uA);
  170. if (ret < 0) {
  171. dev_err(qproc->dev,
  172. "Failed to set regulator mode\n");
  173. goto err;
  174. }
  175. }
  176. ret = regulator_enable(regs[i].reg);
  177. if (ret) {
  178. dev_err(qproc->dev, "Regulator enable failed\n");
  179. goto err;
  180. }
  181. }
  182. return 0;
  183. err:
  184. for (; i >= 0; i--) {
  185. if (regs[i].uV > 0)
  186. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  187. if (regs[i].uA > 0)
  188. regulator_set_load(regs[i].reg, 0);
  189. regulator_disable(regs[i].reg);
  190. }
  191. return ret;
  192. }
  193. static void q6v5_regulator_disable(struct q6v5 *qproc,
  194. struct reg_info *regs, int count)
  195. {
  196. int i;
  197. for (i = 0; i < count; i++) {
  198. if (regs[i].uV > 0)
  199. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  200. if (regs[i].uA > 0)
  201. regulator_set_load(regs[i].reg, 0);
  202. regulator_disable(regs[i].reg);
  203. }
  204. }
  205. static int q6v5_clk_enable(struct device *dev,
  206. struct clk **clks, int count)
  207. {
  208. int rc;
  209. int i;
  210. for (i = 0; i < count; i++) {
  211. rc = clk_prepare_enable(clks[i]);
  212. if (rc) {
  213. dev_err(dev, "Clock enable failed\n");
  214. goto err;
  215. }
  216. }
  217. return 0;
  218. err:
  219. for (i--; i >= 0; i--)
  220. clk_disable_unprepare(clks[i]);
  221. return rc;
  222. }
  223. static void q6v5_clk_disable(struct device *dev,
  224. struct clk **clks, int count)
  225. {
  226. int i;
  227. for (i = 0; i < count; i++)
  228. clk_disable_unprepare(clks[i]);
  229. }
  230. static struct resource_table *q6v5_find_rsc_table(struct rproc *rproc,
  231. const struct firmware *fw,
  232. int *tablesz)
  233. {
  234. static struct resource_table table = { .ver = 1, };
  235. *tablesz = sizeof(table);
  236. return &table;
  237. }
  238. static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
  239. {
  240. struct q6v5 *qproc = rproc->priv;
  241. /* MBA is restricted to a maximum size of 1M */
  242. if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
  243. dev_err(qproc->dev, "MBA firmware load failed\n");
  244. return -EINVAL;
  245. }
  246. memcpy(qproc->mba_region, fw->data, fw->size);
  247. return 0;
  248. }
  249. static const struct rproc_fw_ops q6v5_fw_ops = {
  250. .find_rsc_table = q6v5_find_rsc_table,
  251. .load = q6v5_load,
  252. };
  253. static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
  254. {
  255. unsigned long timeout;
  256. s32 val;
  257. timeout = jiffies + msecs_to_jiffies(ms);
  258. for (;;) {
  259. val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
  260. if (val)
  261. break;
  262. if (time_after(jiffies, timeout))
  263. return -ETIMEDOUT;
  264. msleep(1);
  265. }
  266. return val;
  267. }
  268. static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
  269. {
  270. unsigned long timeout;
  271. s32 val;
  272. timeout = jiffies + msecs_to_jiffies(ms);
  273. for (;;) {
  274. val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
  275. if (val < 0)
  276. break;
  277. if (!status && val)
  278. break;
  279. else if (status && val == status)
  280. break;
  281. if (time_after(jiffies, timeout))
  282. return -ETIMEDOUT;
  283. msleep(1);
  284. }
  285. return val;
  286. }
  287. static int q6v5proc_reset(struct q6v5 *qproc)
  288. {
  289. u32 val;
  290. int ret;
  291. /* Assert resets, stop core */
  292. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  293. val |= (Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE);
  294. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  295. /* Enable power block headswitch, and wait for it to stabilize */
  296. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  297. val |= QDSS_BHS_ON | QDSS_LDO_BYP;
  298. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  299. udelay(1);
  300. /*
  301. * Turn on memories. L2 banks should be done individually
  302. * to minimize inrush current.
  303. */
  304. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  305. val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
  306. Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
  307. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  308. val |= Q6SS_L2DATA_SLP_NRET_N_2;
  309. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  310. val |= Q6SS_L2DATA_SLP_NRET_N_1;
  311. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  312. val |= Q6SS_L2DATA_SLP_NRET_N_0;
  313. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  314. /* Remove IO clamp */
  315. val &= ~Q6SS_CLAMP_IO;
  316. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  317. /* Bring core out of reset */
  318. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  319. val &= ~Q6SS_CORE_ARES;
  320. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  321. /* Turn on core clock */
  322. val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  323. val |= Q6SS_CLK_ENABLE;
  324. writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  325. /* Start core execution */
  326. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  327. val &= ~Q6SS_STOP_CORE;
  328. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  329. /* Wait for PBL status */
  330. ret = q6v5_rmb_pbl_wait(qproc, 1000);
  331. if (ret == -ETIMEDOUT) {
  332. dev_err(qproc->dev, "PBL boot timed out\n");
  333. } else if (ret != RMB_PBL_SUCCESS) {
  334. dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
  335. ret = -EINVAL;
  336. } else {
  337. ret = 0;
  338. }
  339. return ret;
  340. }
  341. static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
  342. struct regmap *halt_map,
  343. u32 offset)
  344. {
  345. unsigned long timeout;
  346. unsigned int val;
  347. int ret;
  348. /* Check if we're already idle */
  349. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  350. if (!ret && val)
  351. return;
  352. /* Assert halt request */
  353. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
  354. /* Wait for halt */
  355. timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
  356. for (;;) {
  357. ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
  358. if (ret || val || time_after(jiffies, timeout))
  359. break;
  360. msleep(1);
  361. }
  362. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  363. if (ret || !val)
  364. dev_err(qproc->dev, "port failed halt\n");
  365. /* Clear halt request (port will remain halted until reset) */
  366. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
  367. }
  368. static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
  369. {
  370. unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
  371. dma_addr_t phys;
  372. void *ptr;
  373. int ret;
  374. ptr = dma_alloc_attrs(qproc->dev, fw->size, &phys, GFP_KERNEL, dma_attrs);
  375. if (!ptr) {
  376. dev_err(qproc->dev, "failed to allocate mdt buffer\n");
  377. return -ENOMEM;
  378. }
  379. memcpy(ptr, fw->data, fw->size);
  380. writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
  381. writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  382. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
  383. if (ret == -ETIMEDOUT)
  384. dev_err(qproc->dev, "MPSS header authentication timed out\n");
  385. else if (ret < 0)
  386. dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
  387. dma_free_attrs(qproc->dev, fw->size, ptr, phys, dma_attrs);
  388. return ret < 0 ? ret : 0;
  389. }
  390. static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
  391. {
  392. if (phdr->p_type != PT_LOAD)
  393. return false;
  394. if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
  395. return false;
  396. if (!phdr->p_memsz)
  397. return false;
  398. return true;
  399. }
  400. static int q6v5_mpss_load(struct q6v5 *qproc)
  401. {
  402. const struct elf32_phdr *phdrs;
  403. const struct elf32_phdr *phdr;
  404. const struct firmware *seg_fw;
  405. const struct firmware *fw;
  406. struct elf32_hdr *ehdr;
  407. phys_addr_t mpss_reloc;
  408. phys_addr_t boot_addr;
  409. phys_addr_t min_addr = (phys_addr_t)ULLONG_MAX;
  410. phys_addr_t max_addr = 0;
  411. bool relocate = false;
  412. char seg_name[10];
  413. ssize_t offset;
  414. size_t size;
  415. void *ptr;
  416. int ret;
  417. int i;
  418. ret = request_firmware(&fw, "modem.mdt", qproc->dev);
  419. if (ret < 0) {
  420. dev_err(qproc->dev, "unable to load modem.mdt\n");
  421. return ret;
  422. }
  423. /* Initialize the RMB validator */
  424. writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  425. ret = q6v5_mpss_init_image(qproc, fw);
  426. if (ret)
  427. goto release_firmware;
  428. ehdr = (struct elf32_hdr *)fw->data;
  429. phdrs = (struct elf32_phdr *)(ehdr + 1);
  430. for (i = 0; i < ehdr->e_phnum; i++) {
  431. phdr = &phdrs[i];
  432. if (!q6v5_phdr_valid(phdr))
  433. continue;
  434. if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
  435. relocate = true;
  436. if (phdr->p_paddr < min_addr)
  437. min_addr = phdr->p_paddr;
  438. if (phdr->p_paddr + phdr->p_memsz > max_addr)
  439. max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
  440. }
  441. mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
  442. for (i = 0; i < ehdr->e_phnum; i++) {
  443. phdr = &phdrs[i];
  444. if (!q6v5_phdr_valid(phdr))
  445. continue;
  446. offset = phdr->p_paddr - mpss_reloc;
  447. if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
  448. dev_err(qproc->dev, "segment outside memory range\n");
  449. ret = -EINVAL;
  450. goto release_firmware;
  451. }
  452. ptr = qproc->mpss_region + offset;
  453. if (phdr->p_filesz) {
  454. snprintf(seg_name, sizeof(seg_name), "modem.b%02d", i);
  455. ret = request_firmware_into_buf(&seg_fw, seg_name, qproc->dev,
  456. ptr, phdr->p_filesz);
  457. if (ret) {
  458. dev_err(qproc->dev, "failed to load %s\n", seg_name);
  459. goto release_firmware;
  460. }
  461. release_firmware(seg_fw);
  462. }
  463. if (phdr->p_memsz > phdr->p_filesz) {
  464. memset(ptr + phdr->p_filesz, 0,
  465. phdr->p_memsz - phdr->p_filesz);
  466. }
  467. size = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  468. if (!size) {
  469. boot_addr = relocate ? qproc->mpss_phys : min_addr;
  470. writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
  471. writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  472. }
  473. size += phdr->p_memsz;
  474. writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  475. }
  476. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
  477. if (ret == -ETIMEDOUT)
  478. dev_err(qproc->dev, "MPSS authentication timed out\n");
  479. else if (ret < 0)
  480. dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
  481. release_firmware:
  482. release_firmware(fw);
  483. return ret < 0 ? ret : 0;
  484. }
  485. static int q6v5_start(struct rproc *rproc)
  486. {
  487. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  488. int ret;
  489. ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
  490. qproc->proxy_reg_count);
  491. if (ret) {
  492. dev_err(qproc->dev, "failed to enable proxy supplies\n");
  493. return ret;
  494. }
  495. ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
  496. qproc->proxy_clk_count);
  497. if (ret) {
  498. dev_err(qproc->dev, "failed to enable proxy clocks\n");
  499. goto disable_proxy_reg;
  500. }
  501. ret = q6v5_regulator_enable(qproc, qproc->active_regs,
  502. qproc->active_reg_count);
  503. if (ret) {
  504. dev_err(qproc->dev, "failed to enable supplies\n");
  505. goto disable_proxy_clk;
  506. }
  507. ret = reset_control_deassert(qproc->mss_restart);
  508. if (ret) {
  509. dev_err(qproc->dev, "failed to deassert mss restart\n");
  510. goto disable_vdd;
  511. }
  512. ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
  513. qproc->active_clk_count);
  514. if (ret) {
  515. dev_err(qproc->dev, "failed to enable clocks\n");
  516. goto assert_reset;
  517. }
  518. writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
  519. ret = q6v5proc_reset(qproc);
  520. if (ret)
  521. goto halt_axi_ports;
  522. ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
  523. if (ret == -ETIMEDOUT) {
  524. dev_err(qproc->dev, "MBA boot timed out\n");
  525. goto halt_axi_ports;
  526. } else if (ret != RMB_MBA_XPU_UNLOCKED &&
  527. ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
  528. dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
  529. ret = -EINVAL;
  530. goto halt_axi_ports;
  531. }
  532. dev_info(qproc->dev, "MBA booted, loading mpss\n");
  533. ret = q6v5_mpss_load(qproc);
  534. if (ret)
  535. goto halt_axi_ports;
  536. ret = wait_for_completion_timeout(&qproc->start_done,
  537. msecs_to_jiffies(5000));
  538. if (ret == 0) {
  539. dev_err(qproc->dev, "start timed out\n");
  540. ret = -ETIMEDOUT;
  541. goto halt_axi_ports;
  542. }
  543. qproc->running = true;
  544. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  545. qproc->proxy_clk_count);
  546. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  547. qproc->proxy_reg_count);
  548. return 0;
  549. halt_axi_ports:
  550. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  551. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  552. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  553. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  554. qproc->active_clk_count);
  555. assert_reset:
  556. reset_control_assert(qproc->mss_restart);
  557. disable_vdd:
  558. q6v5_regulator_disable(qproc, qproc->active_regs,
  559. qproc->active_reg_count);
  560. disable_proxy_clk:
  561. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  562. qproc->proxy_clk_count);
  563. disable_proxy_reg:
  564. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  565. qproc->proxy_reg_count);
  566. return ret;
  567. }
  568. static int q6v5_stop(struct rproc *rproc)
  569. {
  570. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  571. int ret;
  572. qproc->running = false;
  573. qcom_smem_state_update_bits(qproc->state,
  574. BIT(qproc->stop_bit), BIT(qproc->stop_bit));
  575. ret = wait_for_completion_timeout(&qproc->stop_done,
  576. msecs_to_jiffies(5000));
  577. if (ret == 0)
  578. dev_err(qproc->dev, "timed out on wait\n");
  579. qcom_smem_state_update_bits(qproc->state, BIT(qproc->stop_bit), 0);
  580. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  581. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  582. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  583. reset_control_assert(qproc->mss_restart);
  584. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  585. qproc->active_clk_count);
  586. q6v5_regulator_disable(qproc, qproc->active_regs,
  587. qproc->active_reg_count);
  588. return 0;
  589. }
  590. static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
  591. {
  592. struct q6v5 *qproc = rproc->priv;
  593. int offset;
  594. offset = da - qproc->mpss_reloc;
  595. if (offset < 0 || offset + len > qproc->mpss_size)
  596. return NULL;
  597. return qproc->mpss_region + offset;
  598. }
  599. static const struct rproc_ops q6v5_ops = {
  600. .start = q6v5_start,
  601. .stop = q6v5_stop,
  602. .da_to_va = q6v5_da_to_va,
  603. };
  604. static irqreturn_t q6v5_wdog_interrupt(int irq, void *dev)
  605. {
  606. struct q6v5 *qproc = dev;
  607. size_t len;
  608. char *msg;
  609. /* Sometimes the stop triggers a watchdog rather than a stop-ack */
  610. if (!qproc->running) {
  611. complete(&qproc->stop_done);
  612. return IRQ_HANDLED;
  613. }
  614. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  615. if (!IS_ERR(msg) && len > 0 && msg[0])
  616. dev_err(qproc->dev, "watchdog received: %s\n", msg);
  617. else
  618. dev_err(qproc->dev, "watchdog without message\n");
  619. rproc_report_crash(qproc->rproc, RPROC_WATCHDOG);
  620. if (!IS_ERR(msg))
  621. msg[0] = '\0';
  622. return IRQ_HANDLED;
  623. }
  624. static irqreturn_t q6v5_fatal_interrupt(int irq, void *dev)
  625. {
  626. struct q6v5 *qproc = dev;
  627. size_t len;
  628. char *msg;
  629. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  630. if (!IS_ERR(msg) && len > 0 && msg[0])
  631. dev_err(qproc->dev, "fatal error received: %s\n", msg);
  632. else
  633. dev_err(qproc->dev, "fatal error without message\n");
  634. rproc_report_crash(qproc->rproc, RPROC_FATAL_ERROR);
  635. if (!IS_ERR(msg))
  636. msg[0] = '\0';
  637. return IRQ_HANDLED;
  638. }
  639. static irqreturn_t q6v5_handover_interrupt(int irq, void *dev)
  640. {
  641. struct q6v5 *qproc = dev;
  642. complete(&qproc->start_done);
  643. return IRQ_HANDLED;
  644. }
  645. static irqreturn_t q6v5_stop_ack_interrupt(int irq, void *dev)
  646. {
  647. struct q6v5 *qproc = dev;
  648. complete(&qproc->stop_done);
  649. return IRQ_HANDLED;
  650. }
  651. static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
  652. {
  653. struct of_phandle_args args;
  654. struct resource *res;
  655. int ret;
  656. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
  657. qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
  658. if (IS_ERR(qproc->reg_base))
  659. return PTR_ERR(qproc->reg_base);
  660. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
  661. qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
  662. if (IS_ERR(qproc->rmb_base))
  663. return PTR_ERR(qproc->rmb_base);
  664. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
  665. "qcom,halt-regs", 3, 0, &args);
  666. if (ret < 0) {
  667. dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
  668. return -EINVAL;
  669. }
  670. qproc->halt_map = syscon_node_to_regmap(args.np);
  671. of_node_put(args.np);
  672. if (IS_ERR(qproc->halt_map))
  673. return PTR_ERR(qproc->halt_map);
  674. qproc->halt_q6 = args.args[0];
  675. qproc->halt_modem = args.args[1];
  676. qproc->halt_nc = args.args[2];
  677. return 0;
  678. }
  679. static int q6v5_init_clocks(struct device *dev, struct clk **clks,
  680. char **clk_names)
  681. {
  682. int i;
  683. if (!clk_names)
  684. return 0;
  685. for (i = 0; clk_names[i]; i++) {
  686. clks[i] = devm_clk_get(dev, clk_names[i]);
  687. if (IS_ERR(clks[i])) {
  688. int rc = PTR_ERR(clks[i]);
  689. if (rc != -EPROBE_DEFER)
  690. dev_err(dev, "Failed to get %s clock\n",
  691. clk_names[i]);
  692. return rc;
  693. }
  694. }
  695. return i;
  696. }
  697. static int q6v5_init_reset(struct q6v5 *qproc)
  698. {
  699. qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
  700. NULL);
  701. if (IS_ERR(qproc->mss_restart)) {
  702. dev_err(qproc->dev, "failed to acquire mss restart\n");
  703. return PTR_ERR(qproc->mss_restart);
  704. }
  705. return 0;
  706. }
  707. static int q6v5_request_irq(struct q6v5 *qproc,
  708. struct platform_device *pdev,
  709. const char *name,
  710. irq_handler_t thread_fn)
  711. {
  712. int ret;
  713. ret = platform_get_irq_byname(pdev, name);
  714. if (ret < 0) {
  715. dev_err(&pdev->dev, "no %s IRQ defined\n", name);
  716. return ret;
  717. }
  718. ret = devm_request_threaded_irq(&pdev->dev, ret,
  719. NULL, thread_fn,
  720. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  721. "q6v5", qproc);
  722. if (ret)
  723. dev_err(&pdev->dev, "request %s IRQ failed\n", name);
  724. return ret;
  725. }
  726. static int q6v5_alloc_memory_region(struct q6v5 *qproc)
  727. {
  728. struct device_node *child;
  729. struct device_node *node;
  730. struct resource r;
  731. int ret;
  732. child = of_get_child_by_name(qproc->dev->of_node, "mba");
  733. node = of_parse_phandle(child, "memory-region", 0);
  734. ret = of_address_to_resource(node, 0, &r);
  735. if (ret) {
  736. dev_err(qproc->dev, "unable to resolve mba region\n");
  737. return ret;
  738. }
  739. of_node_put(node);
  740. qproc->mba_phys = r.start;
  741. qproc->mba_size = resource_size(&r);
  742. qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
  743. if (!qproc->mba_region) {
  744. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  745. &r.start, qproc->mba_size);
  746. return -EBUSY;
  747. }
  748. child = of_get_child_by_name(qproc->dev->of_node, "mpss");
  749. node = of_parse_phandle(child, "memory-region", 0);
  750. ret = of_address_to_resource(node, 0, &r);
  751. if (ret) {
  752. dev_err(qproc->dev, "unable to resolve mpss region\n");
  753. return ret;
  754. }
  755. of_node_put(node);
  756. qproc->mpss_phys = qproc->mpss_reloc = r.start;
  757. qproc->mpss_size = resource_size(&r);
  758. qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
  759. if (!qproc->mpss_region) {
  760. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  761. &r.start, qproc->mpss_size);
  762. return -EBUSY;
  763. }
  764. return 0;
  765. }
  766. static int q6v5_probe(struct platform_device *pdev)
  767. {
  768. const struct rproc_hexagon_res *desc;
  769. struct q6v5 *qproc;
  770. struct rproc *rproc;
  771. int ret;
  772. desc = of_device_get_match_data(&pdev->dev);
  773. if (!desc)
  774. return -EINVAL;
  775. rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
  776. desc->hexagon_mba_image, sizeof(*qproc));
  777. if (!rproc) {
  778. dev_err(&pdev->dev, "failed to allocate rproc\n");
  779. return -ENOMEM;
  780. }
  781. rproc->fw_ops = &q6v5_fw_ops;
  782. qproc = (struct q6v5 *)rproc->priv;
  783. qproc->dev = &pdev->dev;
  784. qproc->rproc = rproc;
  785. platform_set_drvdata(pdev, qproc);
  786. init_completion(&qproc->start_done);
  787. init_completion(&qproc->stop_done);
  788. ret = q6v5_init_mem(qproc, pdev);
  789. if (ret)
  790. goto free_rproc;
  791. ret = q6v5_alloc_memory_region(qproc);
  792. if (ret)
  793. goto free_rproc;
  794. ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
  795. desc->proxy_clk_names);
  796. if (ret < 0) {
  797. dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
  798. goto free_rproc;
  799. }
  800. qproc->proxy_clk_count = ret;
  801. ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
  802. desc->active_clk_names);
  803. if (ret < 0) {
  804. dev_err(&pdev->dev, "Failed to get active clocks.\n");
  805. goto free_rproc;
  806. }
  807. qproc->active_clk_count = ret;
  808. ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
  809. desc->proxy_supply);
  810. if (ret < 0) {
  811. dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
  812. goto free_rproc;
  813. }
  814. qproc->proxy_reg_count = ret;
  815. ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
  816. desc->active_supply);
  817. if (ret < 0) {
  818. dev_err(&pdev->dev, "Failed to get active regulators.\n");
  819. goto free_rproc;
  820. }
  821. qproc->active_reg_count = ret;
  822. ret = q6v5_init_reset(qproc);
  823. if (ret)
  824. goto free_rproc;
  825. ret = q6v5_request_irq(qproc, pdev, "wdog", q6v5_wdog_interrupt);
  826. if (ret < 0)
  827. goto free_rproc;
  828. ret = q6v5_request_irq(qproc, pdev, "fatal", q6v5_fatal_interrupt);
  829. if (ret < 0)
  830. goto free_rproc;
  831. ret = q6v5_request_irq(qproc, pdev, "handover", q6v5_handover_interrupt);
  832. if (ret < 0)
  833. goto free_rproc;
  834. ret = q6v5_request_irq(qproc, pdev, "stop-ack", q6v5_stop_ack_interrupt);
  835. if (ret < 0)
  836. goto free_rproc;
  837. qproc->state = qcom_smem_state_get(&pdev->dev, "stop", &qproc->stop_bit);
  838. if (IS_ERR(qproc->state)) {
  839. ret = PTR_ERR(qproc->state);
  840. goto free_rproc;
  841. }
  842. qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
  843. qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
  844. ret = rproc_add(rproc);
  845. if (ret)
  846. goto free_rproc;
  847. return 0;
  848. free_rproc:
  849. rproc_free(rproc);
  850. return ret;
  851. }
  852. static int q6v5_remove(struct platform_device *pdev)
  853. {
  854. struct q6v5 *qproc = platform_get_drvdata(pdev);
  855. rproc_del(qproc->rproc);
  856. qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
  857. qcom_remove_ssr_subdev(qproc->rproc, &qproc->ssr_subdev);
  858. rproc_free(qproc->rproc);
  859. return 0;
  860. }
  861. static const struct rproc_hexagon_res msm8916_mss = {
  862. .hexagon_mba_image = "mba.mbn",
  863. .proxy_supply = (struct qcom_mss_reg_res[]) {
  864. {
  865. .supply = "mx",
  866. .uV = 1050000,
  867. },
  868. {
  869. .supply = "cx",
  870. .uA = 100000,
  871. },
  872. {
  873. .supply = "pll",
  874. .uA = 100000,
  875. },
  876. {}
  877. },
  878. .proxy_clk_names = (char*[]){
  879. "xo",
  880. NULL
  881. },
  882. .active_clk_names = (char*[]){
  883. "iface",
  884. "bus",
  885. "mem",
  886. NULL
  887. },
  888. };
  889. static const struct rproc_hexagon_res msm8974_mss = {
  890. .hexagon_mba_image = "mba.b00",
  891. .proxy_supply = (struct qcom_mss_reg_res[]) {
  892. {
  893. .supply = "mx",
  894. .uV = 1050000,
  895. },
  896. {
  897. .supply = "cx",
  898. .uA = 100000,
  899. },
  900. {
  901. .supply = "pll",
  902. .uA = 100000,
  903. },
  904. {}
  905. },
  906. .active_supply = (struct qcom_mss_reg_res[]) {
  907. {
  908. .supply = "mss",
  909. .uV = 1050000,
  910. .uA = 100000,
  911. },
  912. {}
  913. },
  914. .proxy_clk_names = (char*[]){
  915. "xo",
  916. NULL
  917. },
  918. .active_clk_names = (char*[]){
  919. "iface",
  920. "bus",
  921. "mem",
  922. NULL
  923. },
  924. };
  925. static const struct of_device_id q6v5_of_match[] = {
  926. { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
  927. { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
  928. { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
  929. { },
  930. };
  931. MODULE_DEVICE_TABLE(of, q6v5_of_match);
  932. static struct platform_driver q6v5_driver = {
  933. .probe = q6v5_probe,
  934. .remove = q6v5_remove,
  935. .driver = {
  936. .name = "qcom-q6v5-pil",
  937. .of_match_table = q6v5_of_match,
  938. },
  939. };
  940. module_platform_driver(q6v5_driver);
  941. MODULE_DESCRIPTION("Peripheral Image Loader for Hexagon");
  942. MODULE_LICENSE("GPL v2");