bpf_jit_comp_64.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/moduleloader.h>
  3. #include <linux/workqueue.h>
  4. #include <linux/netdevice.h>
  5. #include <linux/filter.h>
  6. #include <linux/bpf.h>
  7. #include <linux/cache.h>
  8. #include <linux/if_vlan.h>
  9. #include <asm/cacheflush.h>
  10. #include <asm/ptrace.h>
  11. #include "bpf_jit_64.h"
  12. static inline bool is_simm13(unsigned int value)
  13. {
  14. return value + 0x1000 < 0x2000;
  15. }
  16. static inline bool is_simm10(unsigned int value)
  17. {
  18. return value + 0x200 < 0x400;
  19. }
  20. static inline bool is_simm5(unsigned int value)
  21. {
  22. return value + 0x10 < 0x20;
  23. }
  24. static inline bool is_sethi(unsigned int value)
  25. {
  26. return (value & ~0x3fffff) == 0;
  27. }
  28. static void bpf_flush_icache(void *start_, void *end_)
  29. {
  30. /* Cheetah's I-cache is fully coherent. */
  31. if (tlb_type == spitfire) {
  32. unsigned long start = (unsigned long) start_;
  33. unsigned long end = (unsigned long) end_;
  34. start &= ~7UL;
  35. end = (end + 7UL) & ~7UL;
  36. while (start < end) {
  37. flushi(start);
  38. start += 32;
  39. }
  40. }
  41. }
  42. #define SEEN_DATAREF 1 /* might call external helpers */
  43. #define SEEN_XREG 2 /* ebx is used */
  44. #define SEEN_MEM 4 /* use mem[] for temporary storage */
  45. #define S13(X) ((X) & 0x1fff)
  46. #define S5(X) ((X) & 0x1f)
  47. #define IMMED 0x00002000
  48. #define RD(X) ((X) << 25)
  49. #define RS1(X) ((X) << 14)
  50. #define RS2(X) ((X))
  51. #define OP(X) ((X) << 30)
  52. #define OP2(X) ((X) << 22)
  53. #define OP3(X) ((X) << 19)
  54. #define COND(X) (((X) & 0xf) << 25)
  55. #define CBCOND(X) (((X) & 0x1f) << 25)
  56. #define F1(X) OP(X)
  57. #define F2(X, Y) (OP(X) | OP2(Y))
  58. #define F3(X, Y) (OP(X) | OP3(Y))
  59. #define ASI(X) (((X) & 0xff) << 5)
  60. #define CONDN COND(0x0)
  61. #define CONDE COND(0x1)
  62. #define CONDLE COND(0x2)
  63. #define CONDL COND(0x3)
  64. #define CONDLEU COND(0x4)
  65. #define CONDCS COND(0x5)
  66. #define CONDNEG COND(0x6)
  67. #define CONDVC COND(0x7)
  68. #define CONDA COND(0x8)
  69. #define CONDNE COND(0x9)
  70. #define CONDG COND(0xa)
  71. #define CONDGE COND(0xb)
  72. #define CONDGU COND(0xc)
  73. #define CONDCC COND(0xd)
  74. #define CONDPOS COND(0xe)
  75. #define CONDVS COND(0xf)
  76. #define CONDGEU CONDCC
  77. #define CONDLU CONDCS
  78. #define WDISP22(X) (((X) >> 2) & 0x3fffff)
  79. #define WDISP19(X) (((X) >> 2) & 0x7ffff)
  80. /* The 10-bit branch displacement for CBCOND is split into two fields */
  81. static u32 WDISP10(u32 off)
  82. {
  83. u32 ret = ((off >> 2) & 0xff) << 5;
  84. ret |= ((off >> (2 + 8)) & 0x03) << 19;
  85. return ret;
  86. }
  87. #define CBCONDE CBCOND(0x09)
  88. #define CBCONDLE CBCOND(0x0a)
  89. #define CBCONDL CBCOND(0x0b)
  90. #define CBCONDLEU CBCOND(0x0c)
  91. #define CBCONDCS CBCOND(0x0d)
  92. #define CBCONDN CBCOND(0x0e)
  93. #define CBCONDVS CBCOND(0x0f)
  94. #define CBCONDNE CBCOND(0x19)
  95. #define CBCONDG CBCOND(0x1a)
  96. #define CBCONDGE CBCOND(0x1b)
  97. #define CBCONDGU CBCOND(0x1c)
  98. #define CBCONDCC CBCOND(0x1d)
  99. #define CBCONDPOS CBCOND(0x1e)
  100. #define CBCONDVC CBCOND(0x1f)
  101. #define CBCONDGEU CBCONDCC
  102. #define CBCONDLU CBCONDCS
  103. #define ANNUL (1 << 29)
  104. #define XCC (1 << 21)
  105. #define BRANCH (F2(0, 1) | XCC)
  106. #define CBCOND_OP (F2(0, 3) | XCC)
  107. #define BA (BRANCH | CONDA)
  108. #define BG (BRANCH | CONDG)
  109. #define BL (BRANCH | CONDL)
  110. #define BLE (BRANCH | CONDLE)
  111. #define BGU (BRANCH | CONDGU)
  112. #define BLEU (BRANCH | CONDLEU)
  113. #define BGE (BRANCH | CONDGE)
  114. #define BGEU (BRANCH | CONDGEU)
  115. #define BLU (BRANCH | CONDLU)
  116. #define BE (BRANCH | CONDE)
  117. #define BNE (BRANCH | CONDNE)
  118. #define SETHI(K, REG) \
  119. (F2(0, 0x4) | RD(REG) | (((K) >> 10) & 0x3fffff))
  120. #define OR_LO(K, REG) \
  121. (F3(2, 0x02) | IMMED | RS1(REG) | ((K) & 0x3ff) | RD(REG))
  122. #define ADD F3(2, 0x00)
  123. #define AND F3(2, 0x01)
  124. #define ANDCC F3(2, 0x11)
  125. #define OR F3(2, 0x02)
  126. #define XOR F3(2, 0x03)
  127. #define SUB F3(2, 0x04)
  128. #define SUBCC F3(2, 0x14)
  129. #define MUL F3(2, 0x0a)
  130. #define MULX F3(2, 0x09)
  131. #define UDIVX F3(2, 0x0d)
  132. #define DIV F3(2, 0x0e)
  133. #define SLL F3(2, 0x25)
  134. #define SLLX (F3(2, 0x25)|(1<<12))
  135. #define SRA F3(2, 0x27)
  136. #define SRAX (F3(2, 0x27)|(1<<12))
  137. #define SRL F3(2, 0x26)
  138. #define SRLX (F3(2, 0x26)|(1<<12))
  139. #define JMPL F3(2, 0x38)
  140. #define SAVE F3(2, 0x3c)
  141. #define RESTORE F3(2, 0x3d)
  142. #define CALL F1(1)
  143. #define BR F2(0, 0x01)
  144. #define RD_Y F3(2, 0x28)
  145. #define WR_Y F3(2, 0x30)
  146. #define LD32 F3(3, 0x00)
  147. #define LD8 F3(3, 0x01)
  148. #define LD16 F3(3, 0x02)
  149. #define LD64 F3(3, 0x0b)
  150. #define LD64A F3(3, 0x1b)
  151. #define ST8 F3(3, 0x05)
  152. #define ST16 F3(3, 0x06)
  153. #define ST32 F3(3, 0x04)
  154. #define ST64 F3(3, 0x0e)
  155. #define CAS F3(3, 0x3c)
  156. #define CASX F3(3, 0x3e)
  157. #define LDPTR LD64
  158. #define BASE_STACKFRAME 176
  159. #define LD32I (LD32 | IMMED)
  160. #define LD8I (LD8 | IMMED)
  161. #define LD16I (LD16 | IMMED)
  162. #define LD64I (LD64 | IMMED)
  163. #define LDPTRI (LDPTR | IMMED)
  164. #define ST32I (ST32 | IMMED)
  165. struct jit_ctx {
  166. struct bpf_prog *prog;
  167. unsigned int *offset;
  168. int idx;
  169. int epilogue_offset;
  170. bool tmp_1_used;
  171. bool tmp_2_used;
  172. bool tmp_3_used;
  173. bool saw_ld_abs_ind;
  174. bool saw_frame_pointer;
  175. bool saw_call;
  176. bool saw_tail_call;
  177. u32 *image;
  178. };
  179. #define TMP_REG_1 (MAX_BPF_JIT_REG + 0)
  180. #define TMP_REG_2 (MAX_BPF_JIT_REG + 1)
  181. #define SKB_HLEN_REG (MAX_BPF_JIT_REG + 2)
  182. #define SKB_DATA_REG (MAX_BPF_JIT_REG + 3)
  183. #define TMP_REG_3 (MAX_BPF_JIT_REG + 4)
  184. /* Map BPF registers to SPARC registers */
  185. static const int bpf2sparc[] = {
  186. /* return value from in-kernel function, and exit value from eBPF */
  187. [BPF_REG_0] = O5,
  188. /* arguments from eBPF program to in-kernel function */
  189. [BPF_REG_1] = O0,
  190. [BPF_REG_2] = O1,
  191. [BPF_REG_3] = O2,
  192. [BPF_REG_4] = O3,
  193. [BPF_REG_5] = O4,
  194. /* callee saved registers that in-kernel function will preserve */
  195. [BPF_REG_6] = L0,
  196. [BPF_REG_7] = L1,
  197. [BPF_REG_8] = L2,
  198. [BPF_REG_9] = L3,
  199. /* read-only frame pointer to access stack */
  200. [BPF_REG_FP] = L6,
  201. [BPF_REG_AX] = G7,
  202. /* temporary register for internal BPF JIT */
  203. [TMP_REG_1] = G1,
  204. [TMP_REG_2] = G2,
  205. [TMP_REG_3] = G3,
  206. [SKB_HLEN_REG] = L4,
  207. [SKB_DATA_REG] = L5,
  208. };
  209. static void emit(const u32 insn, struct jit_ctx *ctx)
  210. {
  211. if (ctx->image != NULL)
  212. ctx->image[ctx->idx] = insn;
  213. ctx->idx++;
  214. }
  215. static void emit_call(u32 *func, struct jit_ctx *ctx)
  216. {
  217. if (ctx->image != NULL) {
  218. void *here = &ctx->image[ctx->idx];
  219. unsigned int off;
  220. off = (void *)func - here;
  221. ctx->image[ctx->idx] = CALL | ((off >> 2) & 0x3fffffff);
  222. }
  223. ctx->idx++;
  224. }
  225. static void emit_nop(struct jit_ctx *ctx)
  226. {
  227. emit(SETHI(0, G0), ctx);
  228. }
  229. static void emit_reg_move(u32 from, u32 to, struct jit_ctx *ctx)
  230. {
  231. emit(OR | RS1(G0) | RS2(from) | RD(to), ctx);
  232. }
  233. /* Emit 32-bit constant, zero extended. */
  234. static void emit_set_const(s32 K, u32 reg, struct jit_ctx *ctx)
  235. {
  236. emit(SETHI(K, reg), ctx);
  237. emit(OR_LO(K, reg), ctx);
  238. }
  239. /* Emit 32-bit constant, sign extended. */
  240. static void emit_set_const_sext(s32 K, u32 reg, struct jit_ctx *ctx)
  241. {
  242. if (K >= 0) {
  243. emit(SETHI(K, reg), ctx);
  244. emit(OR_LO(K, reg), ctx);
  245. } else {
  246. u32 hbits = ~(u32) K;
  247. u32 lbits = -0x400 | (u32) K;
  248. emit(SETHI(hbits, reg), ctx);
  249. emit(XOR | IMMED | RS1(reg) | S13(lbits) | RD(reg), ctx);
  250. }
  251. }
  252. static void emit_alu(u32 opcode, u32 src, u32 dst, struct jit_ctx *ctx)
  253. {
  254. emit(opcode | RS1(dst) | RS2(src) | RD(dst), ctx);
  255. }
  256. static void emit_alu3(u32 opcode, u32 a, u32 b, u32 c, struct jit_ctx *ctx)
  257. {
  258. emit(opcode | RS1(a) | RS2(b) | RD(c), ctx);
  259. }
  260. static void emit_alu_K(unsigned int opcode, unsigned int dst, unsigned int imm,
  261. struct jit_ctx *ctx)
  262. {
  263. bool small_immed = is_simm13(imm);
  264. unsigned int insn = opcode;
  265. insn |= RS1(dst) | RD(dst);
  266. if (small_immed) {
  267. emit(insn | IMMED | S13(imm), ctx);
  268. } else {
  269. unsigned int tmp = bpf2sparc[TMP_REG_1];
  270. ctx->tmp_1_used = true;
  271. emit_set_const_sext(imm, tmp, ctx);
  272. emit(insn | RS2(tmp), ctx);
  273. }
  274. }
  275. static void emit_alu3_K(unsigned int opcode, unsigned int src, unsigned int imm,
  276. unsigned int dst, struct jit_ctx *ctx)
  277. {
  278. bool small_immed = is_simm13(imm);
  279. unsigned int insn = opcode;
  280. insn |= RS1(src) | RD(dst);
  281. if (small_immed) {
  282. emit(insn | IMMED | S13(imm), ctx);
  283. } else {
  284. unsigned int tmp = bpf2sparc[TMP_REG_1];
  285. ctx->tmp_1_used = true;
  286. emit_set_const_sext(imm, tmp, ctx);
  287. emit(insn | RS2(tmp), ctx);
  288. }
  289. }
  290. static void emit_loadimm32(s32 K, unsigned int dest, struct jit_ctx *ctx)
  291. {
  292. if (K >= 0 && is_simm13(K)) {
  293. /* or %g0, K, DEST */
  294. emit(OR | IMMED | RS1(G0) | S13(K) | RD(dest), ctx);
  295. } else {
  296. emit_set_const(K, dest, ctx);
  297. }
  298. }
  299. static void emit_loadimm(s32 K, unsigned int dest, struct jit_ctx *ctx)
  300. {
  301. if (is_simm13(K)) {
  302. /* or %g0, K, DEST */
  303. emit(OR | IMMED | RS1(G0) | S13(K) | RD(dest), ctx);
  304. } else {
  305. emit_set_const(K, dest, ctx);
  306. }
  307. }
  308. static void emit_loadimm_sext(s32 K, unsigned int dest, struct jit_ctx *ctx)
  309. {
  310. if (is_simm13(K)) {
  311. /* or %g0, K, DEST */
  312. emit(OR | IMMED | RS1(G0) | S13(K) | RD(dest), ctx);
  313. } else {
  314. emit_set_const_sext(K, dest, ctx);
  315. }
  316. }
  317. static void analyze_64bit_constant(u32 high_bits, u32 low_bits,
  318. int *hbsp, int *lbsp, int *abbasp)
  319. {
  320. int lowest_bit_set, highest_bit_set, all_bits_between_are_set;
  321. int i;
  322. lowest_bit_set = highest_bit_set = -1;
  323. i = 0;
  324. do {
  325. if ((lowest_bit_set == -1) && ((low_bits >> i) & 1))
  326. lowest_bit_set = i;
  327. if ((highest_bit_set == -1) && ((high_bits >> (32 - i - 1)) & 1))
  328. highest_bit_set = (64 - i - 1);
  329. } while (++i < 32 && (highest_bit_set == -1 ||
  330. lowest_bit_set == -1));
  331. if (i == 32) {
  332. i = 0;
  333. do {
  334. if (lowest_bit_set == -1 && ((high_bits >> i) & 1))
  335. lowest_bit_set = i + 32;
  336. if (highest_bit_set == -1 &&
  337. ((low_bits >> (32 - i - 1)) & 1))
  338. highest_bit_set = 32 - i - 1;
  339. } while (++i < 32 && (highest_bit_set == -1 ||
  340. lowest_bit_set == -1));
  341. }
  342. all_bits_between_are_set = 1;
  343. for (i = lowest_bit_set; i <= highest_bit_set; i++) {
  344. if (i < 32) {
  345. if ((low_bits & (1 << i)) != 0)
  346. continue;
  347. } else {
  348. if ((high_bits & (1 << (i - 32))) != 0)
  349. continue;
  350. }
  351. all_bits_between_are_set = 0;
  352. break;
  353. }
  354. *hbsp = highest_bit_set;
  355. *lbsp = lowest_bit_set;
  356. *abbasp = all_bits_between_are_set;
  357. }
  358. static unsigned long create_simple_focus_bits(unsigned long high_bits,
  359. unsigned long low_bits,
  360. int lowest_bit_set, int shift)
  361. {
  362. long hi, lo;
  363. if (lowest_bit_set < 32) {
  364. lo = (low_bits >> lowest_bit_set) << shift;
  365. hi = ((high_bits << (32 - lowest_bit_set)) << shift);
  366. } else {
  367. lo = 0;
  368. hi = ((high_bits >> (lowest_bit_set - 32)) << shift);
  369. }
  370. return hi | lo;
  371. }
  372. static bool const64_is_2insns(unsigned long high_bits,
  373. unsigned long low_bits)
  374. {
  375. int highest_bit_set, lowest_bit_set, all_bits_between_are_set;
  376. if (high_bits == 0 || high_bits == 0xffffffff)
  377. return true;
  378. analyze_64bit_constant(high_bits, low_bits,
  379. &highest_bit_set, &lowest_bit_set,
  380. &all_bits_between_are_set);
  381. if ((highest_bit_set == 63 || lowest_bit_set == 0) &&
  382. all_bits_between_are_set != 0)
  383. return true;
  384. if (highest_bit_set - lowest_bit_set < 21)
  385. return true;
  386. return false;
  387. }
  388. static void sparc_emit_set_const64_quick2(unsigned long high_bits,
  389. unsigned long low_imm,
  390. unsigned int dest,
  391. int shift_count, struct jit_ctx *ctx)
  392. {
  393. emit_loadimm32(high_bits, dest, ctx);
  394. /* Now shift it up into place. */
  395. emit_alu_K(SLLX, dest, shift_count, ctx);
  396. /* If there is a low immediate part piece, finish up by
  397. * putting that in as well.
  398. */
  399. if (low_imm != 0)
  400. emit(OR | IMMED | RS1(dest) | S13(low_imm) | RD(dest), ctx);
  401. }
  402. static void emit_loadimm64(u64 K, unsigned int dest, struct jit_ctx *ctx)
  403. {
  404. int all_bits_between_are_set, lowest_bit_set, highest_bit_set;
  405. unsigned int tmp = bpf2sparc[TMP_REG_1];
  406. u32 low_bits = (K & 0xffffffff);
  407. u32 high_bits = (K >> 32);
  408. /* These two tests also take care of all of the one
  409. * instruction cases.
  410. */
  411. if (high_bits == 0xffffffff && (low_bits & 0x80000000))
  412. return emit_loadimm_sext(K, dest, ctx);
  413. if (high_bits == 0x00000000)
  414. return emit_loadimm32(K, dest, ctx);
  415. analyze_64bit_constant(high_bits, low_bits, &highest_bit_set,
  416. &lowest_bit_set, &all_bits_between_are_set);
  417. /* 1) mov -1, %reg
  418. * sllx %reg, shift, %reg
  419. * 2) mov -1, %reg
  420. * srlx %reg, shift, %reg
  421. * 3) mov some_small_const, %reg
  422. * sllx %reg, shift, %reg
  423. */
  424. if (((highest_bit_set == 63 || lowest_bit_set == 0) &&
  425. all_bits_between_are_set != 0) ||
  426. ((highest_bit_set - lowest_bit_set) < 12)) {
  427. int shift = lowest_bit_set;
  428. long the_const = -1;
  429. if ((highest_bit_set != 63 && lowest_bit_set != 0) ||
  430. all_bits_between_are_set == 0) {
  431. the_const =
  432. create_simple_focus_bits(high_bits, low_bits,
  433. lowest_bit_set, 0);
  434. } else if (lowest_bit_set == 0)
  435. shift = -(63 - highest_bit_set);
  436. emit(OR | IMMED | RS1(G0) | S13(the_const) | RD(dest), ctx);
  437. if (shift > 0)
  438. emit_alu_K(SLLX, dest, shift, ctx);
  439. else if (shift < 0)
  440. emit_alu_K(SRLX, dest, -shift, ctx);
  441. return;
  442. }
  443. /* Now a range of 22 or less bits set somewhere.
  444. * 1) sethi %hi(focus_bits), %reg
  445. * sllx %reg, shift, %reg
  446. * 2) sethi %hi(focus_bits), %reg
  447. * srlx %reg, shift, %reg
  448. */
  449. if ((highest_bit_set - lowest_bit_set) < 21) {
  450. unsigned long focus_bits =
  451. create_simple_focus_bits(high_bits, low_bits,
  452. lowest_bit_set, 10);
  453. emit(SETHI(focus_bits, dest), ctx);
  454. /* If lowest_bit_set == 10 then a sethi alone could
  455. * have done it.
  456. */
  457. if (lowest_bit_set < 10)
  458. emit_alu_K(SRLX, dest, 10 - lowest_bit_set, ctx);
  459. else if (lowest_bit_set > 10)
  460. emit_alu_K(SLLX, dest, lowest_bit_set - 10, ctx);
  461. return;
  462. }
  463. /* Ok, now 3 instruction sequences. */
  464. if (low_bits == 0) {
  465. emit_loadimm32(high_bits, dest, ctx);
  466. emit_alu_K(SLLX, dest, 32, ctx);
  467. return;
  468. }
  469. /* We may be able to do something quick
  470. * when the constant is negated, so try that.
  471. */
  472. if (const64_is_2insns((~high_bits) & 0xffffffff,
  473. (~low_bits) & 0xfffffc00)) {
  474. /* NOTE: The trailing bits get XOR'd so we need the
  475. * non-negated bits, not the negated ones.
  476. */
  477. unsigned long trailing_bits = low_bits & 0x3ff;
  478. if ((((~high_bits) & 0xffffffff) == 0 &&
  479. ((~low_bits) & 0x80000000) == 0) ||
  480. (((~high_bits) & 0xffffffff) == 0xffffffff &&
  481. ((~low_bits) & 0x80000000) != 0)) {
  482. unsigned long fast_int = (~low_bits & 0xffffffff);
  483. if ((is_sethi(fast_int) &&
  484. (~high_bits & 0xffffffff) == 0)) {
  485. emit(SETHI(fast_int, dest), ctx);
  486. } else if (is_simm13(fast_int)) {
  487. emit(OR | IMMED | RS1(G0) | S13(fast_int) | RD(dest), ctx);
  488. } else {
  489. emit_loadimm64(fast_int, dest, ctx);
  490. }
  491. } else {
  492. u64 n = ((~low_bits) & 0xfffffc00) |
  493. (((unsigned long)((~high_bits) & 0xffffffff))<<32);
  494. emit_loadimm64(n, dest, ctx);
  495. }
  496. low_bits = -0x400 | trailing_bits;
  497. emit(XOR | IMMED | RS1(dest) | S13(low_bits) | RD(dest), ctx);
  498. return;
  499. }
  500. /* 1) sethi %hi(xxx), %reg
  501. * or %reg, %lo(xxx), %reg
  502. * sllx %reg, yyy, %reg
  503. */
  504. if ((highest_bit_set - lowest_bit_set) < 32) {
  505. unsigned long focus_bits =
  506. create_simple_focus_bits(high_bits, low_bits,
  507. lowest_bit_set, 0);
  508. /* So what we know is that the set bits straddle the
  509. * middle of the 64-bit word.
  510. */
  511. sparc_emit_set_const64_quick2(focus_bits, 0, dest,
  512. lowest_bit_set, ctx);
  513. return;
  514. }
  515. /* 1) sethi %hi(high_bits), %reg
  516. * or %reg, %lo(high_bits), %reg
  517. * sllx %reg, 32, %reg
  518. * or %reg, low_bits, %reg
  519. */
  520. if (is_simm13(low_bits) && ((int)low_bits > 0)) {
  521. sparc_emit_set_const64_quick2(high_bits, low_bits,
  522. dest, 32, ctx);
  523. return;
  524. }
  525. /* Oh well, we tried... Do a full 64-bit decomposition. */
  526. ctx->tmp_1_used = true;
  527. emit_loadimm32(high_bits, tmp, ctx);
  528. emit_loadimm32(low_bits, dest, ctx);
  529. emit_alu_K(SLLX, tmp, 32, ctx);
  530. emit(OR | RS1(dest) | RS2(tmp) | RD(dest), ctx);
  531. }
  532. static void emit_branch(unsigned int br_opc, unsigned int from_idx, unsigned int to_idx,
  533. struct jit_ctx *ctx)
  534. {
  535. unsigned int off = to_idx - from_idx;
  536. if (br_opc & XCC)
  537. emit(br_opc | WDISP19(off << 2), ctx);
  538. else
  539. emit(br_opc | WDISP22(off << 2), ctx);
  540. }
  541. static void emit_cbcond(unsigned int cb_opc, unsigned int from_idx, unsigned int to_idx,
  542. const u8 dst, const u8 src, struct jit_ctx *ctx)
  543. {
  544. unsigned int off = to_idx - from_idx;
  545. emit(cb_opc | WDISP10(off << 2) | RS1(dst) | RS2(src), ctx);
  546. }
  547. static void emit_cbcondi(unsigned int cb_opc, unsigned int from_idx, unsigned int to_idx,
  548. const u8 dst, s32 imm, struct jit_ctx *ctx)
  549. {
  550. unsigned int off = to_idx - from_idx;
  551. emit(cb_opc | IMMED | WDISP10(off << 2) | RS1(dst) | S5(imm), ctx);
  552. }
  553. #define emit_read_y(REG, CTX) emit(RD_Y | RD(REG), CTX)
  554. #define emit_write_y(REG, CTX) emit(WR_Y | IMMED | RS1(REG) | S13(0), CTX)
  555. #define emit_cmp(R1, R2, CTX) \
  556. emit(SUBCC | RS1(R1) | RS2(R2) | RD(G0), CTX)
  557. #define emit_cmpi(R1, IMM, CTX) \
  558. emit(SUBCC | IMMED | RS1(R1) | S13(IMM) | RD(G0), CTX)
  559. #define emit_btst(R1, R2, CTX) \
  560. emit(ANDCC | RS1(R1) | RS2(R2) | RD(G0), CTX)
  561. #define emit_btsti(R1, IMM, CTX) \
  562. emit(ANDCC | IMMED | RS1(R1) | S13(IMM) | RD(G0), CTX)
  563. static int emit_compare_and_branch(const u8 code, const u8 dst, u8 src,
  564. const s32 imm, bool is_imm, int branch_dst,
  565. struct jit_ctx *ctx)
  566. {
  567. bool use_cbcond = (sparc64_elf_hwcap & AV_SPARC_CBCOND) != 0;
  568. const u8 tmp = bpf2sparc[TMP_REG_1];
  569. branch_dst = ctx->offset[branch_dst];
  570. if (!is_simm10(branch_dst - ctx->idx) ||
  571. BPF_OP(code) == BPF_JSET)
  572. use_cbcond = false;
  573. if (is_imm) {
  574. bool fits = true;
  575. if (use_cbcond) {
  576. if (!is_simm5(imm))
  577. fits = false;
  578. } else if (!is_simm13(imm)) {
  579. fits = false;
  580. }
  581. if (!fits) {
  582. ctx->tmp_1_used = true;
  583. emit_loadimm_sext(imm, tmp, ctx);
  584. src = tmp;
  585. is_imm = false;
  586. }
  587. }
  588. if (!use_cbcond) {
  589. u32 br_opcode;
  590. if (BPF_OP(code) == BPF_JSET) {
  591. if (is_imm)
  592. emit_btsti(dst, imm, ctx);
  593. else
  594. emit_btst(dst, src, ctx);
  595. } else {
  596. if (is_imm)
  597. emit_cmpi(dst, imm, ctx);
  598. else
  599. emit_cmp(dst, src, ctx);
  600. }
  601. switch (BPF_OP(code)) {
  602. case BPF_JEQ:
  603. br_opcode = BE;
  604. break;
  605. case BPF_JGT:
  606. br_opcode = BGU;
  607. break;
  608. case BPF_JLT:
  609. br_opcode = BLU;
  610. break;
  611. case BPF_JGE:
  612. br_opcode = BGEU;
  613. break;
  614. case BPF_JLE:
  615. br_opcode = BLEU;
  616. break;
  617. case BPF_JSET:
  618. case BPF_JNE:
  619. br_opcode = BNE;
  620. break;
  621. case BPF_JSGT:
  622. br_opcode = BG;
  623. break;
  624. case BPF_JSLT:
  625. br_opcode = BL;
  626. break;
  627. case BPF_JSGE:
  628. br_opcode = BGE;
  629. break;
  630. case BPF_JSLE:
  631. br_opcode = BLE;
  632. break;
  633. default:
  634. /* Make sure we dont leak kernel information to the
  635. * user.
  636. */
  637. return -EFAULT;
  638. }
  639. emit_branch(br_opcode, ctx->idx, branch_dst, ctx);
  640. emit_nop(ctx);
  641. } else {
  642. u32 cbcond_opcode;
  643. switch (BPF_OP(code)) {
  644. case BPF_JEQ:
  645. cbcond_opcode = CBCONDE;
  646. break;
  647. case BPF_JGT:
  648. cbcond_opcode = CBCONDGU;
  649. break;
  650. case BPF_JLT:
  651. cbcond_opcode = CBCONDLU;
  652. break;
  653. case BPF_JGE:
  654. cbcond_opcode = CBCONDGEU;
  655. break;
  656. case BPF_JLE:
  657. cbcond_opcode = CBCONDLEU;
  658. break;
  659. case BPF_JNE:
  660. cbcond_opcode = CBCONDNE;
  661. break;
  662. case BPF_JSGT:
  663. cbcond_opcode = CBCONDG;
  664. break;
  665. case BPF_JSLT:
  666. cbcond_opcode = CBCONDL;
  667. break;
  668. case BPF_JSGE:
  669. cbcond_opcode = CBCONDGE;
  670. break;
  671. case BPF_JSLE:
  672. cbcond_opcode = CBCONDLE;
  673. break;
  674. default:
  675. /* Make sure we dont leak kernel information to the
  676. * user.
  677. */
  678. return -EFAULT;
  679. }
  680. cbcond_opcode |= CBCOND_OP;
  681. if (is_imm)
  682. emit_cbcondi(cbcond_opcode, ctx->idx, branch_dst,
  683. dst, imm, ctx);
  684. else
  685. emit_cbcond(cbcond_opcode, ctx->idx, branch_dst,
  686. dst, src, ctx);
  687. }
  688. return 0;
  689. }
  690. static void load_skb_regs(struct jit_ctx *ctx, u8 r_skb)
  691. {
  692. const u8 r_headlen = bpf2sparc[SKB_HLEN_REG];
  693. const u8 r_data = bpf2sparc[SKB_DATA_REG];
  694. const u8 r_tmp = bpf2sparc[TMP_REG_1];
  695. unsigned int off;
  696. off = offsetof(struct sk_buff, len);
  697. emit(LD32I | RS1(r_skb) | S13(off) | RD(r_headlen), ctx);
  698. off = offsetof(struct sk_buff, data_len);
  699. emit(LD32I | RS1(r_skb) | S13(off) | RD(r_tmp), ctx);
  700. emit(SUB | RS1(r_headlen) | RS2(r_tmp) | RD(r_headlen), ctx);
  701. off = offsetof(struct sk_buff, data);
  702. emit(LDPTRI | RS1(r_skb) | S13(off) | RD(r_data), ctx);
  703. }
  704. /* Just skip the save instruction and the ctx register move. */
  705. #define BPF_TAILCALL_PROLOGUE_SKIP 16
  706. #define BPF_TAILCALL_CNT_SP_OFF (STACK_BIAS + 128)
  707. static void build_prologue(struct jit_ctx *ctx)
  708. {
  709. s32 stack_needed = BASE_STACKFRAME;
  710. if (ctx->saw_frame_pointer || ctx->saw_tail_call) {
  711. struct bpf_prog *prog = ctx->prog;
  712. u32 stack_depth;
  713. stack_depth = prog->aux->stack_depth;
  714. stack_needed += round_up(stack_depth, 16);
  715. }
  716. if (ctx->saw_tail_call)
  717. stack_needed += 8;
  718. /* save %sp, -176, %sp */
  719. emit(SAVE | IMMED | RS1(SP) | S13(-stack_needed) | RD(SP), ctx);
  720. /* tail_call_cnt = 0 */
  721. if (ctx->saw_tail_call) {
  722. u32 off = BPF_TAILCALL_CNT_SP_OFF;
  723. emit(ST32 | IMMED | RS1(SP) | S13(off) | RD(G0), ctx);
  724. } else {
  725. emit_nop(ctx);
  726. }
  727. if (ctx->saw_frame_pointer) {
  728. const u8 vfp = bpf2sparc[BPF_REG_FP];
  729. emit(ADD | IMMED | RS1(FP) | S13(STACK_BIAS) | RD(vfp), ctx);
  730. }
  731. emit_reg_move(I0, O0, ctx);
  732. /* If you add anything here, adjust BPF_TAILCALL_PROLOGUE_SKIP above. */
  733. if (ctx->saw_ld_abs_ind)
  734. load_skb_regs(ctx, bpf2sparc[BPF_REG_1]);
  735. }
  736. static void build_epilogue(struct jit_ctx *ctx)
  737. {
  738. ctx->epilogue_offset = ctx->idx;
  739. /* ret (jmpl %i7 + 8, %g0) */
  740. emit(JMPL | IMMED | RS1(I7) | S13(8) | RD(G0), ctx);
  741. /* restore %i5, %g0, %o0 */
  742. emit(RESTORE | RS1(bpf2sparc[BPF_REG_0]) | RS2(G0) | RD(O0), ctx);
  743. }
  744. static void emit_tail_call(struct jit_ctx *ctx)
  745. {
  746. const u8 bpf_array = bpf2sparc[BPF_REG_2];
  747. const u8 bpf_index = bpf2sparc[BPF_REG_3];
  748. const u8 tmp = bpf2sparc[TMP_REG_1];
  749. u32 off;
  750. ctx->saw_tail_call = true;
  751. off = offsetof(struct bpf_array, map.max_entries);
  752. emit(LD32 | IMMED | RS1(bpf_array) | S13(off) | RD(tmp), ctx);
  753. emit_cmp(bpf_index, tmp, ctx);
  754. #define OFFSET1 17
  755. emit_branch(BGEU, ctx->idx, ctx->idx + OFFSET1, ctx);
  756. emit_nop(ctx);
  757. off = BPF_TAILCALL_CNT_SP_OFF;
  758. emit(LD32 | IMMED | RS1(SP) | S13(off) | RD(tmp), ctx);
  759. emit_cmpi(tmp, MAX_TAIL_CALL_CNT, ctx);
  760. #define OFFSET2 13
  761. emit_branch(BGU, ctx->idx, ctx->idx + OFFSET2, ctx);
  762. emit_nop(ctx);
  763. emit_alu_K(ADD, tmp, 1, ctx);
  764. off = BPF_TAILCALL_CNT_SP_OFF;
  765. emit(ST32 | IMMED | RS1(SP) | S13(off) | RD(tmp), ctx);
  766. emit_alu3_K(SLL, bpf_index, 3, tmp, ctx);
  767. emit_alu(ADD, bpf_array, tmp, ctx);
  768. off = offsetof(struct bpf_array, ptrs);
  769. emit(LD64 | IMMED | RS1(tmp) | S13(off) | RD(tmp), ctx);
  770. emit_cmpi(tmp, 0, ctx);
  771. #define OFFSET3 5
  772. emit_branch(BE, ctx->idx, ctx->idx + OFFSET3, ctx);
  773. emit_nop(ctx);
  774. off = offsetof(struct bpf_prog, bpf_func);
  775. emit(LD64 | IMMED | RS1(tmp) | S13(off) | RD(tmp), ctx);
  776. off = BPF_TAILCALL_PROLOGUE_SKIP;
  777. emit(JMPL | IMMED | RS1(tmp) | S13(off) | RD(G0), ctx);
  778. emit_nop(ctx);
  779. }
  780. static int build_insn(const struct bpf_insn *insn, struct jit_ctx *ctx)
  781. {
  782. const u8 code = insn->code;
  783. const u8 dst = bpf2sparc[insn->dst_reg];
  784. const u8 src = bpf2sparc[insn->src_reg];
  785. const int i = insn - ctx->prog->insnsi;
  786. const s16 off = insn->off;
  787. const s32 imm = insn->imm;
  788. u32 *func;
  789. if (insn->src_reg == BPF_REG_FP)
  790. ctx->saw_frame_pointer = true;
  791. switch (code) {
  792. /* dst = src */
  793. case BPF_ALU | BPF_MOV | BPF_X:
  794. emit_alu3_K(SRL, src, 0, dst, ctx);
  795. break;
  796. case BPF_ALU64 | BPF_MOV | BPF_X:
  797. emit_reg_move(src, dst, ctx);
  798. break;
  799. /* dst = dst OP src */
  800. case BPF_ALU | BPF_ADD | BPF_X:
  801. case BPF_ALU64 | BPF_ADD | BPF_X:
  802. emit_alu(ADD, src, dst, ctx);
  803. goto do_alu32_trunc;
  804. case BPF_ALU | BPF_SUB | BPF_X:
  805. case BPF_ALU64 | BPF_SUB | BPF_X:
  806. emit_alu(SUB, src, dst, ctx);
  807. goto do_alu32_trunc;
  808. case BPF_ALU | BPF_AND | BPF_X:
  809. case BPF_ALU64 | BPF_AND | BPF_X:
  810. emit_alu(AND, src, dst, ctx);
  811. goto do_alu32_trunc;
  812. case BPF_ALU | BPF_OR | BPF_X:
  813. case BPF_ALU64 | BPF_OR | BPF_X:
  814. emit_alu(OR, src, dst, ctx);
  815. goto do_alu32_trunc;
  816. case BPF_ALU | BPF_XOR | BPF_X:
  817. case BPF_ALU64 | BPF_XOR | BPF_X:
  818. emit_alu(XOR, src, dst, ctx);
  819. goto do_alu32_trunc;
  820. case BPF_ALU | BPF_MUL | BPF_X:
  821. emit_alu(MUL, src, dst, ctx);
  822. goto do_alu32_trunc;
  823. case BPF_ALU64 | BPF_MUL | BPF_X:
  824. emit_alu(MULX, src, dst, ctx);
  825. break;
  826. case BPF_ALU | BPF_DIV | BPF_X:
  827. emit_cmp(src, G0, ctx);
  828. emit_branch(BE|ANNUL, ctx->idx, ctx->epilogue_offset, ctx);
  829. emit_loadimm(0, bpf2sparc[BPF_REG_0], ctx);
  830. emit_write_y(G0, ctx);
  831. emit_alu(DIV, src, dst, ctx);
  832. break;
  833. case BPF_ALU64 | BPF_DIV | BPF_X:
  834. emit_cmp(src, G0, ctx);
  835. emit_branch(BE|ANNUL, ctx->idx, ctx->epilogue_offset, ctx);
  836. emit_loadimm(0, bpf2sparc[BPF_REG_0], ctx);
  837. emit_alu(UDIVX, src, dst, ctx);
  838. break;
  839. case BPF_ALU | BPF_MOD | BPF_X: {
  840. const u8 tmp = bpf2sparc[TMP_REG_1];
  841. ctx->tmp_1_used = true;
  842. emit_cmp(src, G0, ctx);
  843. emit_branch(BE|ANNUL, ctx->idx, ctx->epilogue_offset, ctx);
  844. emit_loadimm(0, bpf2sparc[BPF_REG_0], ctx);
  845. emit_write_y(G0, ctx);
  846. emit_alu3(DIV, dst, src, tmp, ctx);
  847. emit_alu3(MULX, tmp, src, tmp, ctx);
  848. emit_alu3(SUB, dst, tmp, dst, ctx);
  849. goto do_alu32_trunc;
  850. }
  851. case BPF_ALU64 | BPF_MOD | BPF_X: {
  852. const u8 tmp = bpf2sparc[TMP_REG_1];
  853. ctx->tmp_1_used = true;
  854. emit_cmp(src, G0, ctx);
  855. emit_branch(BE|ANNUL, ctx->idx, ctx->epilogue_offset, ctx);
  856. emit_loadimm(0, bpf2sparc[BPF_REG_0], ctx);
  857. emit_alu3(UDIVX, dst, src, tmp, ctx);
  858. emit_alu3(MULX, tmp, src, tmp, ctx);
  859. emit_alu3(SUB, dst, tmp, dst, ctx);
  860. break;
  861. }
  862. case BPF_ALU | BPF_LSH | BPF_X:
  863. emit_alu(SLL, src, dst, ctx);
  864. goto do_alu32_trunc;
  865. case BPF_ALU64 | BPF_LSH | BPF_X:
  866. emit_alu(SLLX, src, dst, ctx);
  867. break;
  868. case BPF_ALU | BPF_RSH | BPF_X:
  869. emit_alu(SRL, src, dst, ctx);
  870. break;
  871. case BPF_ALU64 | BPF_RSH | BPF_X:
  872. emit_alu(SRLX, src, dst, ctx);
  873. break;
  874. case BPF_ALU | BPF_ARSH | BPF_X:
  875. emit_alu(SRA, src, dst, ctx);
  876. goto do_alu32_trunc;
  877. case BPF_ALU64 | BPF_ARSH | BPF_X:
  878. emit_alu(SRAX, src, dst, ctx);
  879. break;
  880. /* dst = -dst */
  881. case BPF_ALU | BPF_NEG:
  882. case BPF_ALU64 | BPF_NEG:
  883. emit(SUB | RS1(0) | RS2(dst) | RD(dst), ctx);
  884. goto do_alu32_trunc;
  885. case BPF_ALU | BPF_END | BPF_FROM_BE:
  886. switch (imm) {
  887. case 16:
  888. emit_alu_K(SLL, dst, 16, ctx);
  889. emit_alu_K(SRL, dst, 16, ctx);
  890. break;
  891. case 32:
  892. emit_alu_K(SRL, dst, 0, ctx);
  893. break;
  894. case 64:
  895. /* nop */
  896. break;
  897. }
  898. break;
  899. /* dst = BSWAP##imm(dst) */
  900. case BPF_ALU | BPF_END | BPF_FROM_LE: {
  901. const u8 tmp = bpf2sparc[TMP_REG_1];
  902. const u8 tmp2 = bpf2sparc[TMP_REG_2];
  903. ctx->tmp_1_used = true;
  904. switch (imm) {
  905. case 16:
  906. emit_alu3_K(AND, dst, 0xff, tmp, ctx);
  907. emit_alu3_K(SRL, dst, 8, dst, ctx);
  908. emit_alu3_K(AND, dst, 0xff, dst, ctx);
  909. emit_alu3_K(SLL, tmp, 8, tmp, ctx);
  910. emit_alu(OR, tmp, dst, ctx);
  911. break;
  912. case 32:
  913. ctx->tmp_2_used = true;
  914. emit_alu3_K(SRL, dst, 24, tmp, ctx); /* tmp = dst >> 24 */
  915. emit_alu3_K(SRL, dst, 16, tmp2, ctx); /* tmp2 = dst >> 16 */
  916. emit_alu3_K(AND, tmp2, 0xff, tmp2, ctx);/* tmp2 = tmp2 & 0xff */
  917. emit_alu3_K(SLL, tmp2, 8, tmp2, ctx); /* tmp2 = tmp2 << 8 */
  918. emit_alu(OR, tmp2, tmp, ctx); /* tmp = tmp | tmp2 */
  919. emit_alu3_K(SRL, dst, 8, tmp2, ctx); /* tmp2 = dst >> 8 */
  920. emit_alu3_K(AND, tmp2, 0xff, tmp2, ctx);/* tmp2 = tmp2 & 0xff */
  921. emit_alu3_K(SLL, tmp2, 16, tmp2, ctx); /* tmp2 = tmp2 << 16 */
  922. emit_alu(OR, tmp2, tmp, ctx); /* tmp = tmp | tmp2 */
  923. emit_alu3_K(AND, dst, 0xff, dst, ctx); /* dst = dst & 0xff */
  924. emit_alu3_K(SLL, dst, 24, dst, ctx); /* dst = dst << 24 */
  925. emit_alu(OR, tmp, dst, ctx); /* dst = dst | tmp */
  926. break;
  927. case 64:
  928. emit_alu3_K(ADD, SP, STACK_BIAS + 128, tmp, ctx);
  929. emit(ST64 | RS1(tmp) | RS2(G0) | RD(dst), ctx);
  930. emit(LD64A | ASI(ASI_PL) | RS1(tmp) | RS2(G0) | RD(dst), ctx);
  931. break;
  932. }
  933. break;
  934. }
  935. /* dst = imm */
  936. case BPF_ALU | BPF_MOV | BPF_K:
  937. emit_loadimm32(imm, dst, ctx);
  938. break;
  939. case BPF_ALU64 | BPF_MOV | BPF_K:
  940. emit_loadimm_sext(imm, dst, ctx);
  941. break;
  942. /* dst = dst OP imm */
  943. case BPF_ALU | BPF_ADD | BPF_K:
  944. case BPF_ALU64 | BPF_ADD | BPF_K:
  945. emit_alu_K(ADD, dst, imm, ctx);
  946. goto do_alu32_trunc;
  947. case BPF_ALU | BPF_SUB | BPF_K:
  948. case BPF_ALU64 | BPF_SUB | BPF_K:
  949. emit_alu_K(SUB, dst, imm, ctx);
  950. goto do_alu32_trunc;
  951. case BPF_ALU | BPF_AND | BPF_K:
  952. case BPF_ALU64 | BPF_AND | BPF_K:
  953. emit_alu_K(AND, dst, imm, ctx);
  954. goto do_alu32_trunc;
  955. case BPF_ALU | BPF_OR | BPF_K:
  956. case BPF_ALU64 | BPF_OR | BPF_K:
  957. emit_alu_K(OR, dst, imm, ctx);
  958. goto do_alu32_trunc;
  959. case BPF_ALU | BPF_XOR | BPF_K:
  960. case BPF_ALU64 | BPF_XOR | BPF_K:
  961. emit_alu_K(XOR, dst, imm, ctx);
  962. goto do_alu32_trunc;
  963. case BPF_ALU | BPF_MUL | BPF_K:
  964. emit_alu_K(MUL, dst, imm, ctx);
  965. goto do_alu32_trunc;
  966. case BPF_ALU64 | BPF_MUL | BPF_K:
  967. emit_alu_K(MULX, dst, imm, ctx);
  968. break;
  969. case BPF_ALU | BPF_DIV | BPF_K:
  970. if (imm == 0)
  971. return -EINVAL;
  972. emit_write_y(G0, ctx);
  973. emit_alu_K(DIV, dst, imm, ctx);
  974. goto do_alu32_trunc;
  975. case BPF_ALU64 | BPF_DIV | BPF_K:
  976. if (imm == 0)
  977. return -EINVAL;
  978. emit_alu_K(UDIVX, dst, imm, ctx);
  979. break;
  980. case BPF_ALU64 | BPF_MOD | BPF_K:
  981. case BPF_ALU | BPF_MOD | BPF_K: {
  982. const u8 tmp = bpf2sparc[TMP_REG_2];
  983. unsigned int div;
  984. if (imm == 0)
  985. return -EINVAL;
  986. div = (BPF_CLASS(code) == BPF_ALU64) ? UDIVX : DIV;
  987. ctx->tmp_2_used = true;
  988. if (BPF_CLASS(code) != BPF_ALU64)
  989. emit_write_y(G0, ctx);
  990. if (is_simm13(imm)) {
  991. emit(div | IMMED | RS1(dst) | S13(imm) | RD(tmp), ctx);
  992. emit(MULX | IMMED | RS1(tmp) | S13(imm) | RD(tmp), ctx);
  993. emit(SUB | RS1(dst) | RS2(tmp) | RD(dst), ctx);
  994. } else {
  995. const u8 tmp1 = bpf2sparc[TMP_REG_1];
  996. ctx->tmp_1_used = true;
  997. emit_set_const_sext(imm, tmp1, ctx);
  998. emit(div | RS1(dst) | RS2(tmp1) | RD(tmp), ctx);
  999. emit(MULX | RS1(tmp) | RS2(tmp1) | RD(tmp), ctx);
  1000. emit(SUB | RS1(dst) | RS2(tmp) | RD(dst), ctx);
  1001. }
  1002. goto do_alu32_trunc;
  1003. }
  1004. case BPF_ALU | BPF_LSH | BPF_K:
  1005. emit_alu_K(SLL, dst, imm, ctx);
  1006. goto do_alu32_trunc;
  1007. case BPF_ALU64 | BPF_LSH | BPF_K:
  1008. emit_alu_K(SLLX, dst, imm, ctx);
  1009. break;
  1010. case BPF_ALU | BPF_RSH | BPF_K:
  1011. emit_alu_K(SRL, dst, imm, ctx);
  1012. break;
  1013. case BPF_ALU64 | BPF_RSH | BPF_K:
  1014. emit_alu_K(SRLX, dst, imm, ctx);
  1015. break;
  1016. case BPF_ALU | BPF_ARSH | BPF_K:
  1017. emit_alu_K(SRA, dst, imm, ctx);
  1018. goto do_alu32_trunc;
  1019. case BPF_ALU64 | BPF_ARSH | BPF_K:
  1020. emit_alu_K(SRAX, dst, imm, ctx);
  1021. break;
  1022. do_alu32_trunc:
  1023. if (BPF_CLASS(code) == BPF_ALU)
  1024. emit_alu_K(SRL, dst, 0, ctx);
  1025. break;
  1026. /* JUMP off */
  1027. case BPF_JMP | BPF_JA:
  1028. emit_branch(BA, ctx->idx, ctx->offset[i + off], ctx);
  1029. emit_nop(ctx);
  1030. break;
  1031. /* IF (dst COND src) JUMP off */
  1032. case BPF_JMP | BPF_JEQ | BPF_X:
  1033. case BPF_JMP | BPF_JGT | BPF_X:
  1034. case BPF_JMP | BPF_JLT | BPF_X:
  1035. case BPF_JMP | BPF_JGE | BPF_X:
  1036. case BPF_JMP | BPF_JLE | BPF_X:
  1037. case BPF_JMP | BPF_JNE | BPF_X:
  1038. case BPF_JMP | BPF_JSGT | BPF_X:
  1039. case BPF_JMP | BPF_JSLT | BPF_X:
  1040. case BPF_JMP | BPF_JSGE | BPF_X:
  1041. case BPF_JMP | BPF_JSLE | BPF_X:
  1042. case BPF_JMP | BPF_JSET | BPF_X: {
  1043. int err;
  1044. err = emit_compare_and_branch(code, dst, src, 0, false, i + off, ctx);
  1045. if (err)
  1046. return err;
  1047. break;
  1048. }
  1049. /* IF (dst COND imm) JUMP off */
  1050. case BPF_JMP | BPF_JEQ | BPF_K:
  1051. case BPF_JMP | BPF_JGT | BPF_K:
  1052. case BPF_JMP | BPF_JLT | BPF_K:
  1053. case BPF_JMP | BPF_JGE | BPF_K:
  1054. case BPF_JMP | BPF_JLE | BPF_K:
  1055. case BPF_JMP | BPF_JNE | BPF_K:
  1056. case BPF_JMP | BPF_JSGT | BPF_K:
  1057. case BPF_JMP | BPF_JSLT | BPF_K:
  1058. case BPF_JMP | BPF_JSGE | BPF_K:
  1059. case BPF_JMP | BPF_JSLE | BPF_K:
  1060. case BPF_JMP | BPF_JSET | BPF_K: {
  1061. int err;
  1062. err = emit_compare_and_branch(code, dst, 0, imm, true, i + off, ctx);
  1063. if (err)
  1064. return err;
  1065. break;
  1066. }
  1067. /* function call */
  1068. case BPF_JMP | BPF_CALL:
  1069. {
  1070. u8 *func = ((u8 *)__bpf_call_base) + imm;
  1071. ctx->saw_call = true;
  1072. if (ctx->saw_ld_abs_ind && bpf_helper_changes_pkt_data(func))
  1073. emit_reg_move(bpf2sparc[BPF_REG_1], L7, ctx);
  1074. emit_call((u32 *)func, ctx);
  1075. emit_nop(ctx);
  1076. emit_reg_move(O0, bpf2sparc[BPF_REG_0], ctx);
  1077. if (ctx->saw_ld_abs_ind && bpf_helper_changes_pkt_data(func))
  1078. load_skb_regs(ctx, L7);
  1079. break;
  1080. }
  1081. /* tail call */
  1082. case BPF_JMP | BPF_TAIL_CALL:
  1083. emit_tail_call(ctx);
  1084. break;
  1085. /* function return */
  1086. case BPF_JMP | BPF_EXIT:
  1087. /* Optimization: when last instruction is EXIT,
  1088. simply fallthrough to epilogue. */
  1089. if (i == ctx->prog->len - 1)
  1090. break;
  1091. emit_branch(BA, ctx->idx, ctx->epilogue_offset, ctx);
  1092. emit_nop(ctx);
  1093. break;
  1094. /* dst = imm64 */
  1095. case BPF_LD | BPF_IMM | BPF_DW:
  1096. {
  1097. const struct bpf_insn insn1 = insn[1];
  1098. u64 imm64;
  1099. imm64 = (u64)insn1.imm << 32 | (u32)imm;
  1100. emit_loadimm64(imm64, dst, ctx);
  1101. return 1;
  1102. }
  1103. /* LDX: dst = *(size *)(src + off) */
  1104. case BPF_LDX | BPF_MEM | BPF_W:
  1105. case BPF_LDX | BPF_MEM | BPF_H:
  1106. case BPF_LDX | BPF_MEM | BPF_B:
  1107. case BPF_LDX | BPF_MEM | BPF_DW: {
  1108. const u8 tmp = bpf2sparc[TMP_REG_1];
  1109. u32 opcode = 0, rs2;
  1110. ctx->tmp_1_used = true;
  1111. switch (BPF_SIZE(code)) {
  1112. case BPF_W:
  1113. opcode = LD32;
  1114. break;
  1115. case BPF_H:
  1116. opcode = LD16;
  1117. break;
  1118. case BPF_B:
  1119. opcode = LD8;
  1120. break;
  1121. case BPF_DW:
  1122. opcode = LD64;
  1123. break;
  1124. }
  1125. if (is_simm13(off)) {
  1126. opcode |= IMMED;
  1127. rs2 = S13(off);
  1128. } else {
  1129. emit_loadimm(off, tmp, ctx);
  1130. rs2 = RS2(tmp);
  1131. }
  1132. emit(opcode | RS1(src) | rs2 | RD(dst), ctx);
  1133. break;
  1134. }
  1135. /* ST: *(size *)(dst + off) = imm */
  1136. case BPF_ST | BPF_MEM | BPF_W:
  1137. case BPF_ST | BPF_MEM | BPF_H:
  1138. case BPF_ST | BPF_MEM | BPF_B:
  1139. case BPF_ST | BPF_MEM | BPF_DW: {
  1140. const u8 tmp = bpf2sparc[TMP_REG_1];
  1141. const u8 tmp2 = bpf2sparc[TMP_REG_2];
  1142. u32 opcode = 0, rs2;
  1143. if (insn->dst_reg == BPF_REG_FP)
  1144. ctx->saw_frame_pointer = true;
  1145. ctx->tmp_2_used = true;
  1146. emit_loadimm(imm, tmp2, ctx);
  1147. switch (BPF_SIZE(code)) {
  1148. case BPF_W:
  1149. opcode = ST32;
  1150. break;
  1151. case BPF_H:
  1152. opcode = ST16;
  1153. break;
  1154. case BPF_B:
  1155. opcode = ST8;
  1156. break;
  1157. case BPF_DW:
  1158. opcode = ST64;
  1159. break;
  1160. }
  1161. if (is_simm13(off)) {
  1162. opcode |= IMMED;
  1163. rs2 = S13(off);
  1164. } else {
  1165. ctx->tmp_1_used = true;
  1166. emit_loadimm(off, tmp, ctx);
  1167. rs2 = RS2(tmp);
  1168. }
  1169. emit(opcode | RS1(dst) | rs2 | RD(tmp2), ctx);
  1170. break;
  1171. }
  1172. /* STX: *(size *)(dst + off) = src */
  1173. case BPF_STX | BPF_MEM | BPF_W:
  1174. case BPF_STX | BPF_MEM | BPF_H:
  1175. case BPF_STX | BPF_MEM | BPF_B:
  1176. case BPF_STX | BPF_MEM | BPF_DW: {
  1177. const u8 tmp = bpf2sparc[TMP_REG_1];
  1178. u32 opcode = 0, rs2;
  1179. if (insn->dst_reg == BPF_REG_FP)
  1180. ctx->saw_frame_pointer = true;
  1181. switch (BPF_SIZE(code)) {
  1182. case BPF_W:
  1183. opcode = ST32;
  1184. break;
  1185. case BPF_H:
  1186. opcode = ST16;
  1187. break;
  1188. case BPF_B:
  1189. opcode = ST8;
  1190. break;
  1191. case BPF_DW:
  1192. opcode = ST64;
  1193. break;
  1194. }
  1195. if (is_simm13(off)) {
  1196. opcode |= IMMED;
  1197. rs2 = S13(off);
  1198. } else {
  1199. ctx->tmp_1_used = true;
  1200. emit_loadimm(off, tmp, ctx);
  1201. rs2 = RS2(tmp);
  1202. }
  1203. emit(opcode | RS1(dst) | rs2 | RD(src), ctx);
  1204. break;
  1205. }
  1206. /* STX XADD: lock *(u32 *)(dst + off) += src */
  1207. case BPF_STX | BPF_XADD | BPF_W: {
  1208. const u8 tmp = bpf2sparc[TMP_REG_1];
  1209. const u8 tmp2 = bpf2sparc[TMP_REG_2];
  1210. const u8 tmp3 = bpf2sparc[TMP_REG_3];
  1211. if (insn->dst_reg == BPF_REG_FP)
  1212. ctx->saw_frame_pointer = true;
  1213. ctx->tmp_1_used = true;
  1214. ctx->tmp_2_used = true;
  1215. ctx->tmp_3_used = true;
  1216. emit_loadimm(off, tmp, ctx);
  1217. emit_alu3(ADD, dst, tmp, tmp, ctx);
  1218. emit(LD32 | RS1(tmp) | RS2(G0) | RD(tmp2), ctx);
  1219. emit_alu3(ADD, tmp2, src, tmp3, ctx);
  1220. emit(CAS | ASI(ASI_P) | RS1(tmp) | RS2(tmp2) | RD(tmp3), ctx);
  1221. emit_cmp(tmp2, tmp3, ctx);
  1222. emit_branch(BNE, 4, 0, ctx);
  1223. emit_nop(ctx);
  1224. break;
  1225. }
  1226. /* STX XADD: lock *(u64 *)(dst + off) += src */
  1227. case BPF_STX | BPF_XADD | BPF_DW: {
  1228. const u8 tmp = bpf2sparc[TMP_REG_1];
  1229. const u8 tmp2 = bpf2sparc[TMP_REG_2];
  1230. const u8 tmp3 = bpf2sparc[TMP_REG_3];
  1231. if (insn->dst_reg == BPF_REG_FP)
  1232. ctx->saw_frame_pointer = true;
  1233. ctx->tmp_1_used = true;
  1234. ctx->tmp_2_used = true;
  1235. ctx->tmp_3_used = true;
  1236. emit_loadimm(off, tmp, ctx);
  1237. emit_alu3(ADD, dst, tmp, tmp, ctx);
  1238. emit(LD64 | RS1(tmp) | RS2(G0) | RD(tmp2), ctx);
  1239. emit_alu3(ADD, tmp2, src, tmp3, ctx);
  1240. emit(CASX | ASI(ASI_P) | RS1(tmp) | RS2(tmp2) | RD(tmp3), ctx);
  1241. emit_cmp(tmp2, tmp3, ctx);
  1242. emit_branch(BNE, 4, 0, ctx);
  1243. emit_nop(ctx);
  1244. break;
  1245. }
  1246. #define CHOOSE_LOAD_FUNC(K, func) \
  1247. ((int)K < 0 ? ((int)K >= SKF_LL_OFF ? func##_negative_offset : func) : func##_positive_offset)
  1248. /* R0 = ntohx(*(size *)(((struct sk_buff *)R6)->data + imm)) */
  1249. case BPF_LD | BPF_ABS | BPF_W:
  1250. func = CHOOSE_LOAD_FUNC(imm, bpf_jit_load_word);
  1251. goto common_load;
  1252. case BPF_LD | BPF_ABS | BPF_H:
  1253. func = CHOOSE_LOAD_FUNC(imm, bpf_jit_load_half);
  1254. goto common_load;
  1255. case BPF_LD | BPF_ABS | BPF_B:
  1256. func = CHOOSE_LOAD_FUNC(imm, bpf_jit_load_byte);
  1257. goto common_load;
  1258. /* R0 = ntohx(*(size *)(((struct sk_buff *)R6)->data + src + imm)) */
  1259. case BPF_LD | BPF_IND | BPF_W:
  1260. func = bpf_jit_load_word;
  1261. goto common_load;
  1262. case BPF_LD | BPF_IND | BPF_H:
  1263. func = bpf_jit_load_half;
  1264. goto common_load;
  1265. case BPF_LD | BPF_IND | BPF_B:
  1266. func = bpf_jit_load_byte;
  1267. common_load:
  1268. ctx->saw_ld_abs_ind = true;
  1269. emit_reg_move(bpf2sparc[BPF_REG_6], O0, ctx);
  1270. emit_loadimm(imm, O1, ctx);
  1271. if (BPF_MODE(code) == BPF_IND)
  1272. emit_alu(ADD, src, O1, ctx);
  1273. emit_call(func, ctx);
  1274. emit_alu_K(SRA, O1, 0, ctx);
  1275. emit_reg_move(O0, bpf2sparc[BPF_REG_0], ctx);
  1276. break;
  1277. default:
  1278. pr_err_once("unknown opcode %02x\n", code);
  1279. return -EINVAL;
  1280. }
  1281. return 0;
  1282. }
  1283. static int build_body(struct jit_ctx *ctx)
  1284. {
  1285. const struct bpf_prog *prog = ctx->prog;
  1286. int i;
  1287. for (i = 0; i < prog->len; i++) {
  1288. const struct bpf_insn *insn = &prog->insnsi[i];
  1289. int ret;
  1290. ret = build_insn(insn, ctx);
  1291. if (ret > 0) {
  1292. i++;
  1293. ctx->offset[i] = ctx->idx;
  1294. continue;
  1295. }
  1296. ctx->offset[i] = ctx->idx;
  1297. if (ret)
  1298. return ret;
  1299. }
  1300. return 0;
  1301. }
  1302. static void jit_fill_hole(void *area, unsigned int size)
  1303. {
  1304. u32 *ptr;
  1305. /* We are guaranteed to have aligned memory. */
  1306. for (ptr = area; size >= sizeof(u32); size -= sizeof(u32))
  1307. *ptr++ = 0x91d02005; /* ta 5 */
  1308. }
  1309. struct bpf_prog *bpf_int_jit_compile(struct bpf_prog *prog)
  1310. {
  1311. struct bpf_prog *tmp, *orig_prog = prog;
  1312. struct bpf_binary_header *header;
  1313. bool tmp_blinded = false;
  1314. struct jit_ctx ctx;
  1315. u32 image_size;
  1316. u8 *image_ptr;
  1317. int pass;
  1318. if (!bpf_jit_enable)
  1319. return orig_prog;
  1320. tmp = bpf_jit_blind_constants(prog);
  1321. /* If blinding was requested and we failed during blinding,
  1322. * we must fall back to the interpreter.
  1323. */
  1324. if (IS_ERR(tmp))
  1325. return orig_prog;
  1326. if (tmp != prog) {
  1327. tmp_blinded = true;
  1328. prog = tmp;
  1329. }
  1330. memset(&ctx, 0, sizeof(ctx));
  1331. ctx.prog = prog;
  1332. ctx.offset = kcalloc(prog->len, sizeof(unsigned int), GFP_KERNEL);
  1333. if (ctx.offset == NULL) {
  1334. prog = orig_prog;
  1335. goto out;
  1336. }
  1337. /* Fake pass to detect features used, and get an accurate assessment
  1338. * of what the final image size will be.
  1339. */
  1340. if (build_body(&ctx)) {
  1341. prog = orig_prog;
  1342. goto out_off;
  1343. }
  1344. build_prologue(&ctx);
  1345. build_epilogue(&ctx);
  1346. /* Now we know the actual image size. */
  1347. image_size = sizeof(u32) * ctx.idx;
  1348. header = bpf_jit_binary_alloc(image_size, &image_ptr,
  1349. sizeof(u32), jit_fill_hole);
  1350. if (header == NULL) {
  1351. prog = orig_prog;
  1352. goto out_off;
  1353. }
  1354. ctx.image = (u32 *)image_ptr;
  1355. for (pass = 1; pass < 3; pass++) {
  1356. ctx.idx = 0;
  1357. build_prologue(&ctx);
  1358. if (build_body(&ctx)) {
  1359. bpf_jit_binary_free(header);
  1360. prog = orig_prog;
  1361. goto out_off;
  1362. }
  1363. build_epilogue(&ctx);
  1364. if (bpf_jit_enable > 1)
  1365. pr_info("Pass %d: shrink = %d, seen = [%c%c%c%c%c%c%c]\n", pass,
  1366. image_size - (ctx.idx * 4),
  1367. ctx.tmp_1_used ? '1' : ' ',
  1368. ctx.tmp_2_used ? '2' : ' ',
  1369. ctx.tmp_3_used ? '3' : ' ',
  1370. ctx.saw_ld_abs_ind ? 'L' : ' ',
  1371. ctx.saw_frame_pointer ? 'F' : ' ',
  1372. ctx.saw_call ? 'C' : ' ',
  1373. ctx.saw_tail_call ? 'T' : ' ');
  1374. }
  1375. if (bpf_jit_enable > 1)
  1376. bpf_jit_dump(prog->len, image_size, pass, ctx.image);
  1377. bpf_flush_icache(header, (u8 *)header + (header->pages * PAGE_SIZE));
  1378. bpf_jit_binary_lock_ro(header);
  1379. prog->bpf_func = (void *)ctx.image;
  1380. prog->jited = 1;
  1381. prog->jited_len = image_size;
  1382. out_off:
  1383. kfree(ctx.offset);
  1384. out:
  1385. if (tmp_blinded)
  1386. bpf_jit_prog_release_other(prog, prog == orig_prog ?
  1387. tmp : orig_prog);
  1388. return prog;
  1389. }