r8a7795.dtsi 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174
  1. /*
  2. * Device Tree Source for the r8a7795 SoC
  3. *
  4. * Copyright (C) 2015 Renesas Electronics Corp.
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of any
  8. * kind, whether express or implied.
  9. */
  10. #include <dt-bindings/clock/r8a7795-cpg-mssr.h>
  11. #include <dt-bindings/interrupt-controller/arm-gic.h>
  12. #include <dt-bindings/power/r8a7795-sysc.h>
  13. #define CPG_AUDIO_CLK_I R8A7795_CLK_S0D4
  14. / {
  15. compatible = "renesas,r8a7795";
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. aliases {
  19. i2c0 = &i2c0;
  20. i2c1 = &i2c1;
  21. i2c2 = &i2c2;
  22. i2c3 = &i2c3;
  23. i2c4 = &i2c4;
  24. i2c5 = &i2c5;
  25. i2c6 = &i2c6;
  26. i2c7 = &i2c_dvfs;
  27. };
  28. psci {
  29. compatible = "arm,psci-1.0", "arm,psci-0.2";
  30. method = "smc";
  31. };
  32. cpus {
  33. #address-cells = <1>;
  34. #size-cells = <0>;
  35. a57_0: cpu@0 {
  36. compatible = "arm,cortex-a57", "arm,armv8";
  37. reg = <0x0>;
  38. device_type = "cpu";
  39. power-domains = <&sysc R8A7795_PD_CA57_CPU0>;
  40. next-level-cache = <&L2_CA57>;
  41. enable-method = "psci";
  42. };
  43. a57_1: cpu@1 {
  44. compatible = "arm,cortex-a57","arm,armv8";
  45. reg = <0x1>;
  46. device_type = "cpu";
  47. power-domains = <&sysc R8A7795_PD_CA57_CPU1>;
  48. next-level-cache = <&L2_CA57>;
  49. enable-method = "psci";
  50. };
  51. a57_2: cpu@2 {
  52. compatible = "arm,cortex-a57","arm,armv8";
  53. reg = <0x2>;
  54. device_type = "cpu";
  55. power-domains = <&sysc R8A7795_PD_CA57_CPU2>;
  56. next-level-cache = <&L2_CA57>;
  57. enable-method = "psci";
  58. };
  59. a57_3: cpu@3 {
  60. compatible = "arm,cortex-a57","arm,armv8";
  61. reg = <0x3>;
  62. device_type = "cpu";
  63. power-domains = <&sysc R8A7795_PD_CA57_CPU3>;
  64. next-level-cache = <&L2_CA57>;
  65. enable-method = "psci";
  66. };
  67. a53_0: cpu@100 {
  68. compatible = "arm,cortex-a53", "arm,armv8";
  69. reg = <0x100>;
  70. device_type = "cpu";
  71. power-domains = <&sysc R8A7795_PD_CA53_CPU0>;
  72. next-level-cache = <&L2_CA53>;
  73. enable-method = "psci";
  74. };
  75. a53_1: cpu@101 {
  76. compatible = "arm,cortex-a53","arm,armv8";
  77. reg = <0x101>;
  78. device_type = "cpu";
  79. power-domains = <&sysc R8A7795_PD_CA53_CPU1>;
  80. next-level-cache = <&L2_CA53>;
  81. enable-method = "psci";
  82. };
  83. a53_2: cpu@102 {
  84. compatible = "arm,cortex-a53","arm,armv8";
  85. reg = <0x102>;
  86. device_type = "cpu";
  87. power-domains = <&sysc R8A7795_PD_CA53_CPU2>;
  88. next-level-cache = <&L2_CA53>;
  89. enable-method = "psci";
  90. };
  91. a53_3: cpu@103 {
  92. compatible = "arm,cortex-a53","arm,armv8";
  93. reg = <0x103>;
  94. device_type = "cpu";
  95. power-domains = <&sysc R8A7795_PD_CA53_CPU3>;
  96. next-level-cache = <&L2_CA53>;
  97. enable-method = "psci";
  98. };
  99. L2_CA57: cache-controller-0 {
  100. compatible = "cache";
  101. power-domains = <&sysc R8A7795_PD_CA57_SCU>;
  102. cache-unified;
  103. cache-level = <2>;
  104. };
  105. L2_CA53: cache-controller-1 {
  106. compatible = "cache";
  107. power-domains = <&sysc R8A7795_PD_CA53_SCU>;
  108. cache-unified;
  109. cache-level = <2>;
  110. };
  111. };
  112. extal_clk: extal {
  113. compatible = "fixed-clock";
  114. #clock-cells = <0>;
  115. /* This value must be overridden by the board */
  116. clock-frequency = <0>;
  117. };
  118. extalr_clk: extalr {
  119. compatible = "fixed-clock";
  120. #clock-cells = <0>;
  121. /* This value must be overridden by the board */
  122. clock-frequency = <0>;
  123. };
  124. /*
  125. * The external audio clocks are configured as 0 Hz fixed frequency
  126. * clocks by default.
  127. * Boards that provide audio clocks should override them.
  128. */
  129. audio_clk_a: audio_clk_a {
  130. compatible = "fixed-clock";
  131. #clock-cells = <0>;
  132. clock-frequency = <0>;
  133. };
  134. audio_clk_b: audio_clk_b {
  135. compatible = "fixed-clock";
  136. #clock-cells = <0>;
  137. clock-frequency = <0>;
  138. };
  139. audio_clk_c: audio_clk_c {
  140. compatible = "fixed-clock";
  141. #clock-cells = <0>;
  142. clock-frequency = <0>;
  143. };
  144. /* External CAN clock - to be overridden by boards that provide it */
  145. can_clk: can {
  146. compatible = "fixed-clock";
  147. #clock-cells = <0>;
  148. clock-frequency = <0>;
  149. };
  150. /* External SCIF clock - to be overridden by boards that provide it */
  151. scif_clk: scif {
  152. compatible = "fixed-clock";
  153. #clock-cells = <0>;
  154. clock-frequency = <0>;
  155. };
  156. /* External PCIe clock - can be overridden by the board */
  157. pcie_bus_clk: pcie_bus {
  158. compatible = "fixed-clock";
  159. #clock-cells = <0>;
  160. clock-frequency = <0>;
  161. };
  162. soc: soc {
  163. compatible = "simple-bus";
  164. interrupt-parent = <&gic>;
  165. #address-cells = <2>;
  166. #size-cells = <2>;
  167. ranges;
  168. gic: interrupt-controller@f1010000 {
  169. compatible = "arm,gic-400";
  170. #interrupt-cells = <3>;
  171. #address-cells = <0>;
  172. interrupt-controller;
  173. reg = <0x0 0xf1010000 0 0x1000>,
  174. <0x0 0xf1020000 0 0x20000>,
  175. <0x0 0xf1040000 0 0x20000>,
  176. <0x0 0xf1060000 0 0x20000>;
  177. interrupts = <GIC_PPI 9
  178. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
  179. clocks = <&cpg CPG_MOD 408>;
  180. clock-names = "clk";
  181. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  182. resets = <&cpg 408>;
  183. };
  184. wdt0: watchdog@e6020000 {
  185. compatible = "renesas,r8a7795-wdt", "renesas,rcar-gen3-wdt";
  186. reg = <0 0xe6020000 0 0x0c>;
  187. clocks = <&cpg CPG_MOD 402>;
  188. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  189. resets = <&cpg 402>;
  190. status = "disabled";
  191. };
  192. gpio0: gpio@e6050000 {
  193. compatible = "renesas,gpio-r8a7795",
  194. "renesas,gpio-rcar";
  195. reg = <0 0xe6050000 0 0x50>;
  196. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  197. #gpio-cells = <2>;
  198. gpio-controller;
  199. gpio-ranges = <&pfc 0 0 16>;
  200. #interrupt-cells = <2>;
  201. interrupt-controller;
  202. clocks = <&cpg CPG_MOD 912>;
  203. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  204. resets = <&cpg 912>;
  205. };
  206. gpio1: gpio@e6051000 {
  207. compatible = "renesas,gpio-r8a7795",
  208. "renesas,gpio-rcar";
  209. reg = <0 0xe6051000 0 0x50>;
  210. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  211. #gpio-cells = <2>;
  212. gpio-controller;
  213. gpio-ranges = <&pfc 0 32 28>;
  214. #interrupt-cells = <2>;
  215. interrupt-controller;
  216. clocks = <&cpg CPG_MOD 911>;
  217. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  218. resets = <&cpg 911>;
  219. };
  220. gpio2: gpio@e6052000 {
  221. compatible = "renesas,gpio-r8a7795",
  222. "renesas,gpio-rcar";
  223. reg = <0 0xe6052000 0 0x50>;
  224. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  225. #gpio-cells = <2>;
  226. gpio-controller;
  227. gpio-ranges = <&pfc 0 64 15>;
  228. #interrupt-cells = <2>;
  229. interrupt-controller;
  230. clocks = <&cpg CPG_MOD 910>;
  231. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  232. resets = <&cpg 910>;
  233. };
  234. gpio3: gpio@e6053000 {
  235. compatible = "renesas,gpio-r8a7795",
  236. "renesas,gpio-rcar";
  237. reg = <0 0xe6053000 0 0x50>;
  238. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  239. #gpio-cells = <2>;
  240. gpio-controller;
  241. gpio-ranges = <&pfc 0 96 16>;
  242. #interrupt-cells = <2>;
  243. interrupt-controller;
  244. clocks = <&cpg CPG_MOD 909>;
  245. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  246. resets = <&cpg 909>;
  247. };
  248. gpio4: gpio@e6054000 {
  249. compatible = "renesas,gpio-r8a7795",
  250. "renesas,gpio-rcar";
  251. reg = <0 0xe6054000 0 0x50>;
  252. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  253. #gpio-cells = <2>;
  254. gpio-controller;
  255. gpio-ranges = <&pfc 0 128 18>;
  256. #interrupt-cells = <2>;
  257. interrupt-controller;
  258. clocks = <&cpg CPG_MOD 908>;
  259. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  260. resets = <&cpg 908>;
  261. };
  262. gpio5: gpio@e6055000 {
  263. compatible = "renesas,gpio-r8a7795",
  264. "renesas,gpio-rcar";
  265. reg = <0 0xe6055000 0 0x50>;
  266. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  267. #gpio-cells = <2>;
  268. gpio-controller;
  269. gpio-ranges = <&pfc 0 160 26>;
  270. #interrupt-cells = <2>;
  271. interrupt-controller;
  272. clocks = <&cpg CPG_MOD 907>;
  273. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  274. resets = <&cpg 907>;
  275. };
  276. gpio6: gpio@e6055400 {
  277. compatible = "renesas,gpio-r8a7795",
  278. "renesas,gpio-rcar";
  279. reg = <0 0xe6055400 0 0x50>;
  280. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  281. #gpio-cells = <2>;
  282. gpio-controller;
  283. gpio-ranges = <&pfc 0 192 32>;
  284. #interrupt-cells = <2>;
  285. interrupt-controller;
  286. clocks = <&cpg CPG_MOD 906>;
  287. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  288. resets = <&cpg 906>;
  289. };
  290. gpio7: gpio@e6055800 {
  291. compatible = "renesas,gpio-r8a7795",
  292. "renesas,gpio-rcar";
  293. reg = <0 0xe6055800 0 0x50>;
  294. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  295. #gpio-cells = <2>;
  296. gpio-controller;
  297. gpio-ranges = <&pfc 0 224 4>;
  298. #interrupt-cells = <2>;
  299. interrupt-controller;
  300. clocks = <&cpg CPG_MOD 905>;
  301. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  302. resets = <&cpg 905>;
  303. };
  304. pmu_a57 {
  305. compatible = "arm,cortex-a57-pmu";
  306. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  307. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
  308. <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
  309. <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  310. interrupt-affinity = <&a57_0>,
  311. <&a57_1>,
  312. <&a57_2>,
  313. <&a57_3>;
  314. };
  315. pmu_a53 {
  316. compatible = "arm,cortex-a53-pmu";
  317. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  318. <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  319. <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  320. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  321. interrupt-affinity = <&a53_0>,
  322. <&a53_1>,
  323. <&a53_2>,
  324. <&a53_3>;
  325. };
  326. timer {
  327. compatible = "arm,armv8-timer";
  328. interrupts = <GIC_PPI 13
  329. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  330. <GIC_PPI 14
  331. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  332. <GIC_PPI 11
  333. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  334. <GIC_PPI 10
  335. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
  336. };
  337. cpg: clock-controller@e6150000 {
  338. compatible = "renesas,r8a7795-cpg-mssr";
  339. reg = <0 0xe6150000 0 0x1000>;
  340. clocks = <&extal_clk>, <&extalr_clk>;
  341. clock-names = "extal", "extalr";
  342. #clock-cells = <2>;
  343. #power-domain-cells = <0>;
  344. #reset-cells = <1>;
  345. };
  346. rst: reset-controller@e6160000 {
  347. compatible = "renesas,r8a7795-rst";
  348. reg = <0 0xe6160000 0 0x0200>;
  349. };
  350. prr: chipid@fff00044 {
  351. compatible = "renesas,prr";
  352. reg = <0 0xfff00044 0 4>;
  353. };
  354. sysc: system-controller@e6180000 {
  355. compatible = "renesas,r8a7795-sysc";
  356. reg = <0 0xe6180000 0 0x0400>;
  357. #power-domain-cells = <1>;
  358. };
  359. pfc: pin-controller@e6060000 {
  360. compatible = "renesas,pfc-r8a7795";
  361. reg = <0 0xe6060000 0 0x50c>;
  362. };
  363. intc_ex: interrupt-controller@e61c0000 {
  364. compatible = "renesas,intc-ex-r8a7795", "renesas,irqc";
  365. #interrupt-cells = <2>;
  366. interrupt-controller;
  367. reg = <0 0xe61c0000 0 0x200>;
  368. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH
  369. GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH
  370. GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH
  371. GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH
  372. GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH
  373. GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  374. clocks = <&cpg CPG_MOD 407>;
  375. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  376. resets = <&cpg 407>;
  377. };
  378. dmac0: dma-controller@e6700000 {
  379. compatible = "renesas,dmac-r8a7795",
  380. "renesas,rcar-dmac";
  381. reg = <0 0xe6700000 0 0x10000>;
  382. interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
  383. GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
  384. GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
  385. GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
  386. GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
  387. GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
  388. GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
  389. GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
  390. GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
  391. GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
  392. GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
  393. GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
  394. GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
  395. GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
  396. GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
  397. GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
  398. GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
  399. interrupt-names = "error",
  400. "ch0", "ch1", "ch2", "ch3",
  401. "ch4", "ch5", "ch6", "ch7",
  402. "ch8", "ch9", "ch10", "ch11",
  403. "ch12", "ch13", "ch14", "ch15";
  404. clocks = <&cpg CPG_MOD 219>;
  405. clock-names = "fck";
  406. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  407. resets = <&cpg 219>;
  408. #dma-cells = <1>;
  409. dma-channels = <16>;
  410. };
  411. dmac1: dma-controller@e7300000 {
  412. compatible = "renesas,dmac-r8a7795",
  413. "renesas,rcar-dmac";
  414. reg = <0 0xe7300000 0 0x10000>;
  415. interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
  416. GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
  417. GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
  418. GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
  419. GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
  420. GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
  421. GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
  422. GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
  423. GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
  424. GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
  425. GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
  426. GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
  427. GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
  428. GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
  429. GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
  430. GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
  431. GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
  432. interrupt-names = "error",
  433. "ch0", "ch1", "ch2", "ch3",
  434. "ch4", "ch5", "ch6", "ch7",
  435. "ch8", "ch9", "ch10", "ch11",
  436. "ch12", "ch13", "ch14", "ch15";
  437. clocks = <&cpg CPG_MOD 218>;
  438. clock-names = "fck";
  439. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  440. resets = <&cpg 218>;
  441. #dma-cells = <1>;
  442. dma-channels = <16>;
  443. };
  444. dmac2: dma-controller@e7310000 {
  445. compatible = "renesas,dmac-r8a7795",
  446. "renesas,rcar-dmac";
  447. reg = <0 0xe7310000 0 0x10000>;
  448. interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
  449. GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
  450. GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
  451. GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
  452. GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
  453. GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
  454. GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
  455. GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
  456. GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
  457. GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
  458. GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
  459. GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
  460. GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
  461. GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
  462. GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
  463. GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
  464. GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
  465. interrupt-names = "error",
  466. "ch0", "ch1", "ch2", "ch3",
  467. "ch4", "ch5", "ch6", "ch7",
  468. "ch8", "ch9", "ch10", "ch11",
  469. "ch12", "ch13", "ch14", "ch15";
  470. clocks = <&cpg CPG_MOD 217>;
  471. clock-names = "fck";
  472. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  473. resets = <&cpg 217>;
  474. #dma-cells = <1>;
  475. dma-channels = <16>;
  476. };
  477. audma0: dma-controller@ec700000 {
  478. compatible = "renesas,dmac-r8a7795",
  479. "renesas,rcar-dmac";
  480. reg = <0 0xec700000 0 0x10000>;
  481. interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH
  482. GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
  483. GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
  484. GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
  485. GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
  486. GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
  487. GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
  488. GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
  489. GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
  490. GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
  491. GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
  492. GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
  493. GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
  494. GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH
  495. GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
  496. GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
  497. GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  498. interrupt-names = "error",
  499. "ch0", "ch1", "ch2", "ch3",
  500. "ch4", "ch5", "ch6", "ch7",
  501. "ch8", "ch9", "ch10", "ch11",
  502. "ch12", "ch13", "ch14", "ch15";
  503. clocks = <&cpg CPG_MOD 502>;
  504. clock-names = "fck";
  505. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  506. resets = <&cpg 502>;
  507. #dma-cells = <1>;
  508. dma-channels = <16>;
  509. };
  510. audma1: dma-controller@ec720000 {
  511. compatible = "renesas,dmac-r8a7795",
  512. "renesas,rcar-dmac";
  513. reg = <0 0xec720000 0 0x10000>;
  514. interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH
  515. GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
  516. GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
  517. GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
  518. GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
  519. GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
  520. GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
  521. GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
  522. GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
  523. GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
  524. GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH
  525. GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
  526. GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
  527. GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH
  528. GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH
  529. GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH
  530. GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
  531. interrupt-names = "error",
  532. "ch0", "ch1", "ch2", "ch3",
  533. "ch4", "ch5", "ch6", "ch7",
  534. "ch8", "ch9", "ch10", "ch11",
  535. "ch12", "ch13", "ch14", "ch15";
  536. clocks = <&cpg CPG_MOD 501>;
  537. clock-names = "fck";
  538. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  539. resets = <&cpg 501>;
  540. #dma-cells = <1>;
  541. dma-channels = <16>;
  542. };
  543. avb: ethernet@e6800000 {
  544. compatible = "renesas,etheravb-r8a7795",
  545. "renesas,etheravb-rcar-gen3";
  546. reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
  547. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  548. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  549. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  550. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  551. <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  552. <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  553. <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
  554. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
  555. <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
  556. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
  557. <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
  558. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
  559. <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
  560. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
  561. <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  562. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
  563. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  564. <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  565. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  566. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  567. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  568. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  569. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  570. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
  571. <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  572. interrupt-names = "ch0", "ch1", "ch2", "ch3",
  573. "ch4", "ch5", "ch6", "ch7",
  574. "ch8", "ch9", "ch10", "ch11",
  575. "ch12", "ch13", "ch14", "ch15",
  576. "ch16", "ch17", "ch18", "ch19",
  577. "ch20", "ch21", "ch22", "ch23",
  578. "ch24";
  579. clocks = <&cpg CPG_MOD 812>;
  580. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  581. resets = <&cpg 812>;
  582. phy-mode = "rgmii-txid";
  583. #address-cells = <1>;
  584. #size-cells = <0>;
  585. status = "disabled";
  586. };
  587. can0: can@e6c30000 {
  588. compatible = "renesas,can-r8a7795",
  589. "renesas,rcar-gen3-can";
  590. reg = <0 0xe6c30000 0 0x1000>;
  591. interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
  592. clocks = <&cpg CPG_MOD 916>,
  593. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  594. <&can_clk>;
  595. clock-names = "clkp1", "clkp2", "can_clk";
  596. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  597. assigned-clock-rates = <40000000>;
  598. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  599. resets = <&cpg 916>;
  600. status = "disabled";
  601. };
  602. can1: can@e6c38000 {
  603. compatible = "renesas,can-r8a7795",
  604. "renesas,rcar-gen3-can";
  605. reg = <0 0xe6c38000 0 0x1000>;
  606. interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
  607. clocks = <&cpg CPG_MOD 915>,
  608. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  609. <&can_clk>;
  610. clock-names = "clkp1", "clkp2", "can_clk";
  611. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  612. assigned-clock-rates = <40000000>;
  613. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  614. resets = <&cpg 915>;
  615. status = "disabled";
  616. };
  617. canfd: can@e66c0000 {
  618. compatible = "renesas,r8a7795-canfd",
  619. "renesas,rcar-gen3-canfd";
  620. reg = <0 0xe66c0000 0 0x8000>;
  621. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  622. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  623. clocks = <&cpg CPG_MOD 914>,
  624. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  625. <&can_clk>;
  626. clock-names = "fck", "canfd", "can_clk";
  627. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  628. assigned-clock-rates = <40000000>;
  629. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  630. resets = <&cpg 914>;
  631. status = "disabled";
  632. channel0 {
  633. status = "disabled";
  634. };
  635. channel1 {
  636. status = "disabled";
  637. };
  638. };
  639. drif00: rif@e6f40000 {
  640. compatible = "renesas,r8a7795-drif",
  641. "renesas,rcar-gen3-drif";
  642. reg = <0 0xe6f40000 0 0x64>;
  643. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  644. clocks = <&cpg CPG_MOD 515>;
  645. clock-names = "fck";
  646. dmas = <&dmac1 0x20>, <&dmac2 0x20>;
  647. dma-names = "rx", "rx";
  648. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  649. resets = <&cpg 515>;
  650. renesas,bonding = <&drif01>;
  651. status = "disabled";
  652. };
  653. drif01: rif@e6f50000 {
  654. compatible = "renesas,r8a7795-drif",
  655. "renesas,rcar-gen3-drif";
  656. reg = <0 0xe6f50000 0 0x64>;
  657. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  658. clocks = <&cpg CPG_MOD 514>;
  659. clock-names = "fck";
  660. dmas = <&dmac1 0x22>, <&dmac2 0x22>;
  661. dma-names = "rx", "rx";
  662. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  663. resets = <&cpg 514>;
  664. renesas,bonding = <&drif00>;
  665. status = "disabled";
  666. };
  667. drif10: rif@e6f60000 {
  668. compatible = "renesas,r8a7795-drif",
  669. "renesas,rcar-gen3-drif";
  670. reg = <0 0xe6f60000 0 0x64>;
  671. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  672. clocks = <&cpg CPG_MOD 513>;
  673. clock-names = "fck";
  674. dmas = <&dmac1 0x24>, <&dmac2 0x24>;
  675. dma-names = "rx", "rx";
  676. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  677. resets = <&cpg 513>;
  678. renesas,bonding = <&drif11>;
  679. status = "disabled";
  680. };
  681. drif11: rif@e6f70000 {
  682. compatible = "renesas,r8a7795-drif",
  683. "renesas,rcar-gen3-drif";
  684. reg = <0 0xe6f70000 0 0x64>;
  685. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  686. clocks = <&cpg CPG_MOD 512>;
  687. clock-names = "fck";
  688. dmas = <&dmac1 0x26>, <&dmac2 0x26>;
  689. dma-names = "rx", "rx";
  690. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  691. resets = <&cpg 512>;
  692. renesas,bonding = <&drif10>;
  693. status = "disabled";
  694. };
  695. drif20: rif@e6f80000 {
  696. compatible = "renesas,r8a7795-drif",
  697. "renesas,rcar-gen3-drif";
  698. reg = <0 0xe6f80000 0 0x64>;
  699. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  700. clocks = <&cpg CPG_MOD 511>;
  701. clock-names = "fck";
  702. dmas = <&dmac1 0x28>, <&dmac2 0x28>;
  703. dma-names = "rx", "rx";
  704. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  705. resets = <&cpg 511>;
  706. renesas,bonding = <&drif21>;
  707. status = "disabled";
  708. };
  709. drif21: rif@e6f90000 {
  710. compatible = "renesas,r8a7795-drif",
  711. "renesas,rcar-gen3-drif";
  712. reg = <0 0xe6f90000 0 0x64>;
  713. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  714. clocks = <&cpg CPG_MOD 510>;
  715. clock-names = "fck";
  716. dmas = <&dmac1 0x2a>, <&dmac2 0x2a>;
  717. dma-names = "rx", "rx";
  718. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  719. resets = <&cpg 510>;
  720. renesas,bonding = <&drif20>;
  721. status = "disabled";
  722. };
  723. drif30: rif@e6fa0000 {
  724. compatible = "renesas,r8a7795-drif",
  725. "renesas,rcar-gen3-drif";
  726. reg = <0 0xe6fa0000 0 0x64>;
  727. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  728. clocks = <&cpg CPG_MOD 509>;
  729. clock-names = "fck";
  730. dmas = <&dmac1 0x2c>, <&dmac2 0x2c>;
  731. dma-names = "rx", "rx";
  732. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  733. resets = <&cpg 509>;
  734. renesas,bonding = <&drif31>;
  735. status = "disabled";
  736. };
  737. drif31: rif@e6fb0000 {
  738. compatible = "renesas,r8a7795-drif",
  739. "renesas,rcar-gen3-drif";
  740. reg = <0 0xe6fb0000 0 0x64>;
  741. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  742. clocks = <&cpg CPG_MOD 508>;
  743. clock-names = "fck";
  744. dmas = <&dmac1 0x2e>, <&dmac2 0x2e>;
  745. dma-names = "rx", "rx";
  746. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  747. resets = <&cpg 508>;
  748. renesas,bonding = <&drif30>;
  749. status = "disabled";
  750. };
  751. hscif0: serial@e6540000 {
  752. compatible = "renesas,hscif-r8a7795",
  753. "renesas,rcar-gen3-hscif",
  754. "renesas,hscif";
  755. reg = <0 0xe6540000 0 96>;
  756. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  757. clocks = <&cpg CPG_MOD 520>,
  758. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  759. <&scif_clk>;
  760. clock-names = "fck", "brg_int", "scif_clk";
  761. dmas = <&dmac1 0x31>, <&dmac1 0x30>;
  762. dma-names = "tx", "rx";
  763. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  764. resets = <&cpg 520>;
  765. status = "disabled";
  766. };
  767. hscif1: serial@e6550000 {
  768. compatible = "renesas,hscif-r8a7795",
  769. "renesas,rcar-gen3-hscif",
  770. "renesas,hscif";
  771. reg = <0 0xe6550000 0 96>;
  772. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  773. clocks = <&cpg CPG_MOD 519>,
  774. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  775. <&scif_clk>;
  776. clock-names = "fck", "brg_int", "scif_clk";
  777. dmas = <&dmac1 0x33>, <&dmac1 0x32>;
  778. dma-names = "tx", "rx";
  779. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  780. resets = <&cpg 519>;
  781. status = "disabled";
  782. };
  783. hscif2: serial@e6560000 {
  784. compatible = "renesas,hscif-r8a7795",
  785. "renesas,rcar-gen3-hscif",
  786. "renesas,hscif";
  787. reg = <0 0xe6560000 0 96>;
  788. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  789. clocks = <&cpg CPG_MOD 518>,
  790. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  791. <&scif_clk>;
  792. clock-names = "fck", "brg_int", "scif_clk";
  793. dmas = <&dmac1 0x35>, <&dmac1 0x34>;
  794. dma-names = "tx", "rx";
  795. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  796. resets = <&cpg 518>;
  797. status = "disabled";
  798. };
  799. hscif3: serial@e66a0000 {
  800. compatible = "renesas,hscif-r8a7795",
  801. "renesas,rcar-gen3-hscif",
  802. "renesas,hscif";
  803. reg = <0 0xe66a0000 0 96>;
  804. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  805. clocks = <&cpg CPG_MOD 517>,
  806. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  807. <&scif_clk>;
  808. clock-names = "fck", "brg_int", "scif_clk";
  809. dmas = <&dmac0 0x37>, <&dmac0 0x36>;
  810. dma-names = "tx", "rx";
  811. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  812. resets = <&cpg 517>;
  813. status = "disabled";
  814. };
  815. hscif4: serial@e66b0000 {
  816. compatible = "renesas,hscif-r8a7795",
  817. "renesas,rcar-gen3-hscif",
  818. "renesas,hscif";
  819. reg = <0 0xe66b0000 0 96>;
  820. interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
  821. clocks = <&cpg CPG_MOD 516>,
  822. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  823. <&scif_clk>;
  824. clock-names = "fck", "brg_int", "scif_clk";
  825. dmas = <&dmac0 0x39>, <&dmac0 0x38>;
  826. dma-names = "tx", "rx";
  827. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  828. resets = <&cpg 516>;
  829. status = "disabled";
  830. };
  831. msiof0: spi@e6e90000 {
  832. compatible = "renesas,msiof-r8a7795",
  833. "renesas,rcar-gen3-msiof";
  834. reg = <0 0xe6e90000 0 0x0064>;
  835. interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  836. clocks = <&cpg CPG_MOD 211>;
  837. dmas = <&dmac1 0x41>, <&dmac1 0x40>,
  838. <&dmac2 0x41>, <&dmac2 0x40>;
  839. dma-names = "tx", "rx", "tx", "rx";
  840. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  841. resets = <&cpg 211>;
  842. #address-cells = <1>;
  843. #size-cells = <0>;
  844. status = "disabled";
  845. };
  846. msiof1: spi@e6ea0000 {
  847. compatible = "renesas,msiof-r8a7795",
  848. "renesas,rcar-gen3-msiof";
  849. reg = <0 0xe6ea0000 0 0x0064>;
  850. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  851. clocks = <&cpg CPG_MOD 210>;
  852. dmas = <&dmac1 0x43>, <&dmac1 0x42>,
  853. <&dmac2 0x43>, <&dmac2 0x42>;
  854. dma-names = "tx", "rx", "tx", "rx";
  855. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  856. resets = <&cpg 210>;
  857. #address-cells = <1>;
  858. #size-cells = <0>;
  859. status = "disabled";
  860. };
  861. msiof2: spi@e6c00000 {
  862. compatible = "renesas,msiof-r8a7795",
  863. "renesas,rcar-gen3-msiof";
  864. reg = <0 0xe6c00000 0 0x0064>;
  865. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  866. clocks = <&cpg CPG_MOD 209>;
  867. dmas = <&dmac0 0x45>, <&dmac0 0x44>;
  868. dma-names = "tx", "rx";
  869. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  870. resets = <&cpg 209>;
  871. #address-cells = <1>;
  872. #size-cells = <0>;
  873. status = "disabled";
  874. };
  875. msiof3: spi@e6c10000 {
  876. compatible = "renesas,msiof-r8a7795",
  877. "renesas,rcar-gen3-msiof";
  878. reg = <0 0xe6c10000 0 0x0064>;
  879. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  880. clocks = <&cpg CPG_MOD 208>;
  881. dmas = <&dmac0 0x47>, <&dmac0 0x46>;
  882. dma-names = "tx", "rx";
  883. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  884. resets = <&cpg 208>;
  885. #address-cells = <1>;
  886. #size-cells = <0>;
  887. status = "disabled";
  888. };
  889. scif0: serial@e6e60000 {
  890. compatible = "renesas,scif-r8a7795",
  891. "renesas,rcar-gen3-scif", "renesas,scif";
  892. reg = <0 0xe6e60000 0 64>;
  893. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
  894. clocks = <&cpg CPG_MOD 207>,
  895. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  896. <&scif_clk>;
  897. clock-names = "fck", "brg_int", "scif_clk";
  898. dmas = <&dmac1 0x51>, <&dmac1 0x50>;
  899. dma-names = "tx", "rx";
  900. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  901. resets = <&cpg 207>;
  902. status = "disabled";
  903. };
  904. scif1: serial@e6e68000 {
  905. compatible = "renesas,scif-r8a7795",
  906. "renesas,rcar-gen3-scif", "renesas,scif";
  907. reg = <0 0xe6e68000 0 64>;
  908. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  909. clocks = <&cpg CPG_MOD 206>,
  910. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  911. <&scif_clk>;
  912. clock-names = "fck", "brg_int", "scif_clk";
  913. dmas = <&dmac1 0x53>, <&dmac1 0x52>;
  914. dma-names = "tx", "rx";
  915. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  916. resets = <&cpg 206>;
  917. status = "disabled";
  918. };
  919. scif2: serial@e6e88000 {
  920. compatible = "renesas,scif-r8a7795",
  921. "renesas,rcar-gen3-scif", "renesas,scif";
  922. reg = <0 0xe6e88000 0 64>;
  923. interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  924. clocks = <&cpg CPG_MOD 310>,
  925. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  926. <&scif_clk>;
  927. clock-names = "fck", "brg_int", "scif_clk";
  928. dmas = <&dmac1 0x13>, <&dmac1 0x12>;
  929. dma-names = "tx", "rx";
  930. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  931. resets = <&cpg 310>;
  932. status = "disabled";
  933. };
  934. scif3: serial@e6c50000 {
  935. compatible = "renesas,scif-r8a7795",
  936. "renesas,rcar-gen3-scif", "renesas,scif";
  937. reg = <0 0xe6c50000 0 64>;
  938. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  939. clocks = <&cpg CPG_MOD 204>,
  940. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  941. <&scif_clk>;
  942. clock-names = "fck", "brg_int", "scif_clk";
  943. dmas = <&dmac0 0x57>, <&dmac0 0x56>;
  944. dma-names = "tx", "rx";
  945. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  946. resets = <&cpg 204>;
  947. status = "disabled";
  948. };
  949. scif4: serial@e6c40000 {
  950. compatible = "renesas,scif-r8a7795",
  951. "renesas,rcar-gen3-scif", "renesas,scif";
  952. reg = <0 0xe6c40000 0 64>;
  953. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  954. clocks = <&cpg CPG_MOD 203>,
  955. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  956. <&scif_clk>;
  957. clock-names = "fck", "brg_int", "scif_clk";
  958. dmas = <&dmac0 0x59>, <&dmac0 0x58>;
  959. dma-names = "tx", "rx";
  960. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  961. resets = <&cpg 203>;
  962. status = "disabled";
  963. };
  964. scif5: serial@e6f30000 {
  965. compatible = "renesas,scif-r8a7795",
  966. "renesas,rcar-gen3-scif", "renesas,scif";
  967. reg = <0 0xe6f30000 0 64>;
  968. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  969. clocks = <&cpg CPG_MOD 202>,
  970. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  971. <&scif_clk>;
  972. clock-names = "fck", "brg_int", "scif_clk";
  973. dmas = <&dmac1 0x5b>, <&dmac1 0x5a>;
  974. dma-names = "tx", "rx";
  975. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  976. resets = <&cpg 202>;
  977. status = "disabled";
  978. };
  979. i2c_dvfs: i2c@e60b0000 {
  980. #address-cells = <1>;
  981. #size-cells = <0>;
  982. compatible = "renesas,iic-r8a7795",
  983. "renesas,rcar-gen3-iic",
  984. "renesas,rmobile-iic";
  985. reg = <0 0xe60b0000 0 0x425>;
  986. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  987. clocks = <&cpg CPG_MOD 926>;
  988. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  989. resets = <&cpg 926>;
  990. dmas = <&dmac0 0x11>, <&dmac0 0x10>;
  991. dma-names = "tx", "rx";
  992. status = "disabled";
  993. };
  994. i2c0: i2c@e6500000 {
  995. #address-cells = <1>;
  996. #size-cells = <0>;
  997. compatible = "renesas,i2c-r8a7795",
  998. "renesas,rcar-gen3-i2c";
  999. reg = <0 0xe6500000 0 0x40>;
  1000. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  1001. clocks = <&cpg CPG_MOD 931>;
  1002. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1003. resets = <&cpg 931>;
  1004. dmas = <&dmac1 0x91>, <&dmac1 0x90>;
  1005. dma-names = "tx", "rx";
  1006. i2c-scl-internal-delay-ns = <110>;
  1007. status = "disabled";
  1008. };
  1009. i2c1: i2c@e6508000 {
  1010. #address-cells = <1>;
  1011. #size-cells = <0>;
  1012. compatible = "renesas,i2c-r8a7795",
  1013. "renesas,rcar-gen3-i2c";
  1014. reg = <0 0xe6508000 0 0x40>;
  1015. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
  1016. clocks = <&cpg CPG_MOD 930>;
  1017. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1018. resets = <&cpg 930>;
  1019. dmas = <&dmac1 0x93>, <&dmac1 0x92>;
  1020. dma-names = "tx", "rx";
  1021. i2c-scl-internal-delay-ns = <6>;
  1022. status = "disabled";
  1023. };
  1024. i2c2: i2c@e6510000 {
  1025. #address-cells = <1>;
  1026. #size-cells = <0>;
  1027. compatible = "renesas,i2c-r8a7795",
  1028. "renesas,rcar-gen3-i2c";
  1029. reg = <0 0xe6510000 0 0x40>;
  1030. interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
  1031. clocks = <&cpg CPG_MOD 929>;
  1032. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1033. resets = <&cpg 929>;
  1034. dmas = <&dmac1 0x95>, <&dmac1 0x94>;
  1035. dma-names = "tx", "rx";
  1036. i2c-scl-internal-delay-ns = <6>;
  1037. status = "disabled";
  1038. };
  1039. i2c3: i2c@e66d0000 {
  1040. #address-cells = <1>;
  1041. #size-cells = <0>;
  1042. compatible = "renesas,i2c-r8a7795",
  1043. "renesas,rcar-gen3-i2c";
  1044. reg = <0 0xe66d0000 0 0x40>;
  1045. interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
  1046. clocks = <&cpg CPG_MOD 928>;
  1047. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1048. resets = <&cpg 928>;
  1049. dmas = <&dmac0 0x97>, <&dmac0 0x96>;
  1050. dma-names = "tx", "rx";
  1051. i2c-scl-internal-delay-ns = <110>;
  1052. status = "disabled";
  1053. };
  1054. i2c4: i2c@e66d8000 {
  1055. #address-cells = <1>;
  1056. #size-cells = <0>;
  1057. compatible = "renesas,i2c-r8a7795",
  1058. "renesas,rcar-gen3-i2c";
  1059. reg = <0 0xe66d8000 0 0x40>;
  1060. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  1061. clocks = <&cpg CPG_MOD 927>;
  1062. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1063. resets = <&cpg 927>;
  1064. dmas = <&dmac0 0x99>, <&dmac0 0x98>;
  1065. dma-names = "tx", "rx";
  1066. i2c-scl-internal-delay-ns = <110>;
  1067. status = "disabled";
  1068. };
  1069. i2c5: i2c@e66e0000 {
  1070. #address-cells = <1>;
  1071. #size-cells = <0>;
  1072. compatible = "renesas,i2c-r8a7795",
  1073. "renesas,rcar-gen3-i2c";
  1074. reg = <0 0xe66e0000 0 0x40>;
  1075. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  1076. clocks = <&cpg CPG_MOD 919>;
  1077. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1078. resets = <&cpg 919>;
  1079. dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
  1080. dma-names = "tx", "rx";
  1081. i2c-scl-internal-delay-ns = <110>;
  1082. status = "disabled";
  1083. };
  1084. i2c6: i2c@e66e8000 {
  1085. #address-cells = <1>;
  1086. #size-cells = <0>;
  1087. compatible = "renesas,i2c-r8a7795",
  1088. "renesas,rcar-gen3-i2c";
  1089. reg = <0 0xe66e8000 0 0x40>;
  1090. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  1091. clocks = <&cpg CPG_MOD 918>;
  1092. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1093. resets = <&cpg 918>;
  1094. dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
  1095. dma-names = "tx", "rx";
  1096. i2c-scl-internal-delay-ns = <6>;
  1097. status = "disabled";
  1098. };
  1099. pwm0: pwm@e6e30000 {
  1100. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1101. reg = <0 0xe6e30000 0 0x8>;
  1102. clocks = <&cpg CPG_MOD 523>;
  1103. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1104. resets = <&cpg 523>;
  1105. #pwm-cells = <2>;
  1106. status = "disabled";
  1107. };
  1108. pwm1: pwm@e6e31000 {
  1109. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1110. reg = <0 0xe6e31000 0 0x8>;
  1111. clocks = <&cpg CPG_MOD 523>;
  1112. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1113. resets = <&cpg 523>;
  1114. #pwm-cells = <2>;
  1115. status = "disabled";
  1116. };
  1117. pwm2: pwm@e6e32000 {
  1118. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1119. reg = <0 0xe6e32000 0 0x8>;
  1120. clocks = <&cpg CPG_MOD 523>;
  1121. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1122. resets = <&cpg 523>;
  1123. #pwm-cells = <2>;
  1124. status = "disabled";
  1125. };
  1126. pwm3: pwm@e6e33000 {
  1127. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1128. reg = <0 0xe6e33000 0 0x8>;
  1129. clocks = <&cpg CPG_MOD 523>;
  1130. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1131. resets = <&cpg 523>;
  1132. #pwm-cells = <2>;
  1133. status = "disabled";
  1134. };
  1135. pwm4: pwm@e6e34000 {
  1136. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1137. reg = <0 0xe6e34000 0 0x8>;
  1138. clocks = <&cpg CPG_MOD 523>;
  1139. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1140. resets = <&cpg 523>;
  1141. #pwm-cells = <2>;
  1142. status = "disabled";
  1143. };
  1144. pwm5: pwm@e6e35000 {
  1145. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1146. reg = <0 0xe6e35000 0 0x8>;
  1147. clocks = <&cpg CPG_MOD 523>;
  1148. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1149. resets = <&cpg 523>;
  1150. #pwm-cells = <2>;
  1151. status = "disabled";
  1152. };
  1153. pwm6: pwm@e6e36000 {
  1154. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1155. reg = <0 0xe6e36000 0 0x8>;
  1156. clocks = <&cpg CPG_MOD 523>;
  1157. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1158. resets = <&cpg 523>;
  1159. #pwm-cells = <2>;
  1160. status = "disabled";
  1161. };
  1162. rcar_sound: sound@ec500000 {
  1163. /*
  1164. * #sound-dai-cells is required
  1165. *
  1166. * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
  1167. * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
  1168. */
  1169. /*
  1170. * #clock-cells is required for audio_clkout0/1/2/3
  1171. *
  1172. * clkout : #clock-cells = <0>; <&rcar_sound>;
  1173. * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>;
  1174. */
  1175. compatible = "renesas,rcar_sound-r8a7795", "renesas,rcar_sound-gen3";
  1176. reg = <0 0xec500000 0 0x1000>, /* SCU */
  1177. <0 0xec5a0000 0 0x100>, /* ADG */
  1178. <0 0xec540000 0 0x1000>, /* SSIU */
  1179. <0 0xec541000 0 0x280>, /* SSI */
  1180. <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
  1181. reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
  1182. clocks = <&cpg CPG_MOD 1005>,
  1183. <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
  1184. <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
  1185. <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
  1186. <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
  1187. <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
  1188. <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
  1189. <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
  1190. <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
  1191. <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
  1192. <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
  1193. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1194. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1195. <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
  1196. <&audio_clk_a>, <&audio_clk_b>,
  1197. <&audio_clk_c>,
  1198. <&cpg CPG_CORE R8A7795_CLK_S0D4>;
  1199. clock-names = "ssi-all",
  1200. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1201. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1202. "ssi.1", "ssi.0",
  1203. "src.9", "src.8", "src.7", "src.6",
  1204. "src.5", "src.4", "src.3", "src.2",
  1205. "src.1", "src.0",
  1206. "mix.1", "mix.0",
  1207. "ctu.1", "ctu.0",
  1208. "dvc.0", "dvc.1",
  1209. "clk_a", "clk_b", "clk_c", "clk_i";
  1210. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1211. resets = <&cpg 1005>,
  1212. <&cpg 1006>, <&cpg 1007>,
  1213. <&cpg 1008>, <&cpg 1009>,
  1214. <&cpg 1010>, <&cpg 1011>,
  1215. <&cpg 1012>, <&cpg 1013>,
  1216. <&cpg 1014>, <&cpg 1015>;
  1217. reset-names = "ssi-all",
  1218. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1219. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1220. "ssi.1", "ssi.0";
  1221. status = "disabled";
  1222. rcar_sound,dvc {
  1223. dvc0: dvc-0 {
  1224. dmas = <&audma1 0xbc>;
  1225. dma-names = "tx";
  1226. };
  1227. dvc1: dvc-1 {
  1228. dmas = <&audma1 0xbe>;
  1229. dma-names = "tx";
  1230. };
  1231. };
  1232. rcar_sound,mix {
  1233. mix0: mix-0 { };
  1234. mix1: mix-1 { };
  1235. };
  1236. rcar_sound,ctu {
  1237. ctu00: ctu-0 { };
  1238. ctu01: ctu-1 { };
  1239. ctu02: ctu-2 { };
  1240. ctu03: ctu-3 { };
  1241. ctu10: ctu-4 { };
  1242. ctu11: ctu-5 { };
  1243. ctu12: ctu-6 { };
  1244. ctu13: ctu-7 { };
  1245. };
  1246. rcar_sound,src {
  1247. src0: src-0 {
  1248. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
  1249. dmas = <&audma0 0x85>, <&audma1 0x9a>;
  1250. dma-names = "rx", "tx";
  1251. };
  1252. src1: src-1 {
  1253. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1254. dmas = <&audma0 0x87>, <&audma1 0x9c>;
  1255. dma-names = "rx", "tx";
  1256. };
  1257. src2: src-2 {
  1258. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1259. dmas = <&audma0 0x89>, <&audma1 0x9e>;
  1260. dma-names = "rx", "tx";
  1261. };
  1262. src3: src-3 {
  1263. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1264. dmas = <&audma0 0x8b>, <&audma1 0xa0>;
  1265. dma-names = "rx", "tx";
  1266. };
  1267. src4: src-4 {
  1268. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1269. dmas = <&audma0 0x8d>, <&audma1 0xb0>;
  1270. dma-names = "rx", "tx";
  1271. };
  1272. src5: src-5 {
  1273. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1274. dmas = <&audma0 0x8f>, <&audma1 0xb2>;
  1275. dma-names = "rx", "tx";
  1276. };
  1277. src6: src-6 {
  1278. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1279. dmas = <&audma0 0x91>, <&audma1 0xb4>;
  1280. dma-names = "rx", "tx";
  1281. };
  1282. src7: src-7 {
  1283. interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
  1284. dmas = <&audma0 0x93>, <&audma1 0xb6>;
  1285. dma-names = "rx", "tx";
  1286. };
  1287. src8: src-8 {
  1288. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
  1289. dmas = <&audma0 0x95>, <&audma1 0xb8>;
  1290. dma-names = "rx", "tx";
  1291. };
  1292. src9: src-9 {
  1293. interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
  1294. dmas = <&audma0 0x97>, <&audma1 0xba>;
  1295. dma-names = "rx", "tx";
  1296. };
  1297. };
  1298. rcar_sound,ssi {
  1299. ssi0: ssi-0 {
  1300. interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
  1301. dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
  1302. dma-names = "rx", "tx", "rxu", "txu";
  1303. };
  1304. ssi1: ssi-1 {
  1305. interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
  1306. dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
  1307. dma-names = "rx", "tx", "rxu", "txu";
  1308. };
  1309. ssi2: ssi-2 {
  1310. interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
  1311. dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
  1312. dma-names = "rx", "tx", "rxu", "txu";
  1313. };
  1314. ssi3: ssi-3 {
  1315. interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
  1316. dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
  1317. dma-names = "rx", "tx", "rxu", "txu";
  1318. };
  1319. ssi4: ssi-4 {
  1320. interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
  1321. dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
  1322. dma-names = "rx", "tx", "rxu", "txu";
  1323. };
  1324. ssi5: ssi-5 {
  1325. interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
  1326. dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
  1327. dma-names = "rx", "tx", "rxu", "txu";
  1328. };
  1329. ssi6: ssi-6 {
  1330. interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
  1331. dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
  1332. dma-names = "rx", "tx", "rxu", "txu";
  1333. };
  1334. ssi7: ssi-7 {
  1335. interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
  1336. dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
  1337. dma-names = "rx", "tx", "rxu", "txu";
  1338. };
  1339. ssi8: ssi-8 {
  1340. interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
  1341. dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
  1342. dma-names = "rx", "tx", "rxu", "txu";
  1343. };
  1344. ssi9: ssi-9 {
  1345. interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
  1346. dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
  1347. dma-names = "rx", "tx", "rxu", "txu";
  1348. };
  1349. };
  1350. };
  1351. sata: sata@ee300000 {
  1352. compatible = "renesas,sata-r8a7795",
  1353. "renesas,rcar-gen3-sata";
  1354. reg = <0 0xee300000 0 0x200000>;
  1355. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  1356. clocks = <&cpg CPG_MOD 815>;
  1357. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1358. resets = <&cpg 815>;
  1359. status = "disabled";
  1360. };
  1361. xhci0: usb@ee000000 {
  1362. compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
  1363. reg = <0 0xee000000 0 0xc00>;
  1364. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  1365. clocks = <&cpg CPG_MOD 328>;
  1366. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1367. resets = <&cpg 328>;
  1368. status = "disabled";
  1369. };
  1370. usb_dmac0: dma-controller@e65a0000 {
  1371. compatible = "renesas,r8a7795-usb-dmac",
  1372. "renesas,usb-dmac";
  1373. reg = <0 0xe65a0000 0 0x100>;
  1374. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
  1375. GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  1376. interrupt-names = "ch0", "ch1";
  1377. clocks = <&cpg CPG_MOD 330>;
  1378. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1379. resets = <&cpg 330>;
  1380. #dma-cells = <1>;
  1381. dma-channels = <2>;
  1382. };
  1383. usb_dmac1: dma-controller@e65b0000 {
  1384. compatible = "renesas,r8a7795-usb-dmac",
  1385. "renesas,usb-dmac";
  1386. reg = <0 0xe65b0000 0 0x100>;
  1387. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
  1388. GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  1389. interrupt-names = "ch0", "ch1";
  1390. clocks = <&cpg CPG_MOD 331>;
  1391. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1392. resets = <&cpg 331>;
  1393. #dma-cells = <1>;
  1394. dma-channels = <2>;
  1395. };
  1396. usb_dmac2: dma-controller@e6460000 {
  1397. compatible = "renesas,r8a7795-usb-dmac",
  1398. "renesas,usb-dmac";
  1399. reg = <0 0xe6460000 0 0x100>;
  1400. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH
  1401. GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  1402. interrupt-names = "ch0", "ch1";
  1403. clocks = <&cpg CPG_MOD 326>;
  1404. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1405. resets = <&cpg 326>;
  1406. #dma-cells = <1>;
  1407. dma-channels = <2>;
  1408. };
  1409. usb_dmac3: dma-controller@e6470000 {
  1410. compatible = "renesas,r8a7795-usb-dmac",
  1411. "renesas,usb-dmac";
  1412. reg = <0 0xe6470000 0 0x100>;
  1413. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH
  1414. GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  1415. interrupt-names = "ch0", "ch1";
  1416. clocks = <&cpg CPG_MOD 329>;
  1417. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1418. resets = <&cpg 329>;
  1419. #dma-cells = <1>;
  1420. dma-channels = <2>;
  1421. };
  1422. sdhi0: sd@ee100000 {
  1423. compatible = "renesas,sdhi-r8a7795";
  1424. reg = <0 0xee100000 0 0x2000>;
  1425. interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
  1426. clocks = <&cpg CPG_MOD 314>;
  1427. max-frequency = <200000000>;
  1428. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1429. resets = <&cpg 314>;
  1430. status = "disabled";
  1431. };
  1432. sdhi1: sd@ee120000 {
  1433. compatible = "renesas,sdhi-r8a7795";
  1434. reg = <0 0xee120000 0 0x2000>;
  1435. interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
  1436. clocks = <&cpg CPG_MOD 313>;
  1437. max-frequency = <200000000>;
  1438. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1439. resets = <&cpg 313>;
  1440. status = "disabled";
  1441. };
  1442. sdhi2: sd@ee140000 {
  1443. compatible = "renesas,sdhi-r8a7795";
  1444. reg = <0 0xee140000 0 0x2000>;
  1445. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  1446. clocks = <&cpg CPG_MOD 312>;
  1447. max-frequency = <200000000>;
  1448. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1449. resets = <&cpg 312>;
  1450. status = "disabled";
  1451. };
  1452. sdhi3: sd@ee160000 {
  1453. compatible = "renesas,sdhi-r8a7795";
  1454. reg = <0 0xee160000 0 0x2000>;
  1455. interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  1456. clocks = <&cpg CPG_MOD 311>;
  1457. max-frequency = <200000000>;
  1458. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1459. resets = <&cpg 311>;
  1460. status = "disabled";
  1461. };
  1462. usb2_phy0: usb-phy@ee080200 {
  1463. compatible = "renesas,usb2-phy-r8a7795",
  1464. "renesas,rcar-gen3-usb2-phy";
  1465. reg = <0 0xee080200 0 0x700>;
  1466. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  1467. clocks = <&cpg CPG_MOD 703>;
  1468. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1469. resets = <&cpg 703>;
  1470. #phy-cells = <0>;
  1471. status = "disabled";
  1472. };
  1473. usb2_phy1: usb-phy@ee0a0200 {
  1474. compatible = "renesas,usb2-phy-r8a7795",
  1475. "renesas,rcar-gen3-usb2-phy";
  1476. reg = <0 0xee0a0200 0 0x700>;
  1477. clocks = <&cpg CPG_MOD 702>;
  1478. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1479. resets = <&cpg 702>;
  1480. #phy-cells = <0>;
  1481. status = "disabled";
  1482. };
  1483. usb2_phy2: usb-phy@ee0c0200 {
  1484. compatible = "renesas,usb2-phy-r8a7795",
  1485. "renesas,rcar-gen3-usb2-phy";
  1486. reg = <0 0xee0c0200 0 0x700>;
  1487. clocks = <&cpg CPG_MOD 701>;
  1488. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1489. resets = <&cpg 701>;
  1490. #phy-cells = <0>;
  1491. status = "disabled";
  1492. };
  1493. usb2_phy3: usb-phy@ee0e0200 {
  1494. compatible = "renesas,usb2-phy-r8a7795",
  1495. "renesas,rcar-gen3-usb2-phy";
  1496. reg = <0 0xee0e0200 0 0x700>;
  1497. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  1498. clocks = <&cpg CPG_MOD 700>;
  1499. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1500. resets = <&cpg 700>;
  1501. #phy-cells = <0>;
  1502. status = "disabled";
  1503. };
  1504. ehci0: usb@ee080100 {
  1505. compatible = "generic-ehci";
  1506. reg = <0 0xee080100 0 0x100>;
  1507. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  1508. clocks = <&cpg CPG_MOD 703>;
  1509. phys = <&usb2_phy0>;
  1510. phy-names = "usb";
  1511. companion = <&ohci0>;
  1512. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1513. resets = <&cpg 703>;
  1514. status = "disabled";
  1515. };
  1516. ehci1: usb@ee0a0100 {
  1517. compatible = "generic-ehci";
  1518. reg = <0 0xee0a0100 0 0x100>;
  1519. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  1520. clocks = <&cpg CPG_MOD 702>;
  1521. phys = <&usb2_phy1>;
  1522. phy-names = "usb";
  1523. companion = <&ohci1>;
  1524. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1525. resets = <&cpg 702>;
  1526. status = "disabled";
  1527. };
  1528. ehci2: usb@ee0c0100 {
  1529. compatible = "generic-ehci";
  1530. reg = <0 0xee0c0100 0 0x100>;
  1531. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  1532. clocks = <&cpg CPG_MOD 701>;
  1533. phys = <&usb2_phy2>;
  1534. phy-names = "usb";
  1535. companion = <&ohci2>;
  1536. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1537. resets = <&cpg 701>;
  1538. status = "disabled";
  1539. };
  1540. ehci3: usb@ee0e0100 {
  1541. compatible = "generic-ehci";
  1542. reg = <0 0xee0e0100 0 0x100>;
  1543. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  1544. clocks = <&cpg CPG_MOD 700>;
  1545. phys = <&usb2_phy3>;
  1546. phy-names = "usb";
  1547. companion = <&ohci3>;
  1548. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1549. resets = <&cpg 700>;
  1550. status = "disabled";
  1551. };
  1552. ohci0: usb@ee080000 {
  1553. compatible = "generic-ohci";
  1554. reg = <0 0xee080000 0 0x100>;
  1555. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  1556. clocks = <&cpg CPG_MOD 703>;
  1557. phys = <&usb2_phy0>;
  1558. phy-names = "usb";
  1559. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1560. resets = <&cpg 703>;
  1561. status = "disabled";
  1562. };
  1563. ohci1: usb@ee0a0000 {
  1564. compatible = "generic-ohci";
  1565. reg = <0 0xee0a0000 0 0x100>;
  1566. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  1567. clocks = <&cpg CPG_MOD 702>;
  1568. phys = <&usb2_phy1>;
  1569. phy-names = "usb";
  1570. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1571. resets = <&cpg 702>;
  1572. status = "disabled";
  1573. };
  1574. ohci2: usb@ee0c0000 {
  1575. compatible = "generic-ohci";
  1576. reg = <0 0xee0c0000 0 0x100>;
  1577. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  1578. clocks = <&cpg CPG_MOD 701>;
  1579. phys = <&usb2_phy2>;
  1580. phy-names = "usb";
  1581. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1582. resets = <&cpg 701>;
  1583. status = "disabled";
  1584. };
  1585. ohci3: usb@ee0e0000 {
  1586. compatible = "generic-ohci";
  1587. reg = <0 0xee0e0000 0 0x100>;
  1588. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  1589. clocks = <&cpg CPG_MOD 700>;
  1590. phys = <&usb2_phy3>;
  1591. phy-names = "usb";
  1592. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1593. resets = <&cpg 700>;
  1594. status = "disabled";
  1595. };
  1596. hsusb: usb@e6590000 {
  1597. compatible = "renesas,usbhs-r8a7795",
  1598. "renesas,rcar-gen3-usbhs";
  1599. reg = <0 0xe6590000 0 0x100>;
  1600. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  1601. clocks = <&cpg CPG_MOD 704>;
  1602. dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
  1603. <&usb_dmac1 0>, <&usb_dmac1 1>;
  1604. dma-names = "ch0", "ch1", "ch2", "ch3";
  1605. renesas,buswait = <11>;
  1606. phys = <&usb2_phy0>;
  1607. phy-names = "usb";
  1608. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1609. resets = <&cpg 704>;
  1610. status = "disabled";
  1611. };
  1612. hsusb3: usb@e659c000 {
  1613. compatible = "renesas,usbhs-r8a7795",
  1614. "renesas,rcar-gen3-usbhs";
  1615. reg = <0 0xe659c000 0 0x100>;
  1616. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  1617. clocks = <&cpg CPG_MOD 705>;
  1618. dmas = <&usb_dmac2 0>, <&usb_dmac2 1>,
  1619. <&usb_dmac3 0>, <&usb_dmac3 1>;
  1620. dma-names = "ch0", "ch1", "ch2", "ch3";
  1621. renesas,buswait = <11>;
  1622. phys = <&usb2_phy3>;
  1623. phy-names = "usb";
  1624. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1625. resets = <&cpg 705>;
  1626. status = "disabled";
  1627. };
  1628. pciec0: pcie@fe000000 {
  1629. compatible = "renesas,pcie-r8a7795",
  1630. "renesas,pcie-rcar-gen3";
  1631. reg = <0 0xfe000000 0 0x80000>;
  1632. #address-cells = <3>;
  1633. #size-cells = <2>;
  1634. bus-range = <0x00 0xff>;
  1635. device_type = "pci";
  1636. ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
  1637. 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
  1638. 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
  1639. 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
  1640. /* Map all possible DDR as inbound ranges */
  1641. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
  1642. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  1643. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  1644. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  1645. #interrupt-cells = <1>;
  1646. interrupt-map-mask = <0 0 0 0>;
  1647. interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  1648. clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
  1649. clock-names = "pcie", "pcie_bus";
  1650. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1651. resets = <&cpg 319>;
  1652. status = "disabled";
  1653. };
  1654. pciec1: pcie@ee800000 {
  1655. compatible = "renesas,pcie-r8a7795",
  1656. "renesas,pcie-rcar-gen3";
  1657. reg = <0 0xee800000 0 0x80000>;
  1658. #address-cells = <3>;
  1659. #size-cells = <2>;
  1660. bus-range = <0x00 0xff>;
  1661. device_type = "pci";
  1662. ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000
  1663. 0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000
  1664. 0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000
  1665. 0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
  1666. /* Map all possible DDR as inbound ranges */
  1667. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
  1668. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  1669. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  1670. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  1671. #interrupt-cells = <1>;
  1672. interrupt-map-mask = <0 0 0 0>;
  1673. interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  1674. clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
  1675. clock-names = "pcie", "pcie_bus";
  1676. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1677. resets = <&cpg 318>;
  1678. status = "disabled";
  1679. };
  1680. imr-lx4@fe860000 {
  1681. compatible = "renesas,r8a7795-imr-lx4",
  1682. "renesas,imr-lx4";
  1683. reg = <0 0xfe860000 0 0x2000>;
  1684. interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
  1685. clocks = <&cpg CPG_MOD 823>;
  1686. power-domains = <&sysc R8A7795_PD_A3VC>;
  1687. resets = <&cpg 823>;
  1688. };
  1689. imr-lx4@fe870000 {
  1690. compatible = "renesas,r8a7795-imr-lx4",
  1691. "renesas,imr-lx4";
  1692. reg = <0 0xfe870000 0 0x2000>;
  1693. interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
  1694. clocks = <&cpg CPG_MOD 822>;
  1695. power-domains = <&sysc R8A7795_PD_A3VC>;
  1696. resets = <&cpg 822>;
  1697. };
  1698. imr-lx4@fe880000 {
  1699. compatible = "renesas,r8a7795-imr-lx4",
  1700. "renesas,imr-lx4";
  1701. reg = <0 0xfe880000 0 0x2000>;
  1702. interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
  1703. clocks = <&cpg CPG_MOD 821>;
  1704. power-domains = <&sysc R8A7795_PD_A3VC>;
  1705. resets = <&cpg 821>;
  1706. };
  1707. imr-lx4@fe890000 {
  1708. compatible = "renesas,r8a7795-imr-lx4",
  1709. "renesas,imr-lx4";
  1710. reg = <0 0xfe890000 0 0x2000>;
  1711. interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
  1712. clocks = <&cpg CPG_MOD 820>;
  1713. power-domains = <&sysc R8A7795_PD_A3VC>;
  1714. resets = <&cpg 820>;
  1715. };
  1716. vspbc: vsp@fe920000 {
  1717. compatible = "renesas,vsp2";
  1718. reg = <0 0xfe920000 0 0x8000>;
  1719. interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
  1720. clocks = <&cpg CPG_MOD 624>;
  1721. power-domains = <&sysc R8A7795_PD_A3VP>;
  1722. resets = <&cpg 624>;
  1723. renesas,fcp = <&fcpvb1>;
  1724. };
  1725. fcpvb1: fcp@fe92f000 {
  1726. compatible = "renesas,fcpv";
  1727. reg = <0 0xfe92f000 0 0x200>;
  1728. clocks = <&cpg CPG_MOD 606>;
  1729. power-domains = <&sysc R8A7795_PD_A3VP>;
  1730. resets = <&cpg 606>;
  1731. };
  1732. fcpf0: fcp@fe950000 {
  1733. compatible = "renesas,fcpf";
  1734. reg = <0 0xfe950000 0 0x200>;
  1735. clocks = <&cpg CPG_MOD 615>;
  1736. power-domains = <&sysc R8A7795_PD_A3VP>;
  1737. resets = <&cpg 615>;
  1738. };
  1739. fcpf1: fcp@fe951000 {
  1740. compatible = "renesas,fcpf";
  1741. reg = <0 0xfe951000 0 0x200>;
  1742. clocks = <&cpg CPG_MOD 614>;
  1743. power-domains = <&sysc R8A7795_PD_A3VP>;
  1744. resets = <&cpg 614>;
  1745. };
  1746. vspbd: vsp@fe960000 {
  1747. compatible = "renesas,vsp2";
  1748. reg = <0 0xfe960000 0 0x8000>;
  1749. interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
  1750. clocks = <&cpg CPG_MOD 626>;
  1751. power-domains = <&sysc R8A7795_PD_A3VP>;
  1752. resets = <&cpg 626>;
  1753. renesas,fcp = <&fcpvb0>;
  1754. };
  1755. fcpvb0: fcp@fe96f000 {
  1756. compatible = "renesas,fcpv";
  1757. reg = <0 0xfe96f000 0 0x200>;
  1758. clocks = <&cpg CPG_MOD 607>;
  1759. power-domains = <&sysc R8A7795_PD_A3VP>;
  1760. resets = <&cpg 607>;
  1761. };
  1762. vspi0: vsp@fe9a0000 {
  1763. compatible = "renesas,vsp2";
  1764. reg = <0 0xfe9a0000 0 0x8000>;
  1765. interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
  1766. clocks = <&cpg CPG_MOD 631>;
  1767. power-domains = <&sysc R8A7795_PD_A3VP>;
  1768. resets = <&cpg 631>;
  1769. renesas,fcp = <&fcpvi0>;
  1770. };
  1771. fcpvi0: fcp@fe9af000 {
  1772. compatible = "renesas,fcpv";
  1773. reg = <0 0xfe9af000 0 0x200>;
  1774. clocks = <&cpg CPG_MOD 611>;
  1775. power-domains = <&sysc R8A7795_PD_A3VP>;
  1776. resets = <&cpg 611>;
  1777. };
  1778. vspi1: vsp@fe9b0000 {
  1779. compatible = "renesas,vsp2";
  1780. reg = <0 0xfe9b0000 0 0x8000>;
  1781. interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
  1782. clocks = <&cpg CPG_MOD 630>;
  1783. power-domains = <&sysc R8A7795_PD_A3VP>;
  1784. resets = <&cpg 630>;
  1785. renesas,fcp = <&fcpvi1>;
  1786. };
  1787. fcpvi1: fcp@fe9bf000 {
  1788. compatible = "renesas,fcpv";
  1789. reg = <0 0xfe9bf000 0 0x200>;
  1790. clocks = <&cpg CPG_MOD 610>;
  1791. power-domains = <&sysc R8A7795_PD_A3VP>;
  1792. resets = <&cpg 610>;
  1793. };
  1794. vspd0: vsp@fea20000 {
  1795. compatible = "renesas,vsp2";
  1796. reg = <0 0xfea20000 0 0x4000>;
  1797. interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
  1798. clocks = <&cpg CPG_MOD 623>;
  1799. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1800. resets = <&cpg 623>;
  1801. renesas,fcp = <&fcpvd0>;
  1802. };
  1803. fcpvd0: fcp@fea27000 {
  1804. compatible = "renesas,fcpv";
  1805. reg = <0 0xfea27000 0 0x200>;
  1806. clocks = <&cpg CPG_MOD 603>;
  1807. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1808. resets = <&cpg 603>;
  1809. };
  1810. vspd1: vsp@fea28000 {
  1811. compatible = "renesas,vsp2";
  1812. reg = <0 0xfea28000 0 0x4000>;
  1813. interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
  1814. clocks = <&cpg CPG_MOD 622>;
  1815. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1816. resets = <&cpg 622>;
  1817. renesas,fcp = <&fcpvd1>;
  1818. };
  1819. fcpvd1: fcp@fea2f000 {
  1820. compatible = "renesas,fcpv";
  1821. reg = <0 0xfea2f000 0 0x200>;
  1822. clocks = <&cpg CPG_MOD 602>;
  1823. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1824. resets = <&cpg 602>;
  1825. };
  1826. vspd2: vsp@fea30000 {
  1827. compatible = "renesas,vsp2";
  1828. reg = <0 0xfea30000 0 0x4000>;
  1829. interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
  1830. clocks = <&cpg CPG_MOD 621>;
  1831. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1832. resets = <&cpg 621>;
  1833. renesas,fcp = <&fcpvd2>;
  1834. };
  1835. fcpvd2: fcp@fea37000 {
  1836. compatible = "renesas,fcpv";
  1837. reg = <0 0xfea37000 0 0x200>;
  1838. clocks = <&cpg CPG_MOD 601>;
  1839. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1840. resets = <&cpg 601>;
  1841. };
  1842. fdp1@fe940000 {
  1843. compatible = "renesas,fdp1";
  1844. reg = <0 0xfe940000 0 0x2400>;
  1845. interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
  1846. clocks = <&cpg CPG_MOD 119>;
  1847. power-domains = <&sysc R8A7795_PD_A3VP>;
  1848. resets = <&cpg 119>;
  1849. renesas,fcp = <&fcpf0>;
  1850. };
  1851. fdp1@fe944000 {
  1852. compatible = "renesas,fdp1";
  1853. reg = <0 0xfe944000 0 0x2400>;
  1854. interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
  1855. clocks = <&cpg CPG_MOD 118>;
  1856. power-domains = <&sysc R8A7795_PD_A3VP>;
  1857. resets = <&cpg 118>;
  1858. renesas,fcp = <&fcpf1>;
  1859. };
  1860. hdmi0: hdmi0@fead0000 {
  1861. compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
  1862. reg = <0 0xfead0000 0 0x10000>;
  1863. interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
  1864. clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
  1865. clock-names = "iahb", "isfr";
  1866. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1867. resets = <&cpg 729>;
  1868. status = "disabled";
  1869. ports {
  1870. #address-cells = <1>;
  1871. #size-cells = <0>;
  1872. port@0 {
  1873. reg = <0>;
  1874. dw_hdmi0_in: endpoint {
  1875. remote-endpoint = <&du_out_hdmi0>;
  1876. };
  1877. };
  1878. port@1 {
  1879. reg = <1>;
  1880. };
  1881. };
  1882. };
  1883. hdmi1: hdmi1@feae0000 {
  1884. compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
  1885. reg = <0 0xfeae0000 0 0x10000>;
  1886. interrupts = <GIC_SPI 436 IRQ_TYPE_LEVEL_HIGH>;
  1887. clocks = <&cpg CPG_MOD 728>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
  1888. clock-names = "iahb", "isfr";
  1889. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1890. resets = <&cpg 728>;
  1891. status = "disabled";
  1892. ports {
  1893. #address-cells = <1>;
  1894. #size-cells = <0>;
  1895. port@0 {
  1896. reg = <0>;
  1897. dw_hdmi1_in: endpoint {
  1898. remote-endpoint = <&du_out_hdmi1>;
  1899. };
  1900. };
  1901. port@1 {
  1902. reg = <1>;
  1903. };
  1904. };
  1905. };
  1906. du: display@feb00000 {
  1907. compatible = "renesas,du-r8a7795";
  1908. reg = <0 0xfeb00000 0 0x80000>,
  1909. <0 0xfeb90000 0 0x14>;
  1910. reg-names = "du", "lvds.0";
  1911. interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  1912. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  1913. <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
  1914. <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
  1915. clocks = <&cpg CPG_MOD 724>,
  1916. <&cpg CPG_MOD 723>,
  1917. <&cpg CPG_MOD 722>,
  1918. <&cpg CPG_MOD 721>,
  1919. <&cpg CPG_MOD 727>;
  1920. clock-names = "du.0", "du.1", "du.2", "du.3", "lvds.0";
  1921. vsps = <&vspd0 0 &vspd1 0 &vspd2 0 &vspd0 1>;
  1922. status = "disabled";
  1923. ports {
  1924. #address-cells = <1>;
  1925. #size-cells = <0>;
  1926. port@0 {
  1927. reg = <0>;
  1928. du_out_rgb: endpoint {
  1929. };
  1930. };
  1931. port@1 {
  1932. reg = <1>;
  1933. du_out_hdmi0: endpoint {
  1934. remote-endpoint = <&dw_hdmi0_in>;
  1935. };
  1936. };
  1937. port@2 {
  1938. reg = <2>;
  1939. du_out_hdmi1: endpoint {
  1940. remote-endpoint = <&dw_hdmi1_in>;
  1941. };
  1942. };
  1943. port@3 {
  1944. reg = <3>;
  1945. du_out_lvds0: endpoint {
  1946. };
  1947. };
  1948. };
  1949. };
  1950. tsc: thermal@e6198000 {
  1951. compatible = "renesas,r8a7795-thermal";
  1952. reg = <0 0xe6198000 0 0x68>,
  1953. <0 0xe61a0000 0 0x5c>,
  1954. <0 0xe61a8000 0 0x5c>;
  1955. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
  1956. <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  1957. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  1958. clocks = <&cpg CPG_MOD 522>;
  1959. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1960. resets = <&cpg 522>;
  1961. #thermal-sensor-cells = <1>;
  1962. status = "okay";
  1963. };
  1964. thermal-zones {
  1965. sensor_thermal1: sensor-thermal1 {
  1966. polling-delay-passive = <250>;
  1967. polling-delay = <1000>;
  1968. thermal-sensors = <&tsc 0>;
  1969. trips {
  1970. sensor1_crit: sensor1-crit {
  1971. temperature = <120000>;
  1972. hysteresis = <2000>;
  1973. type = "critical";
  1974. };
  1975. };
  1976. };
  1977. sensor_thermal2: sensor-thermal2 {
  1978. polling-delay-passive = <250>;
  1979. polling-delay = <1000>;
  1980. thermal-sensors = <&tsc 1>;
  1981. trips {
  1982. sensor2_crit: sensor2-crit {
  1983. temperature = <120000>;
  1984. hysteresis = <2000>;
  1985. type = "critical";
  1986. };
  1987. };
  1988. };
  1989. sensor_thermal3: sensor-thermal3 {
  1990. polling-delay-passive = <250>;
  1991. polling-delay = <1000>;
  1992. thermal-sensors = <&tsc 2>;
  1993. trips {
  1994. sensor3_crit: sensor3-crit {
  1995. temperature = <120000>;
  1996. hysteresis = <2000>;
  1997. type = "critical";
  1998. };
  1999. };
  2000. };
  2001. };
  2002. };
  2003. };