DMA-API-HOWTO.txt 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. =========================
  2. Dynamic DMA mapping Guide
  3. =========================
  4. :Author: David S. Miller <davem@redhat.com>
  5. :Author: Richard Henderson <rth@cygnus.com>
  6. :Author: Jakub Jelinek <jakub@redhat.com>
  7. This is a guide to device driver writers on how to use the DMA API
  8. with example pseudo-code. For a concise description of the API, see
  9. DMA-API.txt.
  10. CPU and DMA addresses
  11. =====================
  12. There are several kinds of addresses involved in the DMA API, and it's
  13. important to understand the differences.
  14. The kernel normally uses virtual addresses. Any address returned by
  15. kmalloc(), vmalloc(), and similar interfaces is a virtual address and can
  16. be stored in a ``void *``.
  17. The virtual memory system (TLB, page tables, etc.) translates virtual
  18. addresses to CPU physical addresses, which are stored as "phys_addr_t" or
  19. "resource_size_t". The kernel manages device resources like registers as
  20. physical addresses. These are the addresses in /proc/iomem. The physical
  21. address is not directly useful to a driver; it must use ioremap() to map
  22. the space and produce a virtual address.
  23. I/O devices use a third kind of address: a "bus address". If a device has
  24. registers at an MMIO address, or if it performs DMA to read or write system
  25. memory, the addresses used by the device are bus addresses. In some
  26. systems, bus addresses are identical to CPU physical addresses, but in
  27. general they are not. IOMMUs and host bridges can produce arbitrary
  28. mappings between physical and bus addresses.
  29. From a device's point of view, DMA uses the bus address space, but it may
  30. be restricted to a subset of that space. For example, even if a system
  31. supports 64-bit addresses for main memory and PCI BARs, it may use an IOMMU
  32. so devices only need to use 32-bit DMA addresses.
  33. Here's a picture and some examples::
  34. CPU CPU Bus
  35. Virtual Physical Address
  36. Address Address Space
  37. Space Space
  38. +-------+ +------+ +------+
  39. | | |MMIO | Offset | |
  40. | | Virtual |Space | applied | |
  41. C +-------+ --------> B +------+ ----------> +------+ A
  42. | | mapping | | by host | |
  43. +-----+ | | | | bridge | | +--------+
  44. | | | | +------+ | | | |
  45. | CPU | | | | RAM | | | | Device |
  46. | | | | | | | | | |
  47. +-----+ +-------+ +------+ +------+ +--------+
  48. | | Virtual |Buffer| Mapping | |
  49. X +-------+ --------> Y +------+ <---------- +------+ Z
  50. | | mapping | RAM | by IOMMU
  51. | | | |
  52. | | | |
  53. +-------+ +------+
  54. During the enumeration process, the kernel learns about I/O devices and
  55. their MMIO space and the host bridges that connect them to the system. For
  56. example, if a PCI device has a BAR, the kernel reads the bus address (A)
  57. from the BAR and converts it to a CPU physical address (B). The address B
  58. is stored in a struct resource and usually exposed via /proc/iomem. When a
  59. driver claims a device, it typically uses ioremap() to map physical address
  60. B at a virtual address (C). It can then use, e.g., ioread32(C), to access
  61. the device registers at bus address A.
  62. If the device supports DMA, the driver sets up a buffer using kmalloc() or
  63. a similar interface, which returns a virtual address (X). The virtual
  64. memory system maps X to a physical address (Y) in system RAM. The driver
  65. can use virtual address X to access the buffer, but the device itself
  66. cannot because DMA doesn't go through the CPU virtual memory system.
  67. In some simple systems, the device can do DMA directly to physical address
  68. Y. But in many others, there is IOMMU hardware that translates DMA
  69. addresses to physical addresses, e.g., it translates Z to Y. This is part
  70. of the reason for the DMA API: the driver can give a virtual address X to
  71. an interface like dma_map_single(), which sets up any required IOMMU
  72. mapping and returns the DMA address Z. The driver then tells the device to
  73. do DMA to Z, and the IOMMU maps it to the buffer at address Y in system
  74. RAM.
  75. So that Linux can use the dynamic DMA mapping, it needs some help from the
  76. drivers, namely it has to take into account that DMA addresses should be
  77. mapped only for the time they are actually used and unmapped after the DMA
  78. transfer.
  79. The following API will work of course even on platforms where no such
  80. hardware exists.
  81. Note that the DMA API works with any bus independent of the underlying
  82. microprocessor architecture. You should use the DMA API rather than the
  83. bus-specific DMA API, i.e., use the dma_map_*() interfaces rather than the
  84. pci_map_*() interfaces.
  85. First of all, you should make sure::
  86. #include <linux/dma-mapping.h>
  87. is in your driver, which provides the definition of dma_addr_t. This type
  88. can hold any valid DMA address for the platform and should be used
  89. everywhere you hold a DMA address returned from the DMA mapping functions.
  90. What memory is DMA'able?
  91. ========================
  92. The first piece of information you must know is what kernel memory can
  93. be used with the DMA mapping facilities. There has been an unwritten
  94. set of rules regarding this, and this text is an attempt to finally
  95. write them down.
  96. If you acquired your memory via the page allocator
  97. (i.e. __get_free_page*()) or the generic memory allocators
  98. (i.e. kmalloc() or kmem_cache_alloc()) then you may DMA to/from
  99. that memory using the addresses returned from those routines.
  100. This means specifically that you may _not_ use the memory/addresses
  101. returned from vmalloc() for DMA. It is possible to DMA to the
  102. _underlying_ memory mapped into a vmalloc() area, but this requires
  103. walking page tables to get the physical addresses, and then
  104. translating each of those pages back to a kernel address using
  105. something like __va(). [ EDIT: Update this when we integrate
  106. Gerd Knorr's generic code which does this. ]
  107. This rule also means that you may use neither kernel image addresses
  108. (items in data/text/bss segments), nor module image addresses, nor
  109. stack addresses for DMA. These could all be mapped somewhere entirely
  110. different than the rest of physical memory. Even if those classes of
  111. memory could physically work with DMA, you'd need to ensure the I/O
  112. buffers were cacheline-aligned. Without that, you'd see cacheline
  113. sharing problems (data corruption) on CPUs with DMA-incoherent caches.
  114. (The CPU could write to one word, DMA would write to a different one
  115. in the same cache line, and one of them could be overwritten.)
  116. Also, this means that you cannot take the return of a kmap()
  117. call and DMA to/from that. This is similar to vmalloc().
  118. What about block I/O and networking buffers? The block I/O and
  119. networking subsystems make sure that the buffers they use are valid
  120. for you to DMA from/to.
  121. DMA addressing limitations
  122. ==========================
  123. Does your device have any DMA addressing limitations? For example, is
  124. your device only capable of driving the low order 24-bits of address?
  125. If so, you need to inform the kernel of this fact.
  126. By default, the kernel assumes that your device can address the full
  127. 32-bits. For a 64-bit capable device, this needs to be increased.
  128. And for a device with limitations, as discussed in the previous
  129. paragraph, it needs to be decreased.
  130. Special note about PCI: PCI-X specification requires PCI-X devices to
  131. support 64-bit addressing (DAC) for all transactions. And at least
  132. one platform (SGI SN2) requires 64-bit consistent allocations to
  133. operate correctly when the IO bus is in PCI-X mode.
  134. For correct operation, you must interrogate the kernel in your device
  135. probe routine to see if the DMA controller on the machine can properly
  136. support the DMA addressing limitation your device has. It is good
  137. style to do this even if your device holds the default setting,
  138. because this shows that you did think about these issues wrt. your
  139. device.
  140. The query is performed via a call to dma_set_mask_and_coherent()::
  141. int dma_set_mask_and_coherent(struct device *dev, u64 mask);
  142. which will query the mask for both streaming and coherent APIs together.
  143. If you have some special requirements, then the following two separate
  144. queries can be used instead:
  145. The query for streaming mappings is performed via a call to
  146. dma_set_mask()::
  147. int dma_set_mask(struct device *dev, u64 mask);
  148. The query for consistent allocations is performed via a call
  149. to dma_set_coherent_mask()::
  150. int dma_set_coherent_mask(struct device *dev, u64 mask);
  151. Here, dev is a pointer to the device struct of your device, and mask
  152. is a bit mask describing which bits of an address your device
  153. supports. It returns zero if your card can perform DMA properly on
  154. the machine given the address mask you provided. In general, the
  155. device struct of your device is embedded in the bus-specific device
  156. struct of your device. For example, &pdev->dev is a pointer to the
  157. device struct of a PCI device (pdev is a pointer to the PCI device
  158. struct of your device).
  159. If it returns non-zero, your device cannot perform DMA properly on
  160. this platform, and attempting to do so will result in undefined
  161. behavior. You must either use a different mask, or not use DMA.
  162. This means that in the failure case, you have three options:
  163. 1) Use another DMA mask, if possible (see below).
  164. 2) Use some non-DMA mode for data transfer, if possible.
  165. 3) Ignore this device and do not initialize it.
  166. It is recommended that your driver print a kernel KERN_WARNING message
  167. when you end up performing either #2 or #3. In this manner, if a user
  168. of your driver reports that performance is bad or that the device is not
  169. even detected, you can ask them for the kernel messages to find out
  170. exactly why.
  171. The standard 32-bit addressing device would do something like this::
  172. if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32))) {
  173. dev_warn(dev, "mydev: No suitable DMA available\n");
  174. goto ignore_this_device;
  175. }
  176. Another common scenario is a 64-bit capable device. The approach here
  177. is to try for 64-bit addressing, but back down to a 32-bit mask that
  178. should not fail. The kernel may fail the 64-bit mask not because the
  179. platform is not capable of 64-bit addressing. Rather, it may fail in
  180. this case simply because 32-bit addressing is done more efficiently
  181. than 64-bit addressing. For example, Sparc64 PCI SAC addressing is
  182. more efficient than DAC addressing.
  183. Here is how you would handle a 64-bit capable device which can drive
  184. all 64-bits when accessing streaming DMA::
  185. int using_dac;
  186. if (!dma_set_mask(dev, DMA_BIT_MASK(64))) {
  187. using_dac = 1;
  188. } else if (!dma_set_mask(dev, DMA_BIT_MASK(32))) {
  189. using_dac = 0;
  190. } else {
  191. dev_warn(dev, "mydev: No suitable DMA available\n");
  192. goto ignore_this_device;
  193. }
  194. If a card is capable of using 64-bit consistent allocations as well,
  195. the case would look like this::
  196. int using_dac, consistent_using_dac;
  197. if (!dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64))) {
  198. using_dac = 1;
  199. consistent_using_dac = 1;
  200. } else if (!dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32))) {
  201. using_dac = 0;
  202. consistent_using_dac = 0;
  203. } else {
  204. dev_warn(dev, "mydev: No suitable DMA available\n");
  205. goto ignore_this_device;
  206. }
  207. The coherent mask will always be able to set the same or a smaller mask as
  208. the streaming mask. However for the rare case that a device driver only
  209. uses consistent allocations, one would have to check the return value from
  210. dma_set_coherent_mask().
  211. Finally, if your device can only drive the low 24-bits of
  212. address you might do something like::
  213. if (dma_set_mask(dev, DMA_BIT_MASK(24))) {
  214. dev_warn(dev, "mydev: 24-bit DMA addressing not available\n");
  215. goto ignore_this_device;
  216. }
  217. When dma_set_mask() or dma_set_mask_and_coherent() is successful, and
  218. returns zero, the kernel saves away this mask you have provided. The
  219. kernel will use this information later when you make DMA mappings.
  220. There is a case which we are aware of at this time, which is worth
  221. mentioning in this documentation. If your device supports multiple
  222. functions (for example a sound card provides playback and record
  223. functions) and the various different functions have _different_
  224. DMA addressing limitations, you may wish to probe each mask and
  225. only provide the functionality which the machine can handle. It
  226. is important that the last call to dma_set_mask() be for the
  227. most specific mask.
  228. Here is pseudo-code showing how this might be done::
  229. #define PLAYBACK_ADDRESS_BITS DMA_BIT_MASK(32)
  230. #define RECORD_ADDRESS_BITS DMA_BIT_MASK(24)
  231. struct my_sound_card *card;
  232. struct device *dev;
  233. ...
  234. if (!dma_set_mask(dev, PLAYBACK_ADDRESS_BITS)) {
  235. card->playback_enabled = 1;
  236. } else {
  237. card->playback_enabled = 0;
  238. dev_warn(dev, "%s: Playback disabled due to DMA limitations\n",
  239. card->name);
  240. }
  241. if (!dma_set_mask(dev, RECORD_ADDRESS_BITS)) {
  242. card->record_enabled = 1;
  243. } else {
  244. card->record_enabled = 0;
  245. dev_warn(dev, "%s: Record disabled due to DMA limitations\n",
  246. card->name);
  247. }
  248. A sound card was used as an example here because this genre of PCI
  249. devices seems to be littered with ISA chips given a PCI front end,
  250. and thus retaining the 16MB DMA addressing limitations of ISA.
  251. Types of DMA mappings
  252. =====================
  253. There are two types of DMA mappings:
  254. - Consistent DMA mappings which are usually mapped at driver
  255. initialization, unmapped at the end and for which the hardware should
  256. guarantee that the device and the CPU can access the data
  257. in parallel and will see updates made by each other without any
  258. explicit software flushing.
  259. Think of "consistent" as "synchronous" or "coherent".
  260. The current default is to return consistent memory in the low 32
  261. bits of the DMA space. However, for future compatibility you should
  262. set the consistent mask even if this default is fine for your
  263. driver.
  264. Good examples of what to use consistent mappings for are:
  265. - Network card DMA ring descriptors.
  266. - SCSI adapter mailbox command data structures.
  267. - Device firmware microcode executed out of
  268. main memory.
  269. The invariant these examples all require is that any CPU store
  270. to memory is immediately visible to the device, and vice
  271. versa. Consistent mappings guarantee this.
  272. .. important::
  273. Consistent DMA memory does not preclude the usage of
  274. proper memory barriers. The CPU may reorder stores to
  275. consistent memory just as it may normal memory. Example:
  276. if it is important for the device to see the first word
  277. of a descriptor updated before the second, you must do
  278. something like::
  279. desc->word0 = address;
  280. wmb();
  281. desc->word1 = DESC_VALID;
  282. in order to get correct behavior on all platforms.
  283. Also, on some platforms your driver may need to flush CPU write
  284. buffers in much the same way as it needs to flush write buffers
  285. found in PCI bridges (such as by reading a register's value
  286. after writing it).
  287. - Streaming DMA mappings which are usually mapped for one DMA
  288. transfer, unmapped right after it (unless you use dma_sync_* below)
  289. and for which hardware can optimize for sequential accesses.
  290. Think of "streaming" as "asynchronous" or "outside the coherency
  291. domain".
  292. Good examples of what to use streaming mappings for are:
  293. - Networking buffers transmitted/received by a device.
  294. - Filesystem buffers written/read by a SCSI device.
  295. The interfaces for using this type of mapping were designed in
  296. such a way that an implementation can make whatever performance
  297. optimizations the hardware allows. To this end, when using
  298. such mappings you must be explicit about what you want to happen.
  299. Neither type of DMA mapping has alignment restrictions that come from
  300. the underlying bus, although some devices may have such restrictions.
  301. Also, systems with caches that aren't DMA-coherent will work better
  302. when the underlying buffers don't share cache lines with other data.
  303. Using Consistent DMA mappings
  304. =============================
  305. To allocate and map large (PAGE_SIZE or so) consistent DMA regions,
  306. you should do::
  307. dma_addr_t dma_handle;
  308. cpu_addr = dma_alloc_coherent(dev, size, &dma_handle, gfp);
  309. where device is a ``struct device *``. This may be called in interrupt
  310. context with the GFP_ATOMIC flag.
  311. Size is the length of the region you want to allocate, in bytes.
  312. This routine will allocate RAM for that region, so it acts similarly to
  313. __get_free_pages() (but takes size instead of a page order). If your
  314. driver needs regions sized smaller than a page, you may prefer using
  315. the dma_pool interface, described below.
  316. The consistent DMA mapping interfaces, for non-NULL dev, will by
  317. default return a DMA address which is 32-bit addressable. Even if the
  318. device indicates (via DMA mask) that it may address the upper 32-bits,
  319. consistent allocation will only return > 32-bit addresses for DMA if
  320. the consistent DMA mask has been explicitly changed via
  321. dma_set_coherent_mask(). This is true of the dma_pool interface as
  322. well.
  323. dma_alloc_coherent() returns two values: the virtual address which you
  324. can use to access it from the CPU and dma_handle which you pass to the
  325. card.
  326. The CPU virtual address and the DMA address are both
  327. guaranteed to be aligned to the smallest PAGE_SIZE order which
  328. is greater than or equal to the requested size. This invariant
  329. exists (for example) to guarantee that if you allocate a chunk
  330. which is smaller than or equal to 64 kilobytes, the extent of the
  331. buffer you receive will not cross a 64K boundary.
  332. To unmap and free such a DMA region, you call::
  333. dma_free_coherent(dev, size, cpu_addr, dma_handle);
  334. where dev, size are the same as in the above call and cpu_addr and
  335. dma_handle are the values dma_alloc_coherent() returned to you.
  336. This function may not be called in interrupt context.
  337. If your driver needs lots of smaller memory regions, you can write
  338. custom code to subdivide pages returned by dma_alloc_coherent(),
  339. or you can use the dma_pool API to do that. A dma_pool is like
  340. a kmem_cache, but it uses dma_alloc_coherent(), not __get_free_pages().
  341. Also, it understands common hardware constraints for alignment,
  342. like queue heads needing to be aligned on N byte boundaries.
  343. Create a dma_pool like this::
  344. struct dma_pool *pool;
  345. pool = dma_pool_create(name, dev, size, align, boundary);
  346. The "name" is for diagnostics (like a kmem_cache name); dev and size
  347. are as above. The device's hardware alignment requirement for this
  348. type of data is "align" (which is expressed in bytes, and must be a
  349. power of two). If your device has no boundary crossing restrictions,
  350. pass 0 for boundary; passing 4096 says memory allocated from this pool
  351. must not cross 4KByte boundaries (but at that time it may be better to
  352. use dma_alloc_coherent() directly instead).
  353. Allocate memory from a DMA pool like this::
  354. cpu_addr = dma_pool_alloc(pool, flags, &dma_handle);
  355. flags are GFP_KERNEL if blocking is permitted (not in_interrupt nor
  356. holding SMP locks), GFP_ATOMIC otherwise. Like dma_alloc_coherent(),
  357. this returns two values, cpu_addr and dma_handle.
  358. Free memory that was allocated from a dma_pool like this::
  359. dma_pool_free(pool, cpu_addr, dma_handle);
  360. where pool is what you passed to dma_pool_alloc(), and cpu_addr and
  361. dma_handle are the values dma_pool_alloc() returned. This function
  362. may be called in interrupt context.
  363. Destroy a dma_pool by calling::
  364. dma_pool_destroy(pool);
  365. Make sure you've called dma_pool_free() for all memory allocated
  366. from a pool before you destroy the pool. This function may not
  367. be called in interrupt context.
  368. DMA Direction
  369. =============
  370. The interfaces described in subsequent portions of this document
  371. take a DMA direction argument, which is an integer and takes on
  372. one of the following values::
  373. DMA_BIDIRECTIONAL
  374. DMA_TO_DEVICE
  375. DMA_FROM_DEVICE
  376. DMA_NONE
  377. You should provide the exact DMA direction if you know it.
  378. DMA_TO_DEVICE means "from main memory to the device"
  379. DMA_FROM_DEVICE means "from the device to main memory"
  380. It is the direction in which the data moves during the DMA
  381. transfer.
  382. You are _strongly_ encouraged to specify this as precisely
  383. as you possibly can.
  384. If you absolutely cannot know the direction of the DMA transfer,
  385. specify DMA_BIDIRECTIONAL. It means that the DMA can go in
  386. either direction. The platform guarantees that you may legally
  387. specify this, and that it will work, but this may be at the
  388. cost of performance for example.
  389. The value DMA_NONE is to be used for debugging. One can
  390. hold this in a data structure before you come to know the
  391. precise direction, and this will help catch cases where your
  392. direction tracking logic has failed to set things up properly.
  393. Another advantage of specifying this value precisely (outside of
  394. potential platform-specific optimizations of such) is for debugging.
  395. Some platforms actually have a write permission boolean which DMA
  396. mappings can be marked with, much like page protections in the user
  397. program address space. Such platforms can and do report errors in the
  398. kernel logs when the DMA controller hardware detects violation of the
  399. permission setting.
  400. Only streaming mappings specify a direction, consistent mappings
  401. implicitly have a direction attribute setting of
  402. DMA_BIDIRECTIONAL.
  403. The SCSI subsystem tells you the direction to use in the
  404. 'sc_data_direction' member of the SCSI command your driver is
  405. working on.
  406. For Networking drivers, it's a rather simple affair. For transmit
  407. packets, map/unmap them with the DMA_TO_DEVICE direction
  408. specifier. For receive packets, just the opposite, map/unmap them
  409. with the DMA_FROM_DEVICE direction specifier.
  410. Using Streaming DMA mappings
  411. ============================
  412. The streaming DMA mapping routines can be called from interrupt
  413. context. There are two versions of each map/unmap, one which will
  414. map/unmap a single memory region, and one which will map/unmap a
  415. scatterlist.
  416. To map a single region, you do::
  417. struct device *dev = &my_dev->dev;
  418. dma_addr_t dma_handle;
  419. void *addr = buffer->ptr;
  420. size_t size = buffer->len;
  421. dma_handle = dma_map_single(dev, addr, size, direction);
  422. if (dma_mapping_error(dev, dma_handle)) {
  423. /*
  424. * reduce current DMA mapping usage,
  425. * delay and try again later or
  426. * reset driver.
  427. */
  428. goto map_error_handling;
  429. }
  430. and to unmap it::
  431. dma_unmap_single(dev, dma_handle, size, direction);
  432. You should call dma_mapping_error() as dma_map_single() could fail and return
  433. error. Doing so will ensure that the mapping code will work correctly on all
  434. DMA implementations without any dependency on the specifics of the underlying
  435. implementation. Using the returned address without checking for errors could
  436. result in failures ranging from panics to silent data corruption. The same
  437. applies to dma_map_page() as well.
  438. You should call dma_unmap_single() when the DMA activity is finished, e.g.,
  439. from the interrupt which told you that the DMA transfer is done.
  440. Using CPU pointers like this for single mappings has a disadvantage:
  441. you cannot reference HIGHMEM memory in this way. Thus, there is a
  442. map/unmap interface pair akin to dma_{map,unmap}_single(). These
  443. interfaces deal with page/offset pairs instead of CPU pointers.
  444. Specifically::
  445. struct device *dev = &my_dev->dev;
  446. dma_addr_t dma_handle;
  447. struct page *page = buffer->page;
  448. unsigned long offset = buffer->offset;
  449. size_t size = buffer->len;
  450. dma_handle = dma_map_page(dev, page, offset, size, direction);
  451. if (dma_mapping_error(dev, dma_handle)) {
  452. /*
  453. * reduce current DMA mapping usage,
  454. * delay and try again later or
  455. * reset driver.
  456. */
  457. goto map_error_handling;
  458. }
  459. ...
  460. dma_unmap_page(dev, dma_handle, size, direction);
  461. Here, "offset" means byte offset within the given page.
  462. You should call dma_mapping_error() as dma_map_page() could fail and return
  463. error as outlined under the dma_map_single() discussion.
  464. You should call dma_unmap_page() when the DMA activity is finished, e.g.,
  465. from the interrupt which told you that the DMA transfer is done.
  466. With scatterlists, you map a region gathered from several regions by::
  467. int i, count = dma_map_sg(dev, sglist, nents, direction);
  468. struct scatterlist *sg;
  469. for_each_sg(sglist, sg, count, i) {
  470. hw_address[i] = sg_dma_address(sg);
  471. hw_len[i] = sg_dma_len(sg);
  472. }
  473. where nents is the number of entries in the sglist.
  474. The implementation is free to merge several consecutive sglist entries
  475. into one (e.g. if DMA mapping is done with PAGE_SIZE granularity, any
  476. consecutive sglist entries can be merged into one provided the first one
  477. ends and the second one starts on a page boundary - in fact this is a huge
  478. advantage for cards which either cannot do scatter-gather or have very
  479. limited number of scatter-gather entries) and returns the actual number
  480. of sg entries it mapped them to. On failure 0 is returned.
  481. Then you should loop count times (note: this can be less than nents times)
  482. and use sg_dma_address() and sg_dma_len() macros where you previously
  483. accessed sg->address and sg->length as shown above.
  484. To unmap a scatterlist, just call::
  485. dma_unmap_sg(dev, sglist, nents, direction);
  486. Again, make sure DMA activity has already finished.
  487. .. note::
  488. The 'nents' argument to the dma_unmap_sg call must be
  489. the _same_ one you passed into the dma_map_sg call,
  490. it should _NOT_ be the 'count' value _returned_ from the
  491. dma_map_sg call.
  492. Every dma_map_{single,sg}() call should have its dma_unmap_{single,sg}()
  493. counterpart, because the DMA address space is a shared resource and
  494. you could render the machine unusable by consuming all DMA addresses.
  495. If you need to use the same streaming DMA region multiple times and touch
  496. the data in between the DMA transfers, the buffer needs to be synced
  497. properly in order for the CPU and device to see the most up-to-date and
  498. correct copy of the DMA buffer.
  499. So, firstly, just map it with dma_map_{single,sg}(), and after each DMA
  500. transfer call either::
  501. dma_sync_single_for_cpu(dev, dma_handle, size, direction);
  502. or::
  503. dma_sync_sg_for_cpu(dev, sglist, nents, direction);
  504. as appropriate.
  505. Then, if you wish to let the device get at the DMA area again,
  506. finish accessing the data with the CPU, and then before actually
  507. giving the buffer to the hardware call either::
  508. dma_sync_single_for_device(dev, dma_handle, size, direction);
  509. or::
  510. dma_sync_sg_for_device(dev, sglist, nents, direction);
  511. as appropriate.
  512. .. note::
  513. The 'nents' argument to dma_sync_sg_for_cpu() and
  514. dma_sync_sg_for_device() must be the same passed to
  515. dma_map_sg(). It is _NOT_ the count returned by
  516. dma_map_sg().
  517. After the last DMA transfer call one of the DMA unmap routines
  518. dma_unmap_{single,sg}(). If you don't touch the data from the first
  519. dma_map_*() call till dma_unmap_*(), then you don't have to call the
  520. dma_sync_*() routines at all.
  521. Here is pseudo code which shows a situation in which you would need
  522. to use the dma_sync_*() interfaces::
  523. my_card_setup_receive_buffer(struct my_card *cp, char *buffer, int len)
  524. {
  525. dma_addr_t mapping;
  526. mapping = dma_map_single(cp->dev, buffer, len, DMA_FROM_DEVICE);
  527. if (dma_mapping_error(cp->dev, mapping)) {
  528. /*
  529. * reduce current DMA mapping usage,
  530. * delay and try again later or
  531. * reset driver.
  532. */
  533. goto map_error_handling;
  534. }
  535. cp->rx_buf = buffer;
  536. cp->rx_len = len;
  537. cp->rx_dma = mapping;
  538. give_rx_buf_to_card(cp);
  539. }
  540. ...
  541. my_card_interrupt_handler(int irq, void *devid, struct pt_regs *regs)
  542. {
  543. struct my_card *cp = devid;
  544. ...
  545. if (read_card_status(cp) == RX_BUF_TRANSFERRED) {
  546. struct my_card_header *hp;
  547. /* Examine the header to see if we wish
  548. * to accept the data. But synchronize
  549. * the DMA transfer with the CPU first
  550. * so that we see updated contents.
  551. */
  552. dma_sync_single_for_cpu(&cp->dev, cp->rx_dma,
  553. cp->rx_len,
  554. DMA_FROM_DEVICE);
  555. /* Now it is safe to examine the buffer. */
  556. hp = (struct my_card_header *) cp->rx_buf;
  557. if (header_is_ok(hp)) {
  558. dma_unmap_single(&cp->dev, cp->rx_dma, cp->rx_len,
  559. DMA_FROM_DEVICE);
  560. pass_to_upper_layers(cp->rx_buf);
  561. make_and_setup_new_rx_buf(cp);
  562. } else {
  563. /* CPU should not write to
  564. * DMA_FROM_DEVICE-mapped area,
  565. * so dma_sync_single_for_device() is
  566. * not needed here. It would be required
  567. * for DMA_BIDIRECTIONAL mapping if
  568. * the memory was modified.
  569. */
  570. give_rx_buf_to_card(cp);
  571. }
  572. }
  573. }
  574. Drivers converted fully to this interface should not use virt_to_bus() any
  575. longer, nor should they use bus_to_virt(). Some drivers have to be changed a
  576. little bit, because there is no longer an equivalent to bus_to_virt() in the
  577. dynamic DMA mapping scheme - you have to always store the DMA addresses
  578. returned by the dma_alloc_coherent(), dma_pool_alloc(), and dma_map_single()
  579. calls (dma_map_sg() stores them in the scatterlist itself if the platform
  580. supports dynamic DMA mapping in hardware) in your driver structures and/or
  581. in the card registers.
  582. All drivers should be using these interfaces with no exceptions. It
  583. is planned to completely remove virt_to_bus() and bus_to_virt() as
  584. they are entirely deprecated. Some ports already do not provide these
  585. as it is impossible to correctly support them.
  586. Handling Errors
  587. ===============
  588. DMA address space is limited on some architectures and an allocation
  589. failure can be determined by:
  590. - checking if dma_alloc_coherent() returns NULL or dma_map_sg returns 0
  591. - checking the dma_addr_t returned from dma_map_single() and dma_map_page()
  592. by using dma_mapping_error()::
  593. dma_addr_t dma_handle;
  594. dma_handle = dma_map_single(dev, addr, size, direction);
  595. if (dma_mapping_error(dev, dma_handle)) {
  596. /*
  597. * reduce current DMA mapping usage,
  598. * delay and try again later or
  599. * reset driver.
  600. */
  601. goto map_error_handling;
  602. }
  603. - unmap pages that are already mapped, when mapping error occurs in the middle
  604. of a multiple page mapping attempt. These example are applicable to
  605. dma_map_page() as well.
  606. Example 1::
  607. dma_addr_t dma_handle1;
  608. dma_addr_t dma_handle2;
  609. dma_handle1 = dma_map_single(dev, addr, size, direction);
  610. if (dma_mapping_error(dev, dma_handle1)) {
  611. /*
  612. * reduce current DMA mapping usage,
  613. * delay and try again later or
  614. * reset driver.
  615. */
  616. goto map_error_handling1;
  617. }
  618. dma_handle2 = dma_map_single(dev, addr, size, direction);
  619. if (dma_mapping_error(dev, dma_handle2)) {
  620. /*
  621. * reduce current DMA mapping usage,
  622. * delay and try again later or
  623. * reset driver.
  624. */
  625. goto map_error_handling2;
  626. }
  627. ...
  628. map_error_handling2:
  629. dma_unmap_single(dma_handle1);
  630. map_error_handling1:
  631. Example 2::
  632. /*
  633. * if buffers are allocated in a loop, unmap all mapped buffers when
  634. * mapping error is detected in the middle
  635. */
  636. dma_addr_t dma_addr;
  637. dma_addr_t array[DMA_BUFFERS];
  638. int save_index = 0;
  639. for (i = 0; i < DMA_BUFFERS; i++) {
  640. ...
  641. dma_addr = dma_map_single(dev, addr, size, direction);
  642. if (dma_mapping_error(dev, dma_addr)) {
  643. /*
  644. * reduce current DMA mapping usage,
  645. * delay and try again later or
  646. * reset driver.
  647. */
  648. goto map_error_handling;
  649. }
  650. array[i].dma_addr = dma_addr;
  651. save_index++;
  652. }
  653. ...
  654. map_error_handling:
  655. for (i = 0; i < save_index; i++) {
  656. ...
  657. dma_unmap_single(array[i].dma_addr);
  658. }
  659. Networking drivers must call dev_kfree_skb() to free the socket buffer
  660. and return NETDEV_TX_OK if the DMA mapping fails on the transmit hook
  661. (ndo_start_xmit). This means that the socket buffer is just dropped in
  662. the failure case.
  663. SCSI drivers must return SCSI_MLQUEUE_HOST_BUSY if the DMA mapping
  664. fails in the queuecommand hook. This means that the SCSI subsystem
  665. passes the command to the driver again later.
  666. Optimizing Unmap State Space Consumption
  667. ========================================
  668. On many platforms, dma_unmap_{single,page}() is simply a nop.
  669. Therefore, keeping track of the mapping address and length is a waste
  670. of space. Instead of filling your drivers up with ifdefs and the like
  671. to "work around" this (which would defeat the whole purpose of a
  672. portable API) the following facilities are provided.
  673. Actually, instead of describing the macros one by one, we'll
  674. transform some example code.
  675. 1) Use DEFINE_DMA_UNMAP_{ADDR,LEN} in state saving structures.
  676. Example, before::
  677. struct ring_state {
  678. struct sk_buff *skb;
  679. dma_addr_t mapping;
  680. __u32 len;
  681. };
  682. after::
  683. struct ring_state {
  684. struct sk_buff *skb;
  685. DEFINE_DMA_UNMAP_ADDR(mapping);
  686. DEFINE_DMA_UNMAP_LEN(len);
  687. };
  688. 2) Use dma_unmap_{addr,len}_set() to set these values.
  689. Example, before::
  690. ringp->mapping = FOO;
  691. ringp->len = BAR;
  692. after::
  693. dma_unmap_addr_set(ringp, mapping, FOO);
  694. dma_unmap_len_set(ringp, len, BAR);
  695. 3) Use dma_unmap_{addr,len}() to access these values.
  696. Example, before::
  697. dma_unmap_single(dev, ringp->mapping, ringp->len,
  698. DMA_FROM_DEVICE);
  699. after::
  700. dma_unmap_single(dev,
  701. dma_unmap_addr(ringp, mapping),
  702. dma_unmap_len(ringp, len),
  703. DMA_FROM_DEVICE);
  704. It really should be self-explanatory. We treat the ADDR and LEN
  705. separately, because it is possible for an implementation to only
  706. need the address in order to perform the unmap operation.
  707. Platform Issues
  708. ===============
  709. If you are just writing drivers for Linux and do not maintain
  710. an architecture port for the kernel, you can safely skip down
  711. to "Closing".
  712. 1) Struct scatterlist requirements.
  713. You need to enable CONFIG_NEED_SG_DMA_LENGTH if the architecture
  714. supports IOMMUs (including software IOMMU).
  715. 2) ARCH_DMA_MINALIGN
  716. Architectures must ensure that kmalloc'ed buffer is
  717. DMA-safe. Drivers and subsystems depend on it. If an architecture
  718. isn't fully DMA-coherent (i.e. hardware doesn't ensure that data in
  719. the CPU cache is identical to data in main memory),
  720. ARCH_DMA_MINALIGN must be set so that the memory allocator
  721. makes sure that kmalloc'ed buffer doesn't share a cache line with
  722. the others. See arch/arm/include/asm/cache.h as an example.
  723. Note that ARCH_DMA_MINALIGN is about DMA memory alignment
  724. constraints. You don't need to worry about the architecture data
  725. alignment constraints (e.g. the alignment constraints about 64-bit
  726. objects).
  727. Closing
  728. =======
  729. This document, and the API itself, would not be in its current
  730. form without the feedback and suggestions from numerous individuals.
  731. We would like to specifically mention, in no particular order, the
  732. following people::
  733. Russell King <rmk@arm.linux.org.uk>
  734. Leo Dagum <dagum@barrel.engr.sgi.com>
  735. Ralf Baechle <ralf@oss.sgi.com>
  736. Grant Grundler <grundler@cup.hp.com>
  737. Jay Estabrook <Jay.Estabrook@compaq.com>
  738. Thomas Sailer <sailer@ife.ee.ethz.ch>
  739. Andrea Arcangeli <andrea@suse.de>
  740. Jens Axboe <jens.axboe@oracle.com>
  741. David Mosberger-Tang <davidm@hpl.hp.com>