r8a7794-clock.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (C) 2014 Renesas Electronics Corporation
  3. * Copyright 2013 Ideas On Board SPRL
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
  11. #define __DT_BINDINGS_CLOCK_R8A7794_H__
  12. /* CPG */
  13. #define R8A7794_CLK_MAIN 0
  14. #define R8A7794_CLK_PLL0 1
  15. #define R8A7794_CLK_PLL1 2
  16. #define R8A7794_CLK_PLL3 3
  17. #define R8A7794_CLK_LB 4
  18. #define R8A7794_CLK_QSPI 5
  19. #define R8A7794_CLK_SDH 6
  20. #define R8A7794_CLK_SD0 7
  21. #define R8A7794_CLK_RCAN 8
  22. /* MSTP0 */
  23. #define R8A7794_CLK_MSIOF0 0
  24. /* MSTP1 */
  25. #define R8A7794_CLK_VCP0 1
  26. #define R8A7794_CLK_VPC0 3
  27. #define R8A7794_CLK_TMU1 11
  28. #define R8A7794_CLK_3DG 12
  29. #define R8A7794_CLK_2DDMAC 15
  30. #define R8A7794_CLK_FDP1_0 19
  31. #define R8A7794_CLK_TMU3 21
  32. #define R8A7794_CLK_TMU2 22
  33. #define R8A7794_CLK_CMT0 24
  34. #define R8A7794_CLK_TMU0 25
  35. #define R8A7794_CLK_VSP1_DU0 28
  36. #define R8A7794_CLK_VSP1_S 31
  37. /* MSTP2 */
  38. #define R8A7794_CLK_SCIFA2 2
  39. #define R8A7794_CLK_SCIFA1 3
  40. #define R8A7794_CLK_SCIFA0 4
  41. #define R8A7794_CLK_MSIOF2 5
  42. #define R8A7794_CLK_SCIFB0 6
  43. #define R8A7794_CLK_SCIFB1 7
  44. #define R8A7794_CLK_MSIOF1 8
  45. #define R8A7794_CLK_SCIFB2 16
  46. #define R8A7794_CLK_SYS_DMAC1 18
  47. #define R8A7794_CLK_SYS_DMAC0 19
  48. /* MSTP3 */
  49. #define R8A7794_CLK_SDHI2 11
  50. #define R8A7794_CLK_SDHI1 12
  51. #define R8A7794_CLK_SDHI0 14
  52. #define R8A7794_CLK_MMCIF0 15
  53. #define R8A7794_CLK_IIC0 18
  54. #define R8A7794_CLK_IIC1 23
  55. #define R8A7794_CLK_CMT1 29
  56. #define R8A7794_CLK_USBDMAC0 30
  57. #define R8A7794_CLK_USBDMAC1 31
  58. /* MSTP4 */
  59. #define R8A7794_CLK_IRQC 7
  60. /* MSTP5 */
  61. #define R8A7794_CLK_AUDIO_DMAC0 2
  62. #define R8A7794_CLK_PWM 23
  63. /* MSTP7 */
  64. #define R8A7794_CLK_EHCI 3
  65. #define R8A7794_CLK_HSUSB 4
  66. #define R8A7794_CLK_HSCIF2 13
  67. #define R8A7794_CLK_SCIF5 14
  68. #define R8A7794_CLK_SCIF4 15
  69. #define R8A7794_CLK_HSCIF1 16
  70. #define R8A7794_CLK_HSCIF0 17
  71. #define R8A7794_CLK_SCIF3 18
  72. #define R8A7794_CLK_SCIF2 19
  73. #define R8A7794_CLK_SCIF1 20
  74. #define R8A7794_CLK_SCIF0 21
  75. #define R8A7794_CLK_DU1 23
  76. #define R8A7794_CLK_DU0 24
  77. /* MSTP8 */
  78. #define R8A7794_CLK_VIN1 10
  79. #define R8A7794_CLK_VIN0 11
  80. #define R8A7794_CLK_ETHERAVB 12
  81. #define R8A7794_CLK_ETHER 13
  82. /* MSTP9 */
  83. #define R8A7794_CLK_GPIO6 5
  84. #define R8A7794_CLK_GPIO5 7
  85. #define R8A7794_CLK_GPIO4 8
  86. #define R8A7794_CLK_GPIO3 9
  87. #define R8A7794_CLK_GPIO2 10
  88. #define R8A7794_CLK_GPIO1 11
  89. #define R8A7794_CLK_GPIO0 12
  90. #define R8A7794_CLK_RCAN1 15
  91. #define R8A7794_CLK_RCAN0 16
  92. #define R8A7794_CLK_QSPI_MOD 17
  93. #define R8A7794_CLK_I2C5 25
  94. #define R8A7794_CLK_I2C4 27
  95. #define R8A7794_CLK_I2C3 28
  96. #define R8A7794_CLK_I2C2 29
  97. #define R8A7794_CLK_I2C1 30
  98. #define R8A7794_CLK_I2C0 31
  99. /* MSTP10 */
  100. #define R8A7794_CLK_SSI_ALL 5
  101. #define R8A7794_CLK_SSI9 6
  102. #define R8A7794_CLK_SSI8 7
  103. #define R8A7794_CLK_SSI7 8
  104. #define R8A7794_CLK_SSI6 9
  105. #define R8A7794_CLK_SSI5 10
  106. #define R8A7794_CLK_SSI4 11
  107. #define R8A7794_CLK_SSI3 12
  108. #define R8A7794_CLK_SSI2 13
  109. #define R8A7794_CLK_SSI1 14
  110. #define R8A7794_CLK_SSI0 15
  111. #define R8A7794_CLK_SCU_ALL 17
  112. #define R8A7794_CLK_SCU_DVC1 18
  113. #define R8A7794_CLK_SCU_DVC0 19
  114. #define R8A7794_CLK_SCU_CTU1_MIX1 20
  115. #define R8A7794_CLK_SCU_CTU0_MIX0 21
  116. #define R8A7794_CLK_SCU_SRC6 25
  117. #define R8A7794_CLK_SCU_SRC5 26
  118. #define R8A7794_CLK_SCU_SRC4 27
  119. #define R8A7794_CLK_SCU_SRC3 28
  120. #define R8A7794_CLK_SCU_SRC2 29
  121. #define R8A7794_CLK_SCU_SRC1 30
  122. /* MSTP11 */
  123. #define R8A7794_CLK_SCIFA3 6
  124. #define R8A7794_CLK_SCIFA4 7
  125. #define R8A7794_CLK_SCIFA5 8
  126. #endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */