r8a7792-clock.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright (C) 2016 Cogent Embedded, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __DT_BINDINGS_CLOCK_R8A7792_H__
  10. #define __DT_BINDINGS_CLOCK_R8A7792_H__
  11. /* CPG */
  12. #define R8A7792_CLK_MAIN 0
  13. #define R8A7792_CLK_PLL0 1
  14. #define R8A7792_CLK_PLL1 2
  15. #define R8A7792_CLK_PLL3 3
  16. #define R8A7792_CLK_LB 4
  17. #define R8A7792_CLK_QSPI 5
  18. #define R8A7792_CLK_Z 6
  19. /* MSTP0 */
  20. #define R8A7792_CLK_MSIOF0 0
  21. /* MSTP1 */
  22. #define R8A7792_CLK_JPU 6
  23. #define R8A7792_CLK_TMU1 11
  24. #define R8A7792_CLK_TMU3 21
  25. #define R8A7792_CLK_TMU2 22
  26. #define R8A7792_CLK_CMT0 24
  27. #define R8A7792_CLK_TMU0 25
  28. #define R8A7792_CLK_VSP1DU1 27
  29. #define R8A7792_CLK_VSP1DU0 28
  30. #define R8A7792_CLK_VSP1_SY 31
  31. /* MSTP2 */
  32. #define R8A7792_CLK_MSIOF1 8
  33. #define R8A7792_CLK_SYS_DMAC1 18
  34. #define R8A7792_CLK_SYS_DMAC0 19
  35. /* MSTP3 */
  36. #define R8A7792_CLK_TPU0 4
  37. #define R8A7792_CLK_SDHI0 14
  38. #define R8A7792_CLK_CMT1 29
  39. /* MSTP4 */
  40. #define R8A7792_CLK_IRQC 7
  41. /* MSTP5 */
  42. #define R8A7792_CLK_AUDIO_DMAC0 2
  43. #define R8A7792_CLK_THERMAL 22
  44. #define R8A7792_CLK_PWM 23
  45. /* MSTP7 */
  46. #define R8A7792_CLK_HSCIF1 16
  47. #define R8A7792_CLK_HSCIF0 17
  48. #define R8A7792_CLK_SCIF3 18
  49. #define R8A7792_CLK_SCIF2 19
  50. #define R8A7792_CLK_SCIF1 20
  51. #define R8A7792_CLK_SCIF0 21
  52. #define R8A7792_CLK_DU1 23
  53. #define R8A7792_CLK_DU0 24
  54. /* MSTP8 */
  55. #define R8A7792_CLK_VIN5 4
  56. #define R8A7792_CLK_VIN4 5
  57. #define R8A7792_CLK_VIN3 8
  58. #define R8A7792_CLK_VIN2 9
  59. #define R8A7792_CLK_VIN1 10
  60. #define R8A7792_CLK_VIN0 11
  61. #define R8A7792_CLK_ETHERAVB 12
  62. /* MSTP9 */
  63. #define R8A7792_CLK_GPIO7 4
  64. #define R8A7792_CLK_GPIO6 5
  65. #define R8A7792_CLK_GPIO5 7
  66. #define R8A7792_CLK_GPIO4 8
  67. #define R8A7792_CLK_GPIO3 9
  68. #define R8A7792_CLK_GPIO2 10
  69. #define R8A7792_CLK_GPIO1 11
  70. #define R8A7792_CLK_GPIO0 12
  71. #define R8A7792_CLK_GPIO11 13
  72. #define R8A7792_CLK_GPIO10 14
  73. #define R8A7792_CLK_CAN1 15
  74. #define R8A7792_CLK_CAN0 16
  75. #define R8A7792_CLK_QSPI_MOD 17
  76. #define R8A7792_CLK_GPIO9 19
  77. #define R8A7792_CLK_GPIO8 21
  78. #define R8A7792_CLK_I2C5 25
  79. #define R8A7792_CLK_IICDVFS 26
  80. #define R8A7792_CLK_I2C4 27
  81. #define R8A7792_CLK_I2C3 28
  82. #define R8A7792_CLK_I2C2 29
  83. #define R8A7792_CLK_I2C1 30
  84. #define R8A7792_CLK_I2C0 31
  85. /* MSTP10 */
  86. #define R8A7792_CLK_SSI_ALL 5
  87. #define R8A7792_CLK_SSI4 11
  88. #define R8A7792_CLK_SSI3 12
  89. #endif /* __DT_BINDINGS_CLOCK_R8A7792_H__ */