qcom,mmcc-apq8084.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef _DT_BINDINGS_CLK_APQ_MMCC_8084_H
  14. #define _DT_BINDINGS_CLK_APQ_MMCC_8084_H
  15. #define MMSS_AHB_CLK_SRC 0
  16. #define MMSS_AXI_CLK_SRC 1
  17. #define MMPLL0 2
  18. #define MMPLL0_VOTE 3
  19. #define MMPLL1 4
  20. #define MMPLL1_VOTE 5
  21. #define MMPLL2 6
  22. #define MMPLL3 7
  23. #define MMPLL4 8
  24. #define CSI0_CLK_SRC 9
  25. #define CSI1_CLK_SRC 10
  26. #define CSI2_CLK_SRC 11
  27. #define CSI3_CLK_SRC 12
  28. #define VCODEC0_CLK_SRC 13
  29. #define VFE0_CLK_SRC 14
  30. #define VFE1_CLK_SRC 15
  31. #define MDP_CLK_SRC 16
  32. #define PCLK0_CLK_SRC 17
  33. #define PCLK1_CLK_SRC 18
  34. #define OCMEMNOC_CLK_SRC 19
  35. #define GFX3D_CLK_SRC 20
  36. #define JPEG0_CLK_SRC 21
  37. #define JPEG1_CLK_SRC 22
  38. #define JPEG2_CLK_SRC 23
  39. #define EDPPIXEL_CLK_SRC 24
  40. #define EXTPCLK_CLK_SRC 25
  41. #define VP_CLK_SRC 26
  42. #define CCI_CLK_SRC 27
  43. #define CAMSS_GP0_CLK_SRC 28
  44. #define CAMSS_GP1_CLK_SRC 29
  45. #define MCLK0_CLK_SRC 30
  46. #define MCLK1_CLK_SRC 31
  47. #define MCLK2_CLK_SRC 32
  48. #define MCLK3_CLK_SRC 33
  49. #define CSI0PHYTIMER_CLK_SRC 34
  50. #define CSI1PHYTIMER_CLK_SRC 35
  51. #define CSI2PHYTIMER_CLK_SRC 36
  52. #define CPP_CLK_SRC 37
  53. #define BYTE0_CLK_SRC 38
  54. #define BYTE1_CLK_SRC 39
  55. #define EDPAUX_CLK_SRC 40
  56. #define EDPLINK_CLK_SRC 41
  57. #define ESC0_CLK_SRC 42
  58. #define ESC1_CLK_SRC 43
  59. #define HDMI_CLK_SRC 44
  60. #define VSYNC_CLK_SRC 45
  61. #define MMSS_RBCPR_CLK_SRC 46
  62. #define RBBMTIMER_CLK_SRC 47
  63. #define MAPLE_CLK_SRC 48
  64. #define VDP_CLK_SRC 49
  65. #define VPU_BUS_CLK_SRC 50
  66. #define MMSS_CXO_CLK 51
  67. #define MMSS_SLEEPCLK_CLK 52
  68. #define AVSYNC_AHB_CLK 53
  69. #define AVSYNC_EDPPIXEL_CLK 54
  70. #define AVSYNC_EXTPCLK_CLK 55
  71. #define AVSYNC_PCLK0_CLK 56
  72. #define AVSYNC_PCLK1_CLK 57
  73. #define AVSYNC_VP_CLK 58
  74. #define CAMSS_AHB_CLK 59
  75. #define CAMSS_CCI_CCI_AHB_CLK 60
  76. #define CAMSS_CCI_CCI_CLK 61
  77. #define CAMSS_CSI0_AHB_CLK 62
  78. #define CAMSS_CSI0_CLK 63
  79. #define CAMSS_CSI0PHY_CLK 64
  80. #define CAMSS_CSI0PIX_CLK 65
  81. #define CAMSS_CSI0RDI_CLK 66
  82. #define CAMSS_CSI1_AHB_CLK 67
  83. #define CAMSS_CSI1_CLK 68
  84. #define CAMSS_CSI1PHY_CLK 69
  85. #define CAMSS_CSI1PIX_CLK 70
  86. #define CAMSS_CSI1RDI_CLK 71
  87. #define CAMSS_CSI2_AHB_CLK 72
  88. #define CAMSS_CSI2_CLK 73
  89. #define CAMSS_CSI2PHY_CLK 74
  90. #define CAMSS_CSI2PIX_CLK 75
  91. #define CAMSS_CSI2RDI_CLK 76
  92. #define CAMSS_CSI3_AHB_CLK 77
  93. #define CAMSS_CSI3_CLK 78
  94. #define CAMSS_CSI3PHY_CLK 79
  95. #define CAMSS_CSI3PIX_CLK 80
  96. #define CAMSS_CSI3RDI_CLK 81
  97. #define CAMSS_CSI_VFE0_CLK 82
  98. #define CAMSS_CSI_VFE1_CLK 83
  99. #define CAMSS_GP0_CLK 84
  100. #define CAMSS_GP1_CLK 85
  101. #define CAMSS_ISPIF_AHB_CLK 86
  102. #define CAMSS_JPEG_JPEG0_CLK 87
  103. #define CAMSS_JPEG_JPEG1_CLK 88
  104. #define CAMSS_JPEG_JPEG2_CLK 89
  105. #define CAMSS_JPEG_JPEG_AHB_CLK 90
  106. #define CAMSS_JPEG_JPEG_AXI_CLK 91
  107. #define CAMSS_MCLK0_CLK 92
  108. #define CAMSS_MCLK1_CLK 93
  109. #define CAMSS_MCLK2_CLK 94
  110. #define CAMSS_MCLK3_CLK 95
  111. #define CAMSS_MICRO_AHB_CLK 96
  112. #define CAMSS_PHY0_CSI0PHYTIMER_CLK 97
  113. #define CAMSS_PHY1_CSI1PHYTIMER_CLK 98
  114. #define CAMSS_PHY2_CSI2PHYTIMER_CLK 99
  115. #define CAMSS_TOP_AHB_CLK 100
  116. #define CAMSS_VFE_CPP_AHB_CLK 101
  117. #define CAMSS_VFE_CPP_CLK 102
  118. #define CAMSS_VFE_VFE0_CLK 103
  119. #define CAMSS_VFE_VFE1_CLK 104
  120. #define CAMSS_VFE_VFE_AHB_CLK 105
  121. #define CAMSS_VFE_VFE_AXI_CLK 106
  122. #define MDSS_AHB_CLK 107
  123. #define MDSS_AXI_CLK 108
  124. #define MDSS_BYTE0_CLK 109
  125. #define MDSS_BYTE1_CLK 110
  126. #define MDSS_EDPAUX_CLK 111
  127. #define MDSS_EDPLINK_CLK 112
  128. #define MDSS_EDPPIXEL_CLK 113
  129. #define MDSS_ESC0_CLK 114
  130. #define MDSS_ESC1_CLK 115
  131. #define MDSS_EXTPCLK_CLK 116
  132. #define MDSS_HDMI_AHB_CLK 117
  133. #define MDSS_HDMI_CLK 118
  134. #define MDSS_MDP_CLK 119
  135. #define MDSS_MDP_LUT_CLK 120
  136. #define MDSS_PCLK0_CLK 121
  137. #define MDSS_PCLK1_CLK 122
  138. #define MDSS_VSYNC_CLK 123
  139. #define MMSS_RBCPR_AHB_CLK 124
  140. #define MMSS_RBCPR_CLK 125
  141. #define MMSS_SPDM_AHB_CLK 126
  142. #define MMSS_SPDM_AXI_CLK 127
  143. #define MMSS_SPDM_CSI0_CLK 128
  144. #define MMSS_SPDM_GFX3D_CLK 129
  145. #define MMSS_SPDM_JPEG0_CLK 130
  146. #define MMSS_SPDM_JPEG1_CLK 131
  147. #define MMSS_SPDM_JPEG2_CLK 132
  148. #define MMSS_SPDM_MDP_CLK 133
  149. #define MMSS_SPDM_PCLK0_CLK 134
  150. #define MMSS_SPDM_PCLK1_CLK 135
  151. #define MMSS_SPDM_VCODEC0_CLK 136
  152. #define MMSS_SPDM_VFE0_CLK 137
  153. #define MMSS_SPDM_VFE1_CLK 138
  154. #define MMSS_SPDM_RM_AXI_CLK 139
  155. #define MMSS_SPDM_RM_OCMEMNOC_CLK 140
  156. #define MMSS_MISC_AHB_CLK 141
  157. #define MMSS_MMSSNOC_AHB_CLK 142
  158. #define MMSS_MMSSNOC_BTO_AHB_CLK 143
  159. #define MMSS_MMSSNOC_AXI_CLK 144
  160. #define MMSS_S0_AXI_CLK 145
  161. #define OCMEMCX_AHB_CLK 146
  162. #define OCMEMCX_OCMEMNOC_CLK 147
  163. #define OXILI_OCMEMGX_CLK 148
  164. #define OXILI_GFX3D_CLK 149
  165. #define OXILI_RBBMTIMER_CLK 150
  166. #define OXILICX_AHB_CLK 151
  167. #define VENUS0_AHB_CLK 152
  168. #define VENUS0_AXI_CLK 153
  169. #define VENUS0_CORE0_VCODEC_CLK 154
  170. #define VENUS0_CORE1_VCODEC_CLK 155
  171. #define VENUS0_OCMEMNOC_CLK 156
  172. #define VENUS0_VCODEC0_CLK 157
  173. #define VPU_AHB_CLK 158
  174. #define VPU_AXI_CLK 159
  175. #define VPU_BUS_CLK 160
  176. #define VPU_CXO_CLK 161
  177. #define VPU_MAPLE_CLK 162
  178. #define VPU_SLEEP_CLK 163
  179. #define VPU_VDP_CLK 164
  180. /* GDSCs */
  181. #define VENUS0_GDSC 0
  182. #define VENUS0_CORE0_GDSC 1
  183. #define VENUS0_CORE1_GDSC 2
  184. #define MDSS_GDSC 3
  185. #define CAMSS_JPEG_GDSC 4
  186. #define CAMSS_VFE_GDSC 5
  187. #define OXILI_GDSC 6
  188. #define OXILICX_GDSC 7
  189. #endif