mt8135-clk.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: James Liao <jamesjj.liao@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _DT_BINDINGS_CLK_MT8135_H
  15. #define _DT_BINDINGS_CLK_MT8135_H
  16. /* TOPCKGEN */
  17. #define CLK_TOP_DSI0_LNTC_DSICLK 1
  18. #define CLK_TOP_HDMITX_CLKDIG_CTS 2
  19. #define CLK_TOP_CLKPH_MCK 3
  20. #define CLK_TOP_CPUM_TCK_IN 4
  21. #define CLK_TOP_MAINPLL_806M 5
  22. #define CLK_TOP_MAINPLL_537P3M 6
  23. #define CLK_TOP_MAINPLL_322P4M 7
  24. #define CLK_TOP_MAINPLL_230P3M 8
  25. #define CLK_TOP_UNIVPLL_624M 9
  26. #define CLK_TOP_UNIVPLL_416M 10
  27. #define CLK_TOP_UNIVPLL_249P6M 11
  28. #define CLK_TOP_UNIVPLL_178P3M 12
  29. #define CLK_TOP_UNIVPLL_48M 13
  30. #define CLK_TOP_MMPLL_D2 14
  31. #define CLK_TOP_MMPLL_D3 15
  32. #define CLK_TOP_MMPLL_D5 16
  33. #define CLK_TOP_MMPLL_D7 17
  34. #define CLK_TOP_MMPLL_D4 18
  35. #define CLK_TOP_MMPLL_D6 19
  36. #define CLK_TOP_SYSPLL_D2 20
  37. #define CLK_TOP_SYSPLL_D4 21
  38. #define CLK_TOP_SYSPLL_D6 22
  39. #define CLK_TOP_SYSPLL_D8 23
  40. #define CLK_TOP_SYSPLL_D10 24
  41. #define CLK_TOP_SYSPLL_D12 25
  42. #define CLK_TOP_SYSPLL_D16 26
  43. #define CLK_TOP_SYSPLL_D24 27
  44. #define CLK_TOP_SYSPLL_D3 28
  45. #define CLK_TOP_SYSPLL_D2P5 29
  46. #define CLK_TOP_SYSPLL_D5 30
  47. #define CLK_TOP_SYSPLL_D3P5 31
  48. #define CLK_TOP_UNIVPLL1_D2 32
  49. #define CLK_TOP_UNIVPLL1_D4 33
  50. #define CLK_TOP_UNIVPLL1_D6 34
  51. #define CLK_TOP_UNIVPLL1_D8 35
  52. #define CLK_TOP_UNIVPLL1_D10 36
  53. #define CLK_TOP_UNIVPLL2_D2 37
  54. #define CLK_TOP_UNIVPLL2_D4 38
  55. #define CLK_TOP_UNIVPLL2_D6 39
  56. #define CLK_TOP_UNIVPLL2_D8 40
  57. #define CLK_TOP_UNIVPLL_D3 41
  58. #define CLK_TOP_UNIVPLL_D5 42
  59. #define CLK_TOP_UNIVPLL_D7 43
  60. #define CLK_TOP_UNIVPLL_D10 44
  61. #define CLK_TOP_UNIVPLL_D26 45
  62. #define CLK_TOP_APLL 46
  63. #define CLK_TOP_APLL_D4 47
  64. #define CLK_TOP_APLL_D8 48
  65. #define CLK_TOP_APLL_D16 49
  66. #define CLK_TOP_APLL_D24 50
  67. #define CLK_TOP_LVDSPLL_D2 51
  68. #define CLK_TOP_LVDSPLL_D4 52
  69. #define CLK_TOP_LVDSPLL_D8 53
  70. #define CLK_TOP_LVDSTX_CLKDIG_CT 54
  71. #define CLK_TOP_VPLL_DPIX 55
  72. #define CLK_TOP_TVHDMI_H 56
  73. #define CLK_TOP_HDMITX_CLKDIG_D2 57
  74. #define CLK_TOP_HDMITX_CLKDIG_D3 58
  75. #define CLK_TOP_TVHDMI_D2 59
  76. #define CLK_TOP_TVHDMI_D4 60
  77. #define CLK_TOP_MEMPLL_MCK_D4 61
  78. #define CLK_TOP_AXI_SEL 62
  79. #define CLK_TOP_SMI_SEL 63
  80. #define CLK_TOP_MFG_SEL 64
  81. #define CLK_TOP_IRDA_SEL 65
  82. #define CLK_TOP_CAM_SEL 66
  83. #define CLK_TOP_AUD_INTBUS_SEL 67
  84. #define CLK_TOP_JPG_SEL 68
  85. #define CLK_TOP_DISP_SEL 69
  86. #define CLK_TOP_MSDC30_1_SEL 70
  87. #define CLK_TOP_MSDC30_2_SEL 71
  88. #define CLK_TOP_MSDC30_3_SEL 72
  89. #define CLK_TOP_MSDC30_4_SEL 73
  90. #define CLK_TOP_USB20_SEL 74
  91. #define CLK_TOP_VENC_SEL 75
  92. #define CLK_TOP_SPI_SEL 76
  93. #define CLK_TOP_UART_SEL 77
  94. #define CLK_TOP_MEM_SEL 78
  95. #define CLK_TOP_CAMTG_SEL 79
  96. #define CLK_TOP_AUDIO_SEL 80
  97. #define CLK_TOP_FIX_SEL 81
  98. #define CLK_TOP_VDEC_SEL 82
  99. #define CLK_TOP_DDRPHYCFG_SEL 83
  100. #define CLK_TOP_DPILVDS_SEL 84
  101. #define CLK_TOP_PMICSPI_SEL 85
  102. #define CLK_TOP_MSDC30_0_SEL 86
  103. #define CLK_TOP_SMI_MFG_AS_SEL 87
  104. #define CLK_TOP_GCPU_SEL 88
  105. #define CLK_TOP_DPI1_SEL 89
  106. #define CLK_TOP_CCI_SEL 90
  107. #define CLK_TOP_APLL_SEL 91
  108. #define CLK_TOP_HDMIPLL_SEL 92
  109. #define CLK_TOP_NR_CLK 93
  110. /* APMIXED_SYS */
  111. #define CLK_APMIXED_ARMPLL1 1
  112. #define CLK_APMIXED_ARMPLL2 2
  113. #define CLK_APMIXED_MAINPLL 3
  114. #define CLK_APMIXED_UNIVPLL 4
  115. #define CLK_APMIXED_MMPLL 5
  116. #define CLK_APMIXED_MSDCPLL 6
  117. #define CLK_APMIXED_TVDPLL 7
  118. #define CLK_APMIXED_LVDSPLL 8
  119. #define CLK_APMIXED_AUDPLL 9
  120. #define CLK_APMIXED_VDECPLL 10
  121. #define CLK_APMIXED_NR_CLK 11
  122. /* INFRA_SYS */
  123. #define CLK_INFRA_PMIC_WRAP 1
  124. #define CLK_INFRA_PMICSPI 2
  125. #define CLK_INFRA_CCIF1_AP_CTRL 3
  126. #define CLK_INFRA_CCIF0_AP_CTRL 4
  127. #define CLK_INFRA_KP 5
  128. #define CLK_INFRA_CPUM 6
  129. #define CLK_INFRA_M4U 7
  130. #define CLK_INFRA_MFGAXI 8
  131. #define CLK_INFRA_DEVAPC 9
  132. #define CLK_INFRA_AUDIO 10
  133. #define CLK_INFRA_MFG_BUS 11
  134. #define CLK_INFRA_SMI 12
  135. #define CLK_INFRA_DBGCLK 13
  136. #define CLK_INFRA_NR_CLK 14
  137. /* PERI_SYS */
  138. #define CLK_PERI_I2C5 1
  139. #define CLK_PERI_I2C4 2
  140. #define CLK_PERI_I2C3 3
  141. #define CLK_PERI_I2C2 4
  142. #define CLK_PERI_I2C1 5
  143. #define CLK_PERI_I2C0 6
  144. #define CLK_PERI_UART3 7
  145. #define CLK_PERI_UART2 8
  146. #define CLK_PERI_UART1 9
  147. #define CLK_PERI_UART0 10
  148. #define CLK_PERI_IRDA 11
  149. #define CLK_PERI_NLI 12
  150. #define CLK_PERI_MD_HIF 13
  151. #define CLK_PERI_AP_HIF 14
  152. #define CLK_PERI_MSDC30_3 15
  153. #define CLK_PERI_MSDC30_2 16
  154. #define CLK_PERI_MSDC30_1 17
  155. #define CLK_PERI_MSDC20_2 18
  156. #define CLK_PERI_MSDC20_1 19
  157. #define CLK_PERI_AP_DMA 20
  158. #define CLK_PERI_USB1 21
  159. #define CLK_PERI_USB0 22
  160. #define CLK_PERI_PWM 23
  161. #define CLK_PERI_PWM7 24
  162. #define CLK_PERI_PWM6 25
  163. #define CLK_PERI_PWM5 26
  164. #define CLK_PERI_PWM4 27
  165. #define CLK_PERI_PWM3 28
  166. #define CLK_PERI_PWM2 29
  167. #define CLK_PERI_PWM1 30
  168. #define CLK_PERI_THERM 31
  169. #define CLK_PERI_NFI 32
  170. #define CLK_PERI_USBSLV 33
  171. #define CLK_PERI_USB1_MCU 34
  172. #define CLK_PERI_USB0_MCU 35
  173. #define CLK_PERI_GCPU 36
  174. #define CLK_PERI_FHCTL 37
  175. #define CLK_PERI_SPI1 38
  176. #define CLK_PERI_AUXADC 39
  177. #define CLK_PERI_PERI_PWRAP 40
  178. #define CLK_PERI_I2C6 41
  179. #define CLK_PERI_UART0_SEL 42
  180. #define CLK_PERI_UART1_SEL 43
  181. #define CLK_PERI_UART2_SEL 44
  182. #define CLK_PERI_UART3_SEL 45
  183. #define CLK_PERI_NR_CLK 46
  184. #endif /* _DT_BINDINGS_CLK_MT8135_H */