pfc-r8a7779.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907
  1. /*
  2. * r8a7779 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2011, 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include "sh_pfc.h"
  23. #define CPU_ALL_PORT(fn, sfx) \
  24. PORT_GP_32(0, fn, sfx), \
  25. PORT_GP_32(1, fn, sfx), \
  26. PORT_GP_32(2, fn, sfx), \
  27. PORT_GP_32(3, fn, sfx), \
  28. PORT_GP_32(4, fn, sfx), \
  29. PORT_GP_32(5, fn, sfx), \
  30. PORT_GP_9(6, fn, sfx)
  31. enum {
  32. PINMUX_RESERVED = 0,
  33. PINMUX_DATA_BEGIN,
  34. GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
  35. PINMUX_DATA_END,
  36. PINMUX_FUNCTION_BEGIN,
  37. GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
  38. /* GPSR0 */
  39. FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
  40. FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
  41. FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
  42. FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
  43. FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
  44. FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
  45. FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
  46. FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
  47. /* GPSR1 */
  48. FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
  49. FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
  50. FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
  51. FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
  52. FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
  53. FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
  54. FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
  55. FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
  56. /* GPSR2 */
  57. FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
  58. FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
  59. FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
  60. FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
  61. FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
  62. FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
  63. FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  64. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
  65. /* GPSR3 */
  66. FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  67. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
  68. FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  69. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
  70. FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
  71. FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
  72. FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
  73. FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
  74. /* GPSR4 */
  75. FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
  76. FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
  77. FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
  78. FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
  79. FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  80. FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
  81. FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
  82. FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
  83. /* GPSR5 */
  84. FN_A1, FN_A2, FN_A3, FN_A4,
  85. FN_A5, FN_A6, FN_A7, FN_A8,
  86. FN_A9, FN_A10, FN_A11, FN_A12,
  87. FN_A13, FN_A14, FN_A15, FN_A16,
  88. FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
  89. FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
  90. FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
  91. FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
  92. /* GPSR6 */
  93. FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
  94. FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
  95. FN_IP3_20,
  96. /* IPSR0 */
  97. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  98. FN_HRTS1, FN_RX4_C,
  99. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
  100. FN_CS0, FN_HSPI_CS2_B,
  101. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
  102. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  103. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  104. FN_CTS0_B,
  105. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  106. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
  107. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  108. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  109. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
  110. FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
  111. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  112. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  113. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  114. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  115. FN_SCIF_CLK, FN_TCLK0_C,
  116. /* IPSR1 */
  117. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
  118. FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
  119. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  120. FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
  121. FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
  122. FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
  123. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  124. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  125. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
  126. FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
  127. FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
  128. FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
  129. FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
  130. FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
  131. FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
  132. FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
  133. /* IPSR2 */
  134. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  135. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  136. FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
  137. FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
  138. FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
  139. FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
  140. FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
  141. FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
  142. FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
  143. FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
  144. FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
  145. FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
  146. FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
  147. FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
  148. FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
  149. FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
  150. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  151. FN_DREQ1, FN_SCL2, FN_AUDATA2,
  152. /* IPSR3 */
  153. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  154. FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
  155. FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
  156. FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
  157. FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
  158. FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
  159. FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
  160. FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
  161. FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
  162. FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
  163. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  164. FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
  165. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  166. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  167. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  168. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
  169. FN_TX2_C, FN_SCL2_C, FN_REMOCON,
  170. /* IPSR4 */
  171. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
  172. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  173. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
  174. FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
  175. FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
  176. FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
  177. FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
  178. FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
  179. FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
  180. FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
  181. FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
  182. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  183. FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
  184. FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
  185. FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
  186. FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
  187. FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
  188. FN_SCK0_D,
  189. /* IPSR5 */
  190. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  191. FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
  192. FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
  193. FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
  194. FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
  195. FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
  196. FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
  197. FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
  198. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  199. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  200. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
  201. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  202. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  203. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
  204. FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
  205. FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
  206. FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
  207. FN_CAN_DEBUGOUT0, FN_MOUT0,
  208. /* IPSR6 */
  209. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
  210. FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
  211. FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
  212. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
  213. FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
  214. FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
  215. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  216. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
  217. FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
  218. FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
  219. FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
  220. FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
  221. FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  222. /* IPSR7 */
  223. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
  224. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  225. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  226. FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
  227. FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
  228. FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
  229. FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
  230. FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
  231. FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
  232. FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
  233. FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
  234. FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
  235. FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
  236. FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
  237. /* IPSR8 */
  238. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  239. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  240. FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
  241. FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
  242. FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
  243. FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
  244. FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
  245. FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
  246. FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
  247. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
  248. FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
  249. FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
  250. FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
  251. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  252. FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
  253. FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
  254. /* IPSR9 */
  255. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
  256. FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  257. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  258. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
  259. FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
  260. FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
  261. FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
  262. FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
  263. FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
  264. FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
  265. FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
  266. FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
  267. FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
  268. FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  269. /* IPSR10 */
  270. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  271. FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
  272. FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
  273. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  274. FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
  275. FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
  276. FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
  277. FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  278. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
  279. FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
  280. FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
  281. FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
  282. FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
  283. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  284. FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
  285. FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
  286. /* IPSR11 */
  287. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  288. FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
  289. FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
  290. FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
  291. FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
  292. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  293. FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
  294. FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
  295. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  296. FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
  297. FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
  298. FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
  299. FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
  300. FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
  301. /* IPSR12 */
  302. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  303. FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
  304. FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
  305. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  306. FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
  307. FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
  308. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  309. FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
  310. FN_GPS_MAG, FN_FCE, FN_SCK4_B,
  311. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  312. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  313. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  314. FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
  315. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  316. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  317. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
  318. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  319. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
  320. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  321. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  322. FN_SEL_VI0_0, FN_SEL_VI0_1,
  323. FN_SEL_SD2_0, FN_SEL_SD2_1,
  324. FN_SEL_INT3_0, FN_SEL_INT3_1,
  325. FN_SEL_INT2_0, FN_SEL_INT2_1,
  326. FN_SEL_INT1_0, FN_SEL_INT1_1,
  327. FN_SEL_INT0_0, FN_SEL_INT0_1,
  328. FN_SEL_IE_0, FN_SEL_IE_1,
  329. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
  330. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  331. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
  332. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
  333. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  334. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  335. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  336. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  337. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  338. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  339. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  340. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
  341. FN_SEL_ADI_0, FN_SEL_ADI_1,
  342. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  343. FN_SEL_SIM_0, FN_SEL_SIM_1,
  344. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  345. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  346. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  347. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  348. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  349. PINMUX_FUNCTION_END,
  350. PINMUX_MARK_BEGIN,
  351. AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
  352. A19_MARK,
  353. RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
  354. HRTS1_MARK, RX4_C_MARK,
  355. CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
  356. CS0_MARK, HSPI_CS2_B_MARK,
  357. CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
  358. A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
  359. HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
  360. A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
  361. HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
  362. A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
  363. A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
  364. A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
  365. A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
  366. A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
  367. BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
  368. ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
  369. USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
  370. SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
  371. SCIF_CLK_MARK, TCLK0_C_MARK,
  372. EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
  373. FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
  374. EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
  375. ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
  376. FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
  377. HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
  378. EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
  379. ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
  380. TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
  381. SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
  382. VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
  383. SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
  384. MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
  385. PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
  386. SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
  387. CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
  388. HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
  389. SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
  390. CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
  391. MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
  392. SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
  393. CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
  394. STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
  395. SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
  396. RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
  397. CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
  398. CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
  399. GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
  400. LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
  401. AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  402. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  403. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  404. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  405. DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
  406. DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
  407. AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
  408. LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
  409. LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
  410. LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
  411. SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
  412. LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
  413. AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  414. DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
  415. DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
  416. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  417. TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
  418. DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
  419. SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  420. QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  421. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
  422. TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
  423. DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
  424. DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
  425. DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
  426. VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
  427. AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
  428. PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
  429. CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
  430. VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
  431. VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
  432. VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
  433. SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
  434. DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
  435. SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
  436. VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
  437. VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
  438. VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
  439. VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
  440. SCK0_D_MARK,
  441. DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
  442. RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
  443. DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
  444. DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
  445. DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
  446. HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
  447. SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
  448. VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
  449. VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
  450. TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
  451. VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
  452. GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
  453. QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
  454. GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
  455. RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
  456. VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
  457. GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
  458. USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
  459. SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
  460. CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
  461. MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
  462. SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
  463. CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
  464. SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
  465. SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
  466. CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
  467. SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
  468. ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
  469. SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
  470. SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
  471. SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
  472. SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
  473. SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
  474. SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
  475. HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
  476. SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
  477. IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
  478. VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
  479. ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
  480. TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
  481. RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
  482. SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
  483. TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
  484. RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
  485. RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
  486. HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
  487. CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
  488. CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
  489. AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
  490. CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
  491. CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
  492. CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
  493. CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
  494. AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
  495. CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
  496. PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
  497. VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
  498. MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
  499. VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
  500. MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
  501. RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
  502. VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
  503. VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
  504. VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
  505. MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
  506. VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
  507. MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
  508. MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
  509. IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
  510. IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
  511. MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
  512. ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
  513. VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
  514. VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
  515. VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
  516. VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
  517. VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
  518. ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
  519. DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
  520. VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
  521. ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
  522. IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
  523. SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
  524. TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
  525. HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
  526. VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
  527. TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
  528. ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
  529. TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
  530. VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
  531. PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
  532. SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
  533. VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
  534. ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
  535. SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
  536. SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
  537. VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
  538. ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
  539. SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
  540. VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
  541. HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
  542. MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
  543. SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
  544. VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
  545. DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
  546. VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
  547. DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
  548. VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
  549. SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
  550. SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
  551. VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
  552. SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
  553. GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
  554. VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
  555. RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
  556. GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
  557. PINMUX_MARK_END,
  558. };
  559. static const u16 pinmux_data[] = {
  560. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  561. PINMUX_SINGLE(AVS1),
  562. PINMUX_SINGLE(AVS1),
  563. PINMUX_SINGLE(A17),
  564. PINMUX_SINGLE(A18),
  565. PINMUX_SINGLE(A19),
  566. PINMUX_SINGLE(USB_PENC0),
  567. PINMUX_SINGLE(USB_PENC1),
  568. PINMUX_IPSR_GPSR(IP0_2_0, USB_PENC2),
  569. PINMUX_IPSR_MSEL(IP0_2_0, SCK0, SEL_SCIF0_0),
  570. PINMUX_IPSR_GPSR(IP0_2_0, PWM1),
  571. PINMUX_IPSR_MSEL(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
  572. PINMUX_IPSR_MSEL(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
  573. PINMUX_IPSR_MSEL(IP0_2_0, TCLK0_C, SEL_TMU0_2),
  574. PINMUX_IPSR_GPSR(IP0_5_3, BS),
  575. PINMUX_IPSR_GPSR(IP0_5_3, SD1_DAT2),
  576. PINMUX_IPSR_GPSR(IP0_5_3, MMC0_D2),
  577. PINMUX_IPSR_GPSR(IP0_5_3, FD2),
  578. PINMUX_IPSR_GPSR(IP0_5_3, ATADIR0),
  579. PINMUX_IPSR_GPSR(IP0_5_3, SDSELF),
  580. PINMUX_IPSR_MSEL(IP0_5_3, HCTS1, SEL_HSCIF1_0),
  581. PINMUX_IPSR_GPSR(IP0_5_3, TX4_C),
  582. PINMUX_IPSR_GPSR(IP0_7_6, A0),
  583. PINMUX_IPSR_GPSR(IP0_7_6, SD1_DAT3),
  584. PINMUX_IPSR_GPSR(IP0_7_6, MMC0_D3),
  585. PINMUX_IPSR_GPSR(IP0_7_6, FD3),
  586. PINMUX_IPSR_GPSR(IP0_9_8, A20),
  587. PINMUX_IPSR_GPSR(IP0_9_8, TX5_D),
  588. PINMUX_IPSR_GPSR(IP0_9_8, HSPI_TX2_B),
  589. PINMUX_IPSR_GPSR(IP0_11_10, A21),
  590. PINMUX_IPSR_MSEL(IP0_11_10, SCK5_D, SEL_SCIF5_3),
  591. PINMUX_IPSR_MSEL(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
  592. PINMUX_IPSR_GPSR(IP0_13_12, A22),
  593. PINMUX_IPSR_MSEL(IP0_13_12, RX5_D, SEL_SCIF5_3),
  594. PINMUX_IPSR_MSEL(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
  595. PINMUX_IPSR_GPSR(IP0_13_12, VI1_R0),
  596. PINMUX_IPSR_GPSR(IP0_15_14, A23),
  597. PINMUX_IPSR_GPSR(IP0_15_14, FCLE),
  598. PINMUX_IPSR_MSEL(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
  599. PINMUX_IPSR_GPSR(IP0_15_14, VI1_R1),
  600. PINMUX_IPSR_GPSR(IP0_18_16, A24),
  601. PINMUX_IPSR_GPSR(IP0_18_16, SD1_CD),
  602. PINMUX_IPSR_GPSR(IP0_18_16, MMC0_D4),
  603. PINMUX_IPSR_GPSR(IP0_18_16, FD4),
  604. PINMUX_IPSR_MSEL(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
  605. PINMUX_IPSR_GPSR(IP0_18_16, VI1_R2),
  606. PINMUX_IPSR_MSEL(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
  607. PINMUX_IPSR_GPSR(IP0_22_19, A25),
  608. PINMUX_IPSR_GPSR(IP0_22_19, SD1_WP),
  609. PINMUX_IPSR_GPSR(IP0_22_19, MMC0_D5),
  610. PINMUX_IPSR_GPSR(IP0_22_19, FD5),
  611. PINMUX_IPSR_MSEL(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
  612. PINMUX_IPSR_GPSR(IP0_22_19, VI1_R3),
  613. PINMUX_IPSR_GPSR(IP0_22_19, TX5_B),
  614. PINMUX_IPSR_MSEL(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  615. PINMUX_IPSR_MSEL(IP0_22_19, CTS0_B, SEL_SCIF0_1),
  616. PINMUX_IPSR_GPSR(IP0_24_23, CLKOUT),
  617. PINMUX_IPSR_GPSR(IP0_24_23, TX3C_IRDA_TX_C),
  618. PINMUX_IPSR_GPSR(IP0_24_23, PWM0_B),
  619. PINMUX_IPSR_GPSR(IP0_25, CS0),
  620. PINMUX_IPSR_MSEL(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
  621. PINMUX_IPSR_GPSR(IP0_27_26, CS1_A26),
  622. PINMUX_IPSR_GPSR(IP0_27_26, HSPI_TX2),
  623. PINMUX_IPSR_GPSR(IP0_27_26, SDSELF_B),
  624. PINMUX_IPSR_GPSR(IP0_30_28, RD_WR),
  625. PINMUX_IPSR_GPSR(IP0_30_28, FWE),
  626. PINMUX_IPSR_GPSR(IP0_30_28, ATAG0),
  627. PINMUX_IPSR_GPSR(IP0_30_28, VI1_R7),
  628. PINMUX_IPSR_MSEL(IP0_30_28, HRTS1, SEL_HSCIF1_0),
  629. PINMUX_IPSR_MSEL(IP0_30_28, RX4_C, SEL_SCIF4_2),
  630. PINMUX_IPSR_GPSR(IP1_1_0, EX_CS0),
  631. PINMUX_IPSR_MSEL(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
  632. PINMUX_IPSR_GPSR(IP1_1_0, MMC0_D6),
  633. PINMUX_IPSR_GPSR(IP1_1_0, FD6),
  634. PINMUX_IPSR_GPSR(IP1_3_2, EX_CS1),
  635. PINMUX_IPSR_GPSR(IP1_3_2, MMC0_D7),
  636. PINMUX_IPSR_GPSR(IP1_3_2, FD7),
  637. PINMUX_IPSR_GPSR(IP1_6_4, EX_CS2),
  638. PINMUX_IPSR_GPSR(IP1_6_4, SD1_CLK),
  639. PINMUX_IPSR_GPSR(IP1_6_4, MMC0_CLK),
  640. PINMUX_IPSR_GPSR(IP1_6_4, FALE),
  641. PINMUX_IPSR_GPSR(IP1_6_4, ATACS00),
  642. PINMUX_IPSR_GPSR(IP1_10_7, EX_CS3),
  643. PINMUX_IPSR_GPSR(IP1_10_7, SD1_CMD),
  644. PINMUX_IPSR_GPSR(IP1_10_7, MMC0_CMD),
  645. PINMUX_IPSR_GPSR(IP1_10_7, FRE),
  646. PINMUX_IPSR_GPSR(IP1_10_7, ATACS10),
  647. PINMUX_IPSR_GPSR(IP1_10_7, VI1_R4),
  648. PINMUX_IPSR_MSEL(IP1_10_7, RX5_B, SEL_SCIF5_1),
  649. PINMUX_IPSR_MSEL(IP1_10_7, HSCK1, SEL_HSCIF1_0),
  650. PINMUX_IPSR_MSEL(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
  651. PINMUX_IPSR_MSEL(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
  652. PINMUX_IPSR_MSEL(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
  653. PINMUX_IPSR_GPSR(IP1_14_11, EX_CS4),
  654. PINMUX_IPSR_GPSR(IP1_14_11, SD1_DAT0),
  655. PINMUX_IPSR_GPSR(IP1_14_11, MMC0_D0),
  656. PINMUX_IPSR_GPSR(IP1_14_11, FD0),
  657. PINMUX_IPSR_GPSR(IP1_14_11, ATARD0),
  658. PINMUX_IPSR_GPSR(IP1_14_11, VI1_R5),
  659. PINMUX_IPSR_MSEL(IP1_14_11, SCK5_B, SEL_SCIF5_1),
  660. PINMUX_IPSR_GPSR(IP1_14_11, HTX1),
  661. PINMUX_IPSR_GPSR(IP1_14_11, TX2_E),
  662. PINMUX_IPSR_GPSR(IP1_14_11, TX0_B),
  663. PINMUX_IPSR_MSEL(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
  664. PINMUX_IPSR_GPSR(IP1_18_15, EX_CS5),
  665. PINMUX_IPSR_GPSR(IP1_18_15, SD1_DAT1),
  666. PINMUX_IPSR_GPSR(IP1_18_15, MMC0_D1),
  667. PINMUX_IPSR_GPSR(IP1_18_15, FD1),
  668. PINMUX_IPSR_GPSR(IP1_18_15, ATAWR0),
  669. PINMUX_IPSR_GPSR(IP1_18_15, VI1_R6),
  670. PINMUX_IPSR_MSEL(IP1_18_15, HRX1, SEL_HSCIF1_0),
  671. PINMUX_IPSR_MSEL(IP1_18_15, RX2_E, SEL_SCIF2_4),
  672. PINMUX_IPSR_MSEL(IP1_18_15, RX0_B, SEL_SCIF0_1),
  673. PINMUX_IPSR_MSEL(IP1_18_15, SSI_WS9, SEL_SSI9_0),
  674. PINMUX_IPSR_GPSR(IP1_20_19, MLB_CLK),
  675. PINMUX_IPSR_GPSR(IP1_20_19, PWM2),
  676. PINMUX_IPSR_MSEL(IP1_20_19, SCK4, SEL_SCIF4_0),
  677. PINMUX_IPSR_GPSR(IP1_22_21, MLB_SIG),
  678. PINMUX_IPSR_GPSR(IP1_22_21, PWM3),
  679. PINMUX_IPSR_GPSR(IP1_22_21, TX4),
  680. PINMUX_IPSR_GPSR(IP1_24_23, MLB_DAT),
  681. PINMUX_IPSR_GPSR(IP1_24_23, PWM4),
  682. PINMUX_IPSR_MSEL(IP1_24_23, RX4, SEL_SCIF4_0),
  683. PINMUX_IPSR_GPSR(IP1_28_25, HTX0),
  684. PINMUX_IPSR_GPSR(IP1_28_25, TX1),
  685. PINMUX_IPSR_GPSR(IP1_28_25, SDATA),
  686. PINMUX_IPSR_MSEL(IP1_28_25, CTS0_C, SEL_SCIF0_2),
  687. PINMUX_IPSR_GPSR(IP1_28_25, SUB_TCK),
  688. PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE2),
  689. PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE10),
  690. PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE18),
  691. PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE26),
  692. PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE34),
  693. PINMUX_IPSR_MSEL(IP2_3_0, HRX0, SEL_HSCIF0_0),
  694. PINMUX_IPSR_MSEL(IP2_3_0, RX1, SEL_SCIF1_0),
  695. PINMUX_IPSR_GPSR(IP2_3_0, SCKZ),
  696. PINMUX_IPSR_MSEL(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
  697. PINMUX_IPSR_GPSR(IP2_3_0, SUB_TDI),
  698. PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE3),
  699. PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE11),
  700. PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE19),
  701. PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE27),
  702. PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE35),
  703. PINMUX_IPSR_MSEL(IP2_7_4, HSCK0, SEL_HSCIF0_0),
  704. PINMUX_IPSR_MSEL(IP2_7_4, SCK1, SEL_SCIF1_0),
  705. PINMUX_IPSR_GPSR(IP2_7_4, MTS),
  706. PINMUX_IPSR_GPSR(IP2_7_4, PWM5),
  707. PINMUX_IPSR_MSEL(IP2_7_4, SCK0_C, SEL_SCIF0_2),
  708. PINMUX_IPSR_MSEL(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
  709. PINMUX_IPSR_GPSR(IP2_7_4, SUB_TDO),
  710. PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE0),
  711. PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE8),
  712. PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE16),
  713. PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE24),
  714. PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE32),
  715. PINMUX_IPSR_MSEL(IP2_11_8, HCTS0, SEL_HSCIF0_0),
  716. PINMUX_IPSR_MSEL(IP2_11_8, CTS1, SEL_SCIF1_0),
  717. PINMUX_IPSR_GPSR(IP2_11_8, STM),
  718. PINMUX_IPSR_GPSR(IP2_11_8, PWM0_D),
  719. PINMUX_IPSR_MSEL(IP2_11_8, RX0_C, SEL_SCIF0_2),
  720. PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
  721. PINMUX_IPSR_GPSR(IP2_11_8, SUB_TRST),
  722. PINMUX_IPSR_MSEL(IP2_11_8, TCLK1_B, SEL_TMU1_1),
  723. PINMUX_IPSR_GPSR(IP2_11_8, CC5_OSCOUT),
  724. PINMUX_IPSR_MSEL(IP2_15_12, HRTS0, SEL_HSCIF0_0),
  725. PINMUX_IPSR_MSEL(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
  726. PINMUX_IPSR_GPSR(IP2_15_12, MDATA),
  727. PINMUX_IPSR_GPSR(IP2_15_12, TX0_C),
  728. PINMUX_IPSR_GPSR(IP2_15_12, SUB_TMS),
  729. PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE1),
  730. PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE9),
  731. PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE17),
  732. PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE25),
  733. PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE33),
  734. PINMUX_IPSR_GPSR(IP2_18_16, DU0_DR0),
  735. PINMUX_IPSR_GPSR(IP2_18_16, LCDOUT0),
  736. PINMUX_IPSR_MSEL(IP2_18_16, DREQ0, SEL_EXBUS0_0),
  737. PINMUX_IPSR_MSEL(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
  738. PINMUX_IPSR_GPSR(IP2_18_16, AUDATA0),
  739. PINMUX_IPSR_GPSR(IP2_18_16, TX5_C),
  740. PINMUX_IPSR_GPSR(IP2_21_19, DU0_DR1),
  741. PINMUX_IPSR_GPSR(IP2_21_19, LCDOUT1),
  742. PINMUX_IPSR_GPSR(IP2_21_19, DACK0),
  743. PINMUX_IPSR_GPSR(IP2_21_19, DRACK0),
  744. PINMUX_IPSR_MSEL(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
  745. PINMUX_IPSR_GPSR(IP2_21_19, AUDATA1),
  746. PINMUX_IPSR_MSEL(IP2_21_19, RX5_C, SEL_SCIF5_2),
  747. PINMUX_IPSR_GPSR(IP2_22, DU0_DR2),
  748. PINMUX_IPSR_GPSR(IP2_22, LCDOUT2),
  749. PINMUX_IPSR_GPSR(IP2_23, DU0_DR3),
  750. PINMUX_IPSR_GPSR(IP2_23, LCDOUT3),
  751. PINMUX_IPSR_GPSR(IP2_24, DU0_DR4),
  752. PINMUX_IPSR_GPSR(IP2_24, LCDOUT4),
  753. PINMUX_IPSR_GPSR(IP2_25, DU0_DR5),
  754. PINMUX_IPSR_GPSR(IP2_25, LCDOUT5),
  755. PINMUX_IPSR_GPSR(IP2_26, DU0_DR6),
  756. PINMUX_IPSR_GPSR(IP2_26, LCDOUT6),
  757. PINMUX_IPSR_GPSR(IP2_27, DU0_DR7),
  758. PINMUX_IPSR_GPSR(IP2_27, LCDOUT7),
  759. PINMUX_IPSR_GPSR(IP2_30_28, DU0_DG0),
  760. PINMUX_IPSR_GPSR(IP2_30_28, LCDOUT8),
  761. PINMUX_IPSR_MSEL(IP2_30_28, DREQ1, SEL_EXBUS1_0),
  762. PINMUX_IPSR_MSEL(IP2_30_28, SCL2, SEL_I2C2_0),
  763. PINMUX_IPSR_GPSR(IP2_30_28, AUDATA2),
  764. PINMUX_IPSR_GPSR(IP3_2_0, DU0_DG1),
  765. PINMUX_IPSR_GPSR(IP3_2_0, LCDOUT9),
  766. PINMUX_IPSR_GPSR(IP3_2_0, DACK1),
  767. PINMUX_IPSR_MSEL(IP3_2_0, SDA2, SEL_I2C2_0),
  768. PINMUX_IPSR_GPSR(IP3_2_0, AUDATA3),
  769. PINMUX_IPSR_GPSR(IP3_3, DU0_DG2),
  770. PINMUX_IPSR_GPSR(IP3_3, LCDOUT10),
  771. PINMUX_IPSR_GPSR(IP3_4, DU0_DG3),
  772. PINMUX_IPSR_GPSR(IP3_4, LCDOUT11),
  773. PINMUX_IPSR_GPSR(IP3_5, DU0_DG4),
  774. PINMUX_IPSR_GPSR(IP3_5, LCDOUT12),
  775. PINMUX_IPSR_GPSR(IP3_6, DU0_DG5),
  776. PINMUX_IPSR_GPSR(IP3_6, LCDOUT13),
  777. PINMUX_IPSR_GPSR(IP3_7, DU0_DG6),
  778. PINMUX_IPSR_GPSR(IP3_7, LCDOUT14),
  779. PINMUX_IPSR_GPSR(IP3_8, DU0_DG7),
  780. PINMUX_IPSR_GPSR(IP3_8, LCDOUT15),
  781. PINMUX_IPSR_GPSR(IP3_11_9, DU0_DB0),
  782. PINMUX_IPSR_GPSR(IP3_11_9, LCDOUT16),
  783. PINMUX_IPSR_GPSR(IP3_11_9, EX_WAIT1),
  784. PINMUX_IPSR_MSEL(IP3_11_9, SCL1, SEL_I2C1_0),
  785. PINMUX_IPSR_MSEL(IP3_11_9, TCLK1, SEL_TMU1_0),
  786. PINMUX_IPSR_GPSR(IP3_11_9, AUDATA4),
  787. PINMUX_IPSR_GPSR(IP3_14_12, DU0_DB1),
  788. PINMUX_IPSR_GPSR(IP3_14_12, LCDOUT17),
  789. PINMUX_IPSR_GPSR(IP3_14_12, EX_WAIT2),
  790. PINMUX_IPSR_MSEL(IP3_14_12, SDA1, SEL_I2C1_0),
  791. PINMUX_IPSR_MSEL(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
  792. PINMUX_IPSR_GPSR(IP3_14_12, AUDATA5),
  793. PINMUX_IPSR_MSEL(IP3_14_12, SCK5_C, SEL_SCIF5_2),
  794. PINMUX_IPSR_GPSR(IP3_15, DU0_DB2),
  795. PINMUX_IPSR_GPSR(IP3_15, LCDOUT18),
  796. PINMUX_IPSR_GPSR(IP3_16, DU0_DB3),
  797. PINMUX_IPSR_GPSR(IP3_16, LCDOUT19),
  798. PINMUX_IPSR_GPSR(IP3_17, DU0_DB4),
  799. PINMUX_IPSR_GPSR(IP3_17, LCDOUT20),
  800. PINMUX_IPSR_GPSR(IP3_18, DU0_DB5),
  801. PINMUX_IPSR_GPSR(IP3_18, LCDOUT21),
  802. PINMUX_IPSR_GPSR(IP3_19, DU0_DB6),
  803. PINMUX_IPSR_GPSR(IP3_19, LCDOUT22),
  804. PINMUX_IPSR_GPSR(IP3_20, DU0_DB7),
  805. PINMUX_IPSR_GPSR(IP3_20, LCDOUT23),
  806. PINMUX_IPSR_GPSR(IP3_22_21, DU0_DOTCLKIN),
  807. PINMUX_IPSR_GPSR(IP3_22_21, QSTVA_QVS),
  808. PINMUX_IPSR_GPSR(IP3_22_21, TX3_D_IRDA_TX_D),
  809. PINMUX_IPSR_MSEL(IP3_22_21, SCL3_B, SEL_I2C3_1),
  810. PINMUX_IPSR_GPSR(IP3_23, DU0_DOTCLKOUT0),
  811. PINMUX_IPSR_GPSR(IP3_23, QCLK),
  812. PINMUX_IPSR_GPSR(IP3_26_24, DU0_DOTCLKOUT1),
  813. PINMUX_IPSR_GPSR(IP3_26_24, QSTVB_QVE),
  814. PINMUX_IPSR_MSEL(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
  815. PINMUX_IPSR_MSEL(IP3_26_24, SDA3_B, SEL_I2C3_1),
  816. PINMUX_IPSR_MSEL(IP3_26_24, SDA2_C, SEL_I2C2_2),
  817. PINMUX_IPSR_GPSR(IP3_26_24, DACK0_B),
  818. PINMUX_IPSR_GPSR(IP3_26_24, DRACK0_B),
  819. PINMUX_IPSR_GPSR(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
  820. PINMUX_IPSR_GPSR(IP3_27, QSTH_QHS),
  821. PINMUX_IPSR_GPSR(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
  822. PINMUX_IPSR_GPSR(IP3_28, QSTB_QHE),
  823. PINMUX_IPSR_GPSR(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  824. PINMUX_IPSR_GPSR(IP3_31_29, QCPV_QDE),
  825. PINMUX_IPSR_GPSR(IP3_31_29, CAN1_TX),
  826. PINMUX_IPSR_GPSR(IP3_31_29, TX2_C),
  827. PINMUX_IPSR_MSEL(IP3_31_29, SCL2_C, SEL_I2C2_2),
  828. PINMUX_IPSR_GPSR(IP3_31_29, REMOCON),
  829. PINMUX_IPSR_GPSR(IP4_1_0, DU0_DISP),
  830. PINMUX_IPSR_GPSR(IP4_1_0, QPOLA),
  831. PINMUX_IPSR_MSEL(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
  832. PINMUX_IPSR_MSEL(IP4_1_0, SCK2_C, SEL_SCIF2_2),
  833. PINMUX_IPSR_GPSR(IP4_4_2, DU0_CDE),
  834. PINMUX_IPSR_GPSR(IP4_4_2, QPOLB),
  835. PINMUX_IPSR_GPSR(IP4_4_2, CAN1_RX),
  836. PINMUX_IPSR_MSEL(IP4_4_2, RX2_C, SEL_SCIF2_2),
  837. PINMUX_IPSR_MSEL(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
  838. PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
  839. PINMUX_IPSR_MSEL(IP4_4_2, SCK0_B, SEL_SCIF0_1),
  840. PINMUX_IPSR_GPSR(IP4_7_5, DU1_DR0),
  841. PINMUX_IPSR_GPSR(IP4_7_5, VI2_DATA0_VI2_B0),
  842. PINMUX_IPSR_GPSR(IP4_7_5, PWM6),
  843. PINMUX_IPSR_GPSR(IP4_7_5, SD3_CLK),
  844. PINMUX_IPSR_GPSR(IP4_7_5, TX3_E_IRDA_TX_E),
  845. PINMUX_IPSR_GPSR(IP4_7_5, AUDCK),
  846. PINMUX_IPSR_MSEL(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
  847. PINMUX_IPSR_GPSR(IP4_10_8, DU1_DR1),
  848. PINMUX_IPSR_GPSR(IP4_10_8, VI2_DATA1_VI2_B1),
  849. PINMUX_IPSR_GPSR(IP4_10_8, PWM0),
  850. PINMUX_IPSR_GPSR(IP4_10_8, SD3_CMD),
  851. PINMUX_IPSR_MSEL(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
  852. PINMUX_IPSR_GPSR(IP4_10_8, AUDSYNC),
  853. PINMUX_IPSR_MSEL(IP4_10_8, CTS0_D, SEL_SCIF0_3),
  854. PINMUX_IPSR_GPSR(IP4_11, DU1_DR2),
  855. PINMUX_IPSR_GPSR(IP4_11, VI2_G0),
  856. PINMUX_IPSR_GPSR(IP4_12, DU1_DR3),
  857. PINMUX_IPSR_GPSR(IP4_12, VI2_G1),
  858. PINMUX_IPSR_GPSR(IP4_13, DU1_DR4),
  859. PINMUX_IPSR_GPSR(IP4_13, VI2_G2),
  860. PINMUX_IPSR_GPSR(IP4_14, DU1_DR5),
  861. PINMUX_IPSR_GPSR(IP4_14, VI2_G3),
  862. PINMUX_IPSR_GPSR(IP4_15, DU1_DR6),
  863. PINMUX_IPSR_GPSR(IP4_15, VI2_G4),
  864. PINMUX_IPSR_GPSR(IP4_16, DU1_DR7),
  865. PINMUX_IPSR_GPSR(IP4_16, VI2_G5),
  866. PINMUX_IPSR_GPSR(IP4_19_17, DU1_DG0),
  867. PINMUX_IPSR_GPSR(IP4_19_17, VI2_DATA2_VI2_B2),
  868. PINMUX_IPSR_MSEL(IP4_19_17, SCL1_B, SEL_I2C1_1),
  869. PINMUX_IPSR_GPSR(IP4_19_17, SD3_DAT2),
  870. PINMUX_IPSR_MSEL(IP4_19_17, SCK3_E, SEL_SCIF3_4),
  871. PINMUX_IPSR_GPSR(IP4_19_17, AUDATA6),
  872. PINMUX_IPSR_GPSR(IP4_19_17, TX0_D),
  873. PINMUX_IPSR_GPSR(IP4_22_20, DU1_DG1),
  874. PINMUX_IPSR_GPSR(IP4_22_20, VI2_DATA3_VI2_B3),
  875. PINMUX_IPSR_MSEL(IP4_22_20, SDA1_B, SEL_I2C1_1),
  876. PINMUX_IPSR_GPSR(IP4_22_20, SD3_DAT3),
  877. PINMUX_IPSR_MSEL(IP4_22_20, SCK5, SEL_SCIF5_0),
  878. PINMUX_IPSR_GPSR(IP4_22_20, AUDATA7),
  879. PINMUX_IPSR_MSEL(IP4_22_20, RX0_D, SEL_SCIF0_3),
  880. PINMUX_IPSR_GPSR(IP4_23, DU1_DG2),
  881. PINMUX_IPSR_GPSR(IP4_23, VI2_G6),
  882. PINMUX_IPSR_GPSR(IP4_24, DU1_DG3),
  883. PINMUX_IPSR_GPSR(IP4_24, VI2_G7),
  884. PINMUX_IPSR_GPSR(IP4_25, DU1_DG4),
  885. PINMUX_IPSR_GPSR(IP4_25, VI2_R0),
  886. PINMUX_IPSR_GPSR(IP4_26, DU1_DG5),
  887. PINMUX_IPSR_GPSR(IP4_26, VI2_R1),
  888. PINMUX_IPSR_GPSR(IP4_27, DU1_DG6),
  889. PINMUX_IPSR_GPSR(IP4_27, VI2_R2),
  890. PINMUX_IPSR_GPSR(IP4_28, DU1_DG7),
  891. PINMUX_IPSR_GPSR(IP4_28, VI2_R3),
  892. PINMUX_IPSR_GPSR(IP4_31_29, DU1_DB0),
  893. PINMUX_IPSR_GPSR(IP4_31_29, VI2_DATA4_VI2_B4),
  894. PINMUX_IPSR_MSEL(IP4_31_29, SCL2_B, SEL_I2C2_1),
  895. PINMUX_IPSR_GPSR(IP4_31_29, SD3_DAT0),
  896. PINMUX_IPSR_GPSR(IP4_31_29, TX5),
  897. PINMUX_IPSR_MSEL(IP4_31_29, SCK0_D, SEL_SCIF0_3),
  898. PINMUX_IPSR_GPSR(IP5_2_0, DU1_DB1),
  899. PINMUX_IPSR_GPSR(IP5_2_0, VI2_DATA5_VI2_B5),
  900. PINMUX_IPSR_MSEL(IP5_2_0, SDA2_B, SEL_I2C2_1),
  901. PINMUX_IPSR_GPSR(IP5_2_0, SD3_DAT1),
  902. PINMUX_IPSR_MSEL(IP5_2_0, RX5, SEL_SCIF5_0),
  903. PINMUX_IPSR_MSEL(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
  904. PINMUX_IPSR_GPSR(IP5_3, DU1_DB2),
  905. PINMUX_IPSR_GPSR(IP5_3, VI2_R4),
  906. PINMUX_IPSR_GPSR(IP5_4, DU1_DB3),
  907. PINMUX_IPSR_GPSR(IP5_4, VI2_R5),
  908. PINMUX_IPSR_GPSR(IP5_5, DU1_DB4),
  909. PINMUX_IPSR_GPSR(IP5_5, VI2_R6),
  910. PINMUX_IPSR_GPSR(IP5_6, DU1_DB5),
  911. PINMUX_IPSR_GPSR(IP5_6, VI2_R7),
  912. PINMUX_IPSR_GPSR(IP5_7, DU1_DB6),
  913. PINMUX_IPSR_MSEL(IP5_7, SCL2_D, SEL_I2C2_3),
  914. PINMUX_IPSR_GPSR(IP5_8, DU1_DB7),
  915. PINMUX_IPSR_MSEL(IP5_8, SDA2_D, SEL_I2C2_3),
  916. PINMUX_IPSR_GPSR(IP5_10_9, DU1_DOTCLKIN),
  917. PINMUX_IPSR_GPSR(IP5_10_9, VI2_CLKENB),
  918. PINMUX_IPSR_MSEL(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
  919. PINMUX_IPSR_MSEL(IP5_10_9, SCL1_D, SEL_I2C1_3),
  920. PINMUX_IPSR_GPSR(IP5_12_11, DU1_DOTCLKOUT),
  921. PINMUX_IPSR_GPSR(IP5_12_11, VI2_FIELD),
  922. PINMUX_IPSR_MSEL(IP5_12_11, SDA1_D, SEL_I2C1_3),
  923. PINMUX_IPSR_GPSR(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
  924. PINMUX_IPSR_GPSR(IP5_14_13, VI2_HSYNC),
  925. PINMUX_IPSR_GPSR(IP5_14_13, VI3_HSYNC),
  926. PINMUX_IPSR_GPSR(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
  927. PINMUX_IPSR_GPSR(IP5_16_15, VI2_VSYNC),
  928. PINMUX_IPSR_GPSR(IP5_16_15, VI3_VSYNC),
  929. PINMUX_IPSR_GPSR(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  930. PINMUX_IPSR_GPSR(IP5_20_17, VI2_CLK),
  931. PINMUX_IPSR_GPSR(IP5_20_17, TX3_B_IRDA_TX_B),
  932. PINMUX_IPSR_GPSR(IP5_20_17, SD3_CD),
  933. PINMUX_IPSR_GPSR(IP5_20_17, HSPI_TX1),
  934. PINMUX_IPSR_GPSR(IP5_20_17, VI1_CLKENB),
  935. PINMUX_IPSR_GPSR(IP5_20_17, VI3_CLKENB),
  936. PINMUX_IPSR_GPSR(IP5_20_17, AUDIO_CLKC),
  937. PINMUX_IPSR_GPSR(IP5_20_17, TX2_D),
  938. PINMUX_IPSR_GPSR(IP5_20_17, SPEEDIN),
  939. PINMUX_IPSR_MSEL(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
  940. PINMUX_IPSR_GPSR(IP5_23_21, DU1_DISP),
  941. PINMUX_IPSR_GPSR(IP5_23_21, VI2_DATA6_VI2_B6),
  942. PINMUX_IPSR_MSEL(IP5_23_21, TCLK0, SEL_TMU0_0),
  943. PINMUX_IPSR_GPSR(IP5_23_21, QSTVA_B_QVS_B),
  944. PINMUX_IPSR_MSEL(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
  945. PINMUX_IPSR_MSEL(IP5_23_21, SCK2_D, SEL_SCIF2_3),
  946. PINMUX_IPSR_GPSR(IP5_23_21, AUDIO_CLKOUT_B),
  947. PINMUX_IPSR_MSEL(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
  948. PINMUX_IPSR_GPSR(IP5_27_24, DU1_CDE),
  949. PINMUX_IPSR_GPSR(IP5_27_24, VI2_DATA7_VI2_B7),
  950. PINMUX_IPSR_MSEL(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
  951. PINMUX_IPSR_GPSR(IP5_27_24, SD3_WP),
  952. PINMUX_IPSR_MSEL(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
  953. PINMUX_IPSR_GPSR(IP5_27_24, VI1_FIELD),
  954. PINMUX_IPSR_GPSR(IP5_27_24, VI3_FIELD),
  955. PINMUX_IPSR_GPSR(IP5_27_24, AUDIO_CLKOUT),
  956. PINMUX_IPSR_MSEL(IP5_27_24, RX2_D, SEL_SCIF2_3),
  957. PINMUX_IPSR_MSEL(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
  958. PINMUX_IPSR_MSEL(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
  959. PINMUX_IPSR_GPSR(IP5_28, AUDIO_CLKA),
  960. PINMUX_IPSR_GPSR(IP5_28, CAN_TXCLK),
  961. PINMUX_IPSR_GPSR(IP5_30_29, AUDIO_CLKB),
  962. PINMUX_IPSR_GPSR(IP5_30_29, USB_OVC2),
  963. PINMUX_IPSR_GPSR(IP5_30_29, CAN_DEBUGOUT0),
  964. PINMUX_IPSR_GPSR(IP5_30_29, MOUT0),
  965. PINMUX_IPSR_GPSR(IP6_1_0, SSI_SCK0129),
  966. PINMUX_IPSR_GPSR(IP6_1_0, CAN_DEBUGOUT1),
  967. PINMUX_IPSR_GPSR(IP6_1_0, MOUT1),
  968. PINMUX_IPSR_GPSR(IP6_3_2, SSI_WS0129),
  969. PINMUX_IPSR_GPSR(IP6_3_2, CAN_DEBUGOUT2),
  970. PINMUX_IPSR_GPSR(IP6_3_2, MOUT2),
  971. PINMUX_IPSR_GPSR(IP6_5_4, SSI_SDATA0),
  972. PINMUX_IPSR_GPSR(IP6_5_4, CAN_DEBUGOUT3),
  973. PINMUX_IPSR_GPSR(IP6_5_4, MOUT5),
  974. PINMUX_IPSR_GPSR(IP6_7_6, SSI_SDATA1),
  975. PINMUX_IPSR_GPSR(IP6_7_6, CAN_DEBUGOUT4),
  976. PINMUX_IPSR_GPSR(IP6_7_6, MOUT6),
  977. PINMUX_IPSR_GPSR(IP6_8, SSI_SDATA2),
  978. PINMUX_IPSR_GPSR(IP6_8, CAN_DEBUGOUT5),
  979. PINMUX_IPSR_GPSR(IP6_11_9, SSI_SCK34),
  980. PINMUX_IPSR_GPSR(IP6_11_9, CAN_DEBUGOUT6),
  981. PINMUX_IPSR_GPSR(IP6_11_9, CAN0_TX_B),
  982. PINMUX_IPSR_MSEL(IP6_11_9, IERX, SEL_IE_0),
  983. PINMUX_IPSR_MSEL(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
  984. PINMUX_IPSR_GPSR(IP6_14_12, SSI_WS34),
  985. PINMUX_IPSR_GPSR(IP6_14_12, CAN_DEBUGOUT7),
  986. PINMUX_IPSR_MSEL(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
  987. PINMUX_IPSR_GPSR(IP6_14_12, IETX),
  988. PINMUX_IPSR_MSEL(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
  989. PINMUX_IPSR_GPSR(IP6_17_15, SSI_SDATA3),
  990. PINMUX_IPSR_GPSR(IP6_17_15, PWM0_C),
  991. PINMUX_IPSR_GPSR(IP6_17_15, CAN_DEBUGOUT8),
  992. PINMUX_IPSR_MSEL(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
  993. PINMUX_IPSR_MSEL(IP6_17_15, IECLK, SEL_IE_0),
  994. PINMUX_IPSR_MSEL(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
  995. PINMUX_IPSR_MSEL(IP6_17_15, TCLK0_B, SEL_TMU0_1),
  996. PINMUX_IPSR_GPSR(IP6_19_18, SSI_SDATA4),
  997. PINMUX_IPSR_GPSR(IP6_19_18, CAN_DEBUGOUT9),
  998. PINMUX_IPSR_MSEL(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
  999. PINMUX_IPSR_GPSR(IP6_22_20, SSI_SCK5),
  1000. PINMUX_IPSR_GPSR(IP6_22_20, ADICLK),
  1001. PINMUX_IPSR_GPSR(IP6_22_20, CAN_DEBUGOUT10),
  1002. PINMUX_IPSR_MSEL(IP6_22_20, SCK3, SEL_SCIF3_0),
  1003. PINMUX_IPSR_MSEL(IP6_22_20, TCLK0_D, SEL_TMU0_3),
  1004. PINMUX_IPSR_GPSR(IP6_24_23, SSI_WS5),
  1005. PINMUX_IPSR_MSEL(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
  1006. PINMUX_IPSR_GPSR(IP6_24_23, CAN_DEBUGOUT11),
  1007. PINMUX_IPSR_GPSR(IP6_24_23, TX3_IRDA_TX),
  1008. PINMUX_IPSR_GPSR(IP6_26_25, SSI_SDATA5),
  1009. PINMUX_IPSR_MSEL(IP6_26_25, ADIDATA, SEL_ADI_0),
  1010. PINMUX_IPSR_GPSR(IP6_26_25, CAN_DEBUGOUT12),
  1011. PINMUX_IPSR_MSEL(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
  1012. PINMUX_IPSR_GPSR(IP6_30_29, SSI_SCK6),
  1013. PINMUX_IPSR_GPSR(IP6_30_29, ADICHS0),
  1014. PINMUX_IPSR_GPSR(IP6_30_29, CAN0_TX),
  1015. PINMUX_IPSR_MSEL(IP6_30_29, IERX_B, SEL_IE_1),
  1016. PINMUX_IPSR_GPSR(IP7_1_0, SSI_WS6),
  1017. PINMUX_IPSR_GPSR(IP7_1_0, ADICHS1),
  1018. PINMUX_IPSR_MSEL(IP7_1_0, CAN0_RX, SEL_CAN0_0),
  1019. PINMUX_IPSR_GPSR(IP7_1_0, IETX_B),
  1020. PINMUX_IPSR_GPSR(IP7_3_2, SSI_SDATA6),
  1021. PINMUX_IPSR_GPSR(IP7_3_2, ADICHS2),
  1022. PINMUX_IPSR_MSEL(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
  1023. PINMUX_IPSR_MSEL(IP7_3_2, IECLK_B, SEL_IE_1),
  1024. PINMUX_IPSR_MSEL(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
  1025. PINMUX_IPSR_GPSR(IP7_6_4, CAN_DEBUGOUT13),
  1026. PINMUX_IPSR_MSEL(IP7_6_4, IRQ0_B, SEL_INT0_1),
  1027. PINMUX_IPSR_MSEL(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
  1028. PINMUX_IPSR_MSEL(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
  1029. PINMUX_IPSR_MSEL(IP7_9_7, SSI_WS78, SEL_SSI7_0),
  1030. PINMUX_IPSR_GPSR(IP7_9_7, CAN_DEBUGOUT14),
  1031. PINMUX_IPSR_MSEL(IP7_9_7, IRQ1_B, SEL_INT1_1),
  1032. PINMUX_IPSR_MSEL(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
  1033. PINMUX_IPSR_MSEL(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
  1034. PINMUX_IPSR_MSEL(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
  1035. PINMUX_IPSR_GPSR(IP7_12_10, CAN_DEBUGOUT15),
  1036. PINMUX_IPSR_MSEL(IP7_12_10, IRQ2_B, SEL_INT2_1),
  1037. PINMUX_IPSR_MSEL(IP7_12_10, TCLK1_C, SEL_TMU1_2),
  1038. PINMUX_IPSR_GPSR(IP7_12_10, HSPI_TX1_C),
  1039. PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
  1040. PINMUX_IPSR_GPSR(IP7_14_13, VSP),
  1041. PINMUX_IPSR_MSEL(IP7_14_13, IRQ3_B, SEL_INT3_1),
  1042. PINMUX_IPSR_MSEL(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
  1043. PINMUX_IPSR_GPSR(IP7_16_15, SD0_CLK),
  1044. PINMUX_IPSR_GPSR(IP7_16_15, ATACS01),
  1045. PINMUX_IPSR_MSEL(IP7_16_15, SCK1_B, SEL_SCIF1_1),
  1046. PINMUX_IPSR_GPSR(IP7_18_17, SD0_CMD),
  1047. PINMUX_IPSR_GPSR(IP7_18_17, ATACS11),
  1048. PINMUX_IPSR_GPSR(IP7_18_17, TX1_B),
  1049. PINMUX_IPSR_GPSR(IP7_18_17, CC5_TDO),
  1050. PINMUX_IPSR_GPSR(IP7_20_19, SD0_DAT0),
  1051. PINMUX_IPSR_GPSR(IP7_20_19, ATADIR1),
  1052. PINMUX_IPSR_MSEL(IP7_20_19, RX1_B, SEL_SCIF1_1),
  1053. PINMUX_IPSR_GPSR(IP7_20_19, CC5_TRST),
  1054. PINMUX_IPSR_GPSR(IP7_22_21, SD0_DAT1),
  1055. PINMUX_IPSR_GPSR(IP7_22_21, ATAG1),
  1056. PINMUX_IPSR_MSEL(IP7_22_21, SCK2_B, SEL_SCIF2_1),
  1057. PINMUX_IPSR_GPSR(IP7_22_21, CC5_TMS),
  1058. PINMUX_IPSR_GPSR(IP7_24_23, SD0_DAT2),
  1059. PINMUX_IPSR_GPSR(IP7_24_23, ATARD1),
  1060. PINMUX_IPSR_GPSR(IP7_24_23, TX2_B),
  1061. PINMUX_IPSR_GPSR(IP7_24_23, CC5_TCK),
  1062. PINMUX_IPSR_GPSR(IP7_26_25, SD0_DAT3),
  1063. PINMUX_IPSR_GPSR(IP7_26_25, ATAWR1),
  1064. PINMUX_IPSR_MSEL(IP7_26_25, RX2_B, SEL_SCIF2_1),
  1065. PINMUX_IPSR_GPSR(IP7_26_25, CC5_TDI),
  1066. PINMUX_IPSR_GPSR(IP7_28_27, SD0_CD),
  1067. PINMUX_IPSR_MSEL(IP7_28_27, DREQ2, SEL_EXBUS2_0),
  1068. PINMUX_IPSR_MSEL(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
  1069. PINMUX_IPSR_GPSR(IP7_30_29, SD0_WP),
  1070. PINMUX_IPSR_GPSR(IP7_30_29, DACK2),
  1071. PINMUX_IPSR_MSEL(IP7_30_29, CTS1_B, SEL_SCIF1_1),
  1072. PINMUX_IPSR_GPSR(IP8_3_0, HSPI_CLK0),
  1073. PINMUX_IPSR_MSEL(IP8_3_0, CTS0, SEL_SCIF0_0),
  1074. PINMUX_IPSR_GPSR(IP8_3_0, USB_OVC0),
  1075. PINMUX_IPSR_GPSR(IP8_3_0, AD_CLK),
  1076. PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE4),
  1077. PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE12),
  1078. PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE20),
  1079. PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE28),
  1080. PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE36),
  1081. PINMUX_IPSR_GPSR(IP8_7_4, HSPI_CS0),
  1082. PINMUX_IPSR_MSEL(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
  1083. PINMUX_IPSR_GPSR(IP8_7_4, USB_OVC1),
  1084. PINMUX_IPSR_GPSR(IP8_7_4, AD_DI),
  1085. PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE5),
  1086. PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE13),
  1087. PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE21),
  1088. PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE29),
  1089. PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE37),
  1090. PINMUX_IPSR_GPSR(IP8_11_8, HSPI_TX0),
  1091. PINMUX_IPSR_GPSR(IP8_11_8, TX0),
  1092. PINMUX_IPSR_GPSR(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
  1093. PINMUX_IPSR_GPSR(IP8_11_8, AD_DO),
  1094. PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE6),
  1095. PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE14),
  1096. PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE22),
  1097. PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE30),
  1098. PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE38),
  1099. PINMUX_IPSR_GPSR(IP8_15_12, HSPI_RX0),
  1100. PINMUX_IPSR_MSEL(IP8_15_12, RX0, SEL_SCIF0_0),
  1101. PINMUX_IPSR_GPSR(IP8_15_12, CAN_STEP0),
  1102. PINMUX_IPSR_GPSR(IP8_15_12, AD_NCS),
  1103. PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE7),
  1104. PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE15),
  1105. PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE23),
  1106. PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE31),
  1107. PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE39),
  1108. PINMUX_IPSR_GPSR(IP8_17_16, FMCLK),
  1109. PINMUX_IPSR_GPSR(IP8_17_16, RDS_CLK),
  1110. PINMUX_IPSR_GPSR(IP8_17_16, PCMOE),
  1111. PINMUX_IPSR_GPSR(IP8_18, BPFCLK),
  1112. PINMUX_IPSR_GPSR(IP8_18, PCMWE),
  1113. PINMUX_IPSR_GPSR(IP8_19, FMIN),
  1114. PINMUX_IPSR_GPSR(IP8_19, RDS_DATA),
  1115. PINMUX_IPSR_GPSR(IP8_20, VI0_CLK),
  1116. PINMUX_IPSR_GPSR(IP8_20, MMC1_CLK),
  1117. PINMUX_IPSR_GPSR(IP8_22_21, VI0_CLKENB),
  1118. PINMUX_IPSR_GPSR(IP8_22_21, TX1_C),
  1119. PINMUX_IPSR_GPSR(IP8_22_21, HTX1_B),
  1120. PINMUX_IPSR_GPSR(IP8_22_21, MT1_SYNC),
  1121. PINMUX_IPSR_GPSR(IP8_24_23, VI0_FIELD),
  1122. PINMUX_IPSR_MSEL(IP8_24_23, RX1_C, SEL_SCIF1_2),
  1123. PINMUX_IPSR_MSEL(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
  1124. PINMUX_IPSR_GPSR(IP8_27_25, VI0_HSYNC),
  1125. PINMUX_IPSR_MSEL(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
  1126. PINMUX_IPSR_MSEL(IP8_27_25, CTS1_C, SEL_SCIF1_2),
  1127. PINMUX_IPSR_GPSR(IP8_27_25, TX4_D),
  1128. PINMUX_IPSR_GPSR(IP8_27_25, MMC1_CMD),
  1129. PINMUX_IPSR_MSEL(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
  1130. PINMUX_IPSR_GPSR(IP8_30_28, VI0_VSYNC),
  1131. PINMUX_IPSR_MSEL(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
  1132. PINMUX_IPSR_MSEL(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
  1133. PINMUX_IPSR_MSEL(IP8_30_28, RX4_D, SEL_SCIF4_3),
  1134. PINMUX_IPSR_MSEL(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
  1135. PINMUX_IPSR_MSEL(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1136. PINMUX_IPSR_MSEL(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
  1137. PINMUX_IPSR_GPSR(IP9_1_0, MT1_VCXO),
  1138. PINMUX_IPSR_MSEL(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1139. PINMUX_IPSR_MSEL(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
  1140. PINMUX_IPSR_GPSR(IP9_3_2, MT1_PWM),
  1141. PINMUX_IPSR_GPSR(IP9_4, VI0_DATA2_VI0_B2),
  1142. PINMUX_IPSR_GPSR(IP9_4, MMC1_D0),
  1143. PINMUX_IPSR_GPSR(IP9_5, VI0_DATA3_VI0_B3),
  1144. PINMUX_IPSR_GPSR(IP9_5, MMC1_D1),
  1145. PINMUX_IPSR_GPSR(IP9_6, VI0_DATA4_VI0_B4),
  1146. PINMUX_IPSR_GPSR(IP9_6, MMC1_D2),
  1147. PINMUX_IPSR_GPSR(IP9_7, VI0_DATA5_VI0_B5),
  1148. PINMUX_IPSR_GPSR(IP9_7, MMC1_D3),
  1149. PINMUX_IPSR_GPSR(IP9_9_8, VI0_DATA6_VI0_B6),
  1150. PINMUX_IPSR_GPSR(IP9_9_8, MMC1_D4),
  1151. PINMUX_IPSR_GPSR(IP9_9_8, ARM_TRACEDATA_0),
  1152. PINMUX_IPSR_GPSR(IP9_11_10, VI0_DATA7_VI0_B7),
  1153. PINMUX_IPSR_GPSR(IP9_11_10, MMC1_D5),
  1154. PINMUX_IPSR_GPSR(IP9_11_10, ARM_TRACEDATA_1),
  1155. PINMUX_IPSR_GPSR(IP9_13_12, VI0_G0),
  1156. PINMUX_IPSR_MSEL(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
  1157. PINMUX_IPSR_MSEL(IP9_13_12, IRQ0, SEL_INT0_0),
  1158. PINMUX_IPSR_GPSR(IP9_13_12, ARM_TRACEDATA_2),
  1159. PINMUX_IPSR_GPSR(IP9_15_14, VI0_G1),
  1160. PINMUX_IPSR_MSEL(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
  1161. PINMUX_IPSR_MSEL(IP9_15_14, IRQ1, SEL_INT1_0),
  1162. PINMUX_IPSR_GPSR(IP9_15_14, ARM_TRACEDATA_3),
  1163. PINMUX_IPSR_GPSR(IP9_18_16, VI0_G2),
  1164. PINMUX_IPSR_GPSR(IP9_18_16, ETH_TXD1),
  1165. PINMUX_IPSR_GPSR(IP9_18_16, MMC1_D6),
  1166. PINMUX_IPSR_GPSR(IP9_18_16, ARM_TRACEDATA_4),
  1167. PINMUX_IPSR_GPSR(IP9_18_16, TS_SPSYNC0),
  1168. PINMUX_IPSR_GPSR(IP9_21_19, VI0_G3),
  1169. PINMUX_IPSR_GPSR(IP9_21_19, ETH_CRS_DV),
  1170. PINMUX_IPSR_GPSR(IP9_21_19, MMC1_D7),
  1171. PINMUX_IPSR_GPSR(IP9_21_19, ARM_TRACEDATA_5),
  1172. PINMUX_IPSR_GPSR(IP9_21_19, TS_SDAT0),
  1173. PINMUX_IPSR_GPSR(IP9_23_22, VI0_G4),
  1174. PINMUX_IPSR_GPSR(IP9_23_22, ETH_TX_EN),
  1175. PINMUX_IPSR_MSEL(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
  1176. PINMUX_IPSR_GPSR(IP9_23_22, ARM_TRACEDATA_6),
  1177. PINMUX_IPSR_GPSR(IP9_25_24, VI0_G5),
  1178. PINMUX_IPSR_GPSR(IP9_25_24, ETH_RX_ER),
  1179. PINMUX_IPSR_MSEL(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
  1180. PINMUX_IPSR_GPSR(IP9_25_24, ARM_TRACEDATA_7),
  1181. PINMUX_IPSR_GPSR(IP9_27_26, VI0_G6),
  1182. PINMUX_IPSR_GPSR(IP9_27_26, ETH_RXD0),
  1183. PINMUX_IPSR_MSEL(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
  1184. PINMUX_IPSR_GPSR(IP9_27_26, ARM_TRACEDATA_8),
  1185. PINMUX_IPSR_GPSR(IP9_29_28, VI0_G7),
  1186. PINMUX_IPSR_GPSR(IP9_29_28, ETH_RXD1),
  1187. PINMUX_IPSR_MSEL(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
  1188. PINMUX_IPSR_GPSR(IP9_29_28, ARM_TRACEDATA_9),
  1189. PINMUX_IPSR_GPSR(IP10_2_0, VI0_R0),
  1190. PINMUX_IPSR_MSEL(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
  1191. PINMUX_IPSR_MSEL(IP10_2_0, SCK1_C, SEL_SCIF1_2),
  1192. PINMUX_IPSR_MSEL(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
  1193. PINMUX_IPSR_GPSR(IP10_2_0, ARM_TRACEDATA_10),
  1194. PINMUX_IPSR_MSEL(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
  1195. PINMUX_IPSR_GPSR(IP10_5_3, VI0_R1),
  1196. PINMUX_IPSR_MSEL(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
  1197. PINMUX_IPSR_GPSR(IP10_5_3, DACK1_B),
  1198. PINMUX_IPSR_GPSR(IP10_5_3, ARM_TRACEDATA_11),
  1199. PINMUX_IPSR_GPSR(IP10_5_3, DACK0_C),
  1200. PINMUX_IPSR_GPSR(IP10_5_3, DRACK0_C),
  1201. PINMUX_IPSR_GPSR(IP10_8_6, VI0_R2),
  1202. PINMUX_IPSR_GPSR(IP10_8_6, ETH_LINK),
  1203. PINMUX_IPSR_GPSR(IP10_8_6, SD2_CLK_B),
  1204. PINMUX_IPSR_MSEL(IP10_8_6, IRQ2, SEL_INT2_0),
  1205. PINMUX_IPSR_GPSR(IP10_8_6, ARM_TRACEDATA_12),
  1206. PINMUX_IPSR_GPSR(IP10_11_9, VI0_R3),
  1207. PINMUX_IPSR_GPSR(IP10_11_9, ETH_MAGIC),
  1208. PINMUX_IPSR_MSEL(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
  1209. PINMUX_IPSR_MSEL(IP10_11_9, IRQ3, SEL_INT3_0),
  1210. PINMUX_IPSR_GPSR(IP10_11_9, ARM_TRACEDATA_13),
  1211. PINMUX_IPSR_GPSR(IP10_14_12, VI0_R4),
  1212. PINMUX_IPSR_GPSR(IP10_14_12, ETH_REFCLK),
  1213. PINMUX_IPSR_MSEL(IP10_14_12, SD2_CD_B, SEL_SD2_1),
  1214. PINMUX_IPSR_MSEL(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
  1215. PINMUX_IPSR_GPSR(IP10_14_12, ARM_TRACEDATA_14),
  1216. PINMUX_IPSR_GPSR(IP10_14_12, MT1_CLK),
  1217. PINMUX_IPSR_GPSR(IP10_14_12, TS_SCK0),
  1218. PINMUX_IPSR_GPSR(IP10_17_15, VI0_R5),
  1219. PINMUX_IPSR_GPSR(IP10_17_15, ETH_TXD0),
  1220. PINMUX_IPSR_MSEL(IP10_17_15, SD2_WP_B, SEL_SD2_1),
  1221. PINMUX_IPSR_MSEL(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
  1222. PINMUX_IPSR_GPSR(IP10_17_15, ARM_TRACEDATA_15),
  1223. PINMUX_IPSR_GPSR(IP10_17_15, MT1_D),
  1224. PINMUX_IPSR_GPSR(IP10_17_15, TS_SDEN0),
  1225. PINMUX_IPSR_GPSR(IP10_20_18, VI0_R6),
  1226. PINMUX_IPSR_GPSR(IP10_20_18, ETH_MDC),
  1227. PINMUX_IPSR_MSEL(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
  1228. PINMUX_IPSR_GPSR(IP10_20_18, HSPI_TX1_B),
  1229. PINMUX_IPSR_GPSR(IP10_20_18, TRACECLK),
  1230. PINMUX_IPSR_GPSR(IP10_20_18, MT1_BEN),
  1231. PINMUX_IPSR_MSEL(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
  1232. PINMUX_IPSR_GPSR(IP10_23_21, VI0_R7),
  1233. PINMUX_IPSR_GPSR(IP10_23_21, ETH_MDIO),
  1234. PINMUX_IPSR_GPSR(IP10_23_21, DACK2_C),
  1235. PINMUX_IPSR_MSEL(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
  1236. PINMUX_IPSR_MSEL(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
  1237. PINMUX_IPSR_GPSR(IP10_23_21, TRACECTL),
  1238. PINMUX_IPSR_GPSR(IP10_23_21, MT1_PEN),
  1239. PINMUX_IPSR_GPSR(IP10_25_24, VI1_CLK),
  1240. PINMUX_IPSR_MSEL(IP10_25_24, SIM_D, SEL_SIM_0),
  1241. PINMUX_IPSR_MSEL(IP10_25_24, SDA3, SEL_I2C3_0),
  1242. PINMUX_IPSR_GPSR(IP10_28_26, VI1_HSYNC),
  1243. PINMUX_IPSR_GPSR(IP10_28_26, VI3_CLK),
  1244. PINMUX_IPSR_GPSR(IP10_28_26, SSI_SCK4),
  1245. PINMUX_IPSR_MSEL(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
  1246. PINMUX_IPSR_MSEL(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
  1247. PINMUX_IPSR_GPSR(IP10_31_29, VI1_VSYNC),
  1248. PINMUX_IPSR_GPSR(IP10_31_29, AUDIO_CLKOUT_C),
  1249. PINMUX_IPSR_GPSR(IP10_31_29, SSI_WS4),
  1250. PINMUX_IPSR_GPSR(IP10_31_29, SIM_CLK),
  1251. PINMUX_IPSR_MSEL(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
  1252. PINMUX_IPSR_GPSR(IP10_31_29, SPV_TRST),
  1253. PINMUX_IPSR_MSEL(IP10_31_29, SCL3, SEL_I2C3_0),
  1254. PINMUX_IPSR_GPSR(IP11_2_0, VI1_DATA0_VI1_B0),
  1255. PINMUX_IPSR_MSEL(IP11_2_0, SD2_DAT0, SEL_SD2_0),
  1256. PINMUX_IPSR_GPSR(IP11_2_0, SIM_RST),
  1257. PINMUX_IPSR_GPSR(IP11_2_0, SPV_TCK),
  1258. PINMUX_IPSR_GPSR(IP11_2_0, ADICLK_B),
  1259. PINMUX_IPSR_GPSR(IP11_5_3, VI1_DATA1_VI1_B1),
  1260. PINMUX_IPSR_MSEL(IP11_5_3, SD2_DAT1, SEL_SD2_0),
  1261. PINMUX_IPSR_GPSR(IP11_5_3, MT0_CLK),
  1262. PINMUX_IPSR_GPSR(IP11_5_3, SPV_TMS),
  1263. PINMUX_IPSR_MSEL(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
  1264. PINMUX_IPSR_GPSR(IP11_8_6, VI1_DATA2_VI1_B2),
  1265. PINMUX_IPSR_MSEL(IP11_8_6, SD2_DAT2, SEL_SD2_0),
  1266. PINMUX_IPSR_GPSR(IP11_8_6, MT0_D),
  1267. PINMUX_IPSR_GPSR(IP11_8_6, SPVTDI),
  1268. PINMUX_IPSR_MSEL(IP11_8_6, ADIDATA_B, SEL_ADI_1),
  1269. PINMUX_IPSR_GPSR(IP11_11_9, VI1_DATA3_VI1_B3),
  1270. PINMUX_IPSR_MSEL(IP11_11_9, SD2_DAT3, SEL_SD2_0),
  1271. PINMUX_IPSR_GPSR(IP11_11_9, MT0_BEN),
  1272. PINMUX_IPSR_GPSR(IP11_11_9, SPV_TDO),
  1273. PINMUX_IPSR_GPSR(IP11_11_9, ADICHS0_B),
  1274. PINMUX_IPSR_GPSR(IP11_14_12, VI1_DATA4_VI1_B4),
  1275. PINMUX_IPSR_GPSR(IP11_14_12, SD2_CLK),
  1276. PINMUX_IPSR_GPSR(IP11_14_12, MT0_PEN),
  1277. PINMUX_IPSR_GPSR(IP11_14_12, SPA_TRST),
  1278. PINMUX_IPSR_MSEL(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
  1279. PINMUX_IPSR_GPSR(IP11_14_12, ADICHS1_B),
  1280. PINMUX_IPSR_GPSR(IP11_17_15, VI1_DATA5_VI1_B5),
  1281. PINMUX_IPSR_MSEL(IP11_17_15, SD2_CMD, SEL_SD2_0),
  1282. PINMUX_IPSR_GPSR(IP11_17_15, MT0_SYNC),
  1283. PINMUX_IPSR_GPSR(IP11_17_15, SPA_TCK),
  1284. PINMUX_IPSR_MSEL(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
  1285. PINMUX_IPSR_GPSR(IP11_17_15, ADICHS2_B),
  1286. PINMUX_IPSR_GPSR(IP11_20_18, VI1_DATA6_VI1_B6),
  1287. PINMUX_IPSR_MSEL(IP11_20_18, SD2_CD, SEL_SD2_0),
  1288. PINMUX_IPSR_GPSR(IP11_20_18, MT0_VCXO),
  1289. PINMUX_IPSR_GPSR(IP11_20_18, SPA_TMS),
  1290. PINMUX_IPSR_GPSR(IP11_20_18, HSPI_TX1_D),
  1291. PINMUX_IPSR_GPSR(IP11_23_21, VI1_DATA7_VI1_B7),
  1292. PINMUX_IPSR_MSEL(IP11_23_21, SD2_WP, SEL_SD2_0),
  1293. PINMUX_IPSR_GPSR(IP11_23_21, MT0_PWM),
  1294. PINMUX_IPSR_GPSR(IP11_23_21, SPA_TDI),
  1295. PINMUX_IPSR_MSEL(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
  1296. PINMUX_IPSR_GPSR(IP11_26_24, VI1_G0),
  1297. PINMUX_IPSR_GPSR(IP11_26_24, VI3_DATA0),
  1298. PINMUX_IPSR_GPSR(IP11_26_24, TS_SCK1),
  1299. PINMUX_IPSR_MSEL(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
  1300. PINMUX_IPSR_GPSR(IP11_26_24, TX2),
  1301. PINMUX_IPSR_GPSR(IP11_26_24, SPA_TDO),
  1302. PINMUX_IPSR_MSEL(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
  1303. PINMUX_IPSR_GPSR(IP11_29_27, VI1_G1),
  1304. PINMUX_IPSR_GPSR(IP11_29_27, VI3_DATA1),
  1305. PINMUX_IPSR_GPSR(IP11_29_27, SSI_SCK1),
  1306. PINMUX_IPSR_GPSR(IP11_29_27, TS_SDEN1),
  1307. PINMUX_IPSR_GPSR(IP11_29_27, DACK2_B),
  1308. PINMUX_IPSR_MSEL(IP11_29_27, RX2, SEL_SCIF2_0),
  1309. PINMUX_IPSR_MSEL(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
  1310. PINMUX_IPSR_GPSR(IP12_2_0, VI1_G2),
  1311. PINMUX_IPSR_GPSR(IP12_2_0, VI3_DATA2),
  1312. PINMUX_IPSR_GPSR(IP12_2_0, SSI_WS1),
  1313. PINMUX_IPSR_GPSR(IP12_2_0, TS_SPSYNC1),
  1314. PINMUX_IPSR_MSEL(IP12_2_0, SCK2, SEL_SCIF2_0),
  1315. PINMUX_IPSR_MSEL(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
  1316. PINMUX_IPSR_GPSR(IP12_5_3, VI1_G3),
  1317. PINMUX_IPSR_GPSR(IP12_5_3, VI3_DATA3),
  1318. PINMUX_IPSR_GPSR(IP12_5_3, SSI_SCK2),
  1319. PINMUX_IPSR_GPSR(IP12_5_3, TS_SDAT1),
  1320. PINMUX_IPSR_MSEL(IP12_5_3, SCL1_C, SEL_I2C1_2),
  1321. PINMUX_IPSR_GPSR(IP12_5_3, HTX0_B),
  1322. PINMUX_IPSR_GPSR(IP12_8_6, VI1_G4),
  1323. PINMUX_IPSR_GPSR(IP12_8_6, VI3_DATA4),
  1324. PINMUX_IPSR_GPSR(IP12_8_6, SSI_WS2),
  1325. PINMUX_IPSR_MSEL(IP12_8_6, SDA1_C, SEL_I2C1_2),
  1326. PINMUX_IPSR_GPSR(IP12_8_6, SIM_RST_B),
  1327. PINMUX_IPSR_MSEL(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
  1328. PINMUX_IPSR_GPSR(IP12_11_9, VI1_G5),
  1329. PINMUX_IPSR_GPSR(IP12_11_9, VI3_DATA5),
  1330. PINMUX_IPSR_MSEL(IP12_11_9, GPS_CLK, SEL_GPS_0),
  1331. PINMUX_IPSR_GPSR(IP12_11_9, FSE),
  1332. PINMUX_IPSR_GPSR(IP12_11_9, TX4_B),
  1333. PINMUX_IPSR_MSEL(IP12_11_9, SIM_D_B, SEL_SIM_1),
  1334. PINMUX_IPSR_GPSR(IP12_14_12, VI1_G6),
  1335. PINMUX_IPSR_GPSR(IP12_14_12, VI3_DATA6),
  1336. PINMUX_IPSR_MSEL(IP12_14_12, GPS_SIGN, SEL_GPS_0),
  1337. PINMUX_IPSR_GPSR(IP12_14_12, FRB),
  1338. PINMUX_IPSR_MSEL(IP12_14_12, RX4_B, SEL_SCIF4_1),
  1339. PINMUX_IPSR_GPSR(IP12_14_12, SIM_CLK_B),
  1340. PINMUX_IPSR_GPSR(IP12_17_15, VI1_G7),
  1341. PINMUX_IPSR_GPSR(IP12_17_15, VI3_DATA7),
  1342. PINMUX_IPSR_MSEL(IP12_17_15, GPS_MAG, SEL_GPS_0),
  1343. PINMUX_IPSR_GPSR(IP12_17_15, FCE),
  1344. PINMUX_IPSR_MSEL(IP12_17_15, SCK4_B, SEL_SCIF4_1),
  1345. };
  1346. static const struct sh_pfc_pin pinmux_pins[] = {
  1347. PINMUX_GPIO_GP_ALL(),
  1348. };
  1349. /* - DU0 -------------------------------------------------------------------- */
  1350. static const unsigned int du0_rgb666_pins[] = {
  1351. /* R[7:2], G[7:2], B[7:2] */
  1352. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
  1353. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  1354. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0),
  1355. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29),
  1356. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1357. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 3),
  1358. };
  1359. static const unsigned int du0_rgb666_mux[] = {
  1360. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1361. DU0_DR3_MARK, DU0_DR2_MARK,
  1362. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1363. DU0_DG3_MARK, DU0_DG2_MARK,
  1364. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1365. DU0_DB3_MARK, DU0_DB2_MARK,
  1366. };
  1367. static const unsigned int du0_rgb888_pins[] = {
  1368. /* R[7:0], G[7:0], B[7:0] */
  1369. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
  1370. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  1371. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23), RCAR_GP_PIN(6, 2),
  1372. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(5, 31),
  1373. RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29), RCAR_GP_PIN(0, 26),
  1374. RCAR_GP_PIN(0, 25), RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7),
  1375. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4),
  1376. RCAR_GP_PIN(6, 3), RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 27),
  1377. };
  1378. static const unsigned int du0_rgb888_mux[] = {
  1379. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1380. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1381. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1382. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1383. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1384. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1385. };
  1386. static const unsigned int du0_clk_in_pins[] = {
  1387. /* CLKIN */
  1388. RCAR_GP_PIN(0, 29),
  1389. };
  1390. static const unsigned int du0_clk_in_mux[] = {
  1391. DU0_DOTCLKIN_MARK,
  1392. };
  1393. static const unsigned int du0_clk_out_0_pins[] = {
  1394. /* CLKOUT */
  1395. RCAR_GP_PIN(5, 20),
  1396. };
  1397. static const unsigned int du0_clk_out_0_mux[] = {
  1398. DU0_DOTCLKOUT0_MARK,
  1399. };
  1400. static const unsigned int du0_clk_out_1_pins[] = {
  1401. /* CLKOUT */
  1402. RCAR_GP_PIN(0, 30),
  1403. };
  1404. static const unsigned int du0_clk_out_1_mux[] = {
  1405. DU0_DOTCLKOUT1_MARK,
  1406. };
  1407. static const unsigned int du0_sync_0_pins[] = {
  1408. /* VSYNC, HSYNC, DISP */
  1409. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(0, 31),
  1410. };
  1411. static const unsigned int du0_sync_0_mux[] = {
  1412. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1413. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1414. };
  1415. static const unsigned int du0_sync_1_pins[] = {
  1416. /* VSYNC, HSYNC, DISP */
  1417. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(1, 0),
  1418. };
  1419. static const unsigned int du0_sync_1_mux[] = {
  1420. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1421. DU0_DISP_MARK
  1422. };
  1423. static const unsigned int du0_oddf_pins[] = {
  1424. /* ODDF */
  1425. RCAR_GP_PIN(0, 31),
  1426. };
  1427. static const unsigned int du0_oddf_mux[] = {
  1428. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1429. };
  1430. static const unsigned int du0_cde_pins[] = {
  1431. /* CDE */
  1432. RCAR_GP_PIN(1, 1),
  1433. };
  1434. static const unsigned int du0_cde_mux[] = {
  1435. DU0_CDE_MARK
  1436. };
  1437. /* - DU1 -------------------------------------------------------------------- */
  1438. static const unsigned int du1_rgb666_pins[] = {
  1439. /* R[7:2], G[7:2], B[7:2] */
  1440. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
  1441. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
  1442. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
  1443. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
  1444. RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
  1445. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 20),
  1446. };
  1447. static const unsigned int du1_rgb666_mux[] = {
  1448. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1449. DU1_DR3_MARK, DU1_DR2_MARK,
  1450. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1451. DU1_DG3_MARK, DU1_DG2_MARK,
  1452. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1453. DU1_DB3_MARK, DU1_DB2_MARK,
  1454. };
  1455. static const unsigned int du1_rgb888_pins[] = {
  1456. /* R[7:0], G[7:0], B[7:0] */
  1457. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
  1458. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
  1459. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 17),
  1460. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
  1461. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11),
  1462. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24),
  1463. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  1464. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1465. };
  1466. static const unsigned int du1_rgb888_mux[] = {
  1467. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1468. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1469. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1470. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1471. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1472. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1473. };
  1474. static const unsigned int du1_clk_in_pins[] = {
  1475. /* CLKIN */
  1476. RCAR_GP_PIN(1, 26),
  1477. };
  1478. static const unsigned int du1_clk_in_mux[] = {
  1479. DU1_DOTCLKIN_MARK,
  1480. };
  1481. static const unsigned int du1_clk_out_pins[] = {
  1482. /* CLKOUT */
  1483. RCAR_GP_PIN(1, 27),
  1484. };
  1485. static const unsigned int du1_clk_out_mux[] = {
  1486. DU1_DOTCLKOUT_MARK,
  1487. };
  1488. static const unsigned int du1_sync_0_pins[] = {
  1489. /* VSYNC, HSYNC, DISP */
  1490. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 30),
  1491. };
  1492. static const unsigned int du1_sync_0_mux[] = {
  1493. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1494. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1495. };
  1496. static const unsigned int du1_sync_1_pins[] = {
  1497. /* VSYNC, HSYNC, DISP */
  1498. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 31),
  1499. };
  1500. static const unsigned int du1_sync_1_mux[] = {
  1501. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1502. DU1_DISP_MARK
  1503. };
  1504. static const unsigned int du1_oddf_pins[] = {
  1505. /* ODDF */
  1506. RCAR_GP_PIN(1, 30),
  1507. };
  1508. static const unsigned int du1_oddf_mux[] = {
  1509. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1510. };
  1511. static const unsigned int du1_cde_pins[] = {
  1512. /* CDE */
  1513. RCAR_GP_PIN(2, 0),
  1514. };
  1515. static const unsigned int du1_cde_mux[] = {
  1516. DU1_CDE_MARK
  1517. };
  1518. /* - Ether ------------------------------------------------------------------ */
  1519. static const unsigned int ether_rmii_pins[] = {
  1520. /*
  1521. * ETH_TXD0, ETH_TXD1, ETH_TX_EN, ETH_REFCLK,
  1522. * ETH_RXD0, ETH_RXD1, ETH_CRS_DV, ETH_RX_ER,
  1523. * ETH_MDIO, ETH_MDC
  1524. */
  1525. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 18),
  1526. RCAR_GP_PIN(2, 26),
  1527. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 17),
  1528. RCAR_GP_PIN(2, 19),
  1529. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 28),
  1530. };
  1531. static const unsigned int ether_rmii_mux[] = {
  1532. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1533. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
  1534. ETH_MDIO_MARK, ETH_MDC_MARK,
  1535. };
  1536. static const unsigned int ether_link_pins[] = {
  1537. /* ETH_LINK */
  1538. RCAR_GP_PIN(2, 24),
  1539. };
  1540. static const unsigned int ether_link_mux[] = {
  1541. ETH_LINK_MARK,
  1542. };
  1543. static const unsigned int ether_magic_pins[] = {
  1544. /* ETH_MAGIC */
  1545. RCAR_GP_PIN(2, 25),
  1546. };
  1547. static const unsigned int ether_magic_mux[] = {
  1548. ETH_MAGIC_MARK,
  1549. };
  1550. /* - HSPI0 ------------------------------------------------------------------ */
  1551. static const unsigned int hspi0_pins[] = {
  1552. /* CLK, CS, RX, TX */
  1553. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 25),
  1554. RCAR_GP_PIN(4, 24),
  1555. };
  1556. static const unsigned int hspi0_mux[] = {
  1557. HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
  1558. };
  1559. /* - HSPI1 ------------------------------------------------------------------ */
  1560. static const unsigned int hspi1_pins[] = {
  1561. /* CLK, CS, RX, TX */
  1562. RCAR_GP_PIN(1, 31), RCAR_GP_PIN(1, 26), RCAR_GP_PIN(2, 0),
  1563. RCAR_GP_PIN(1, 30),
  1564. };
  1565. static const unsigned int hspi1_mux[] = {
  1566. HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
  1567. };
  1568. static const unsigned int hspi1_b_pins[] = {
  1569. /* CLK, CS, RX, TX */
  1570. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 29),
  1571. RCAR_GP_PIN(2, 28),
  1572. };
  1573. static const unsigned int hspi1_b_mux[] = {
  1574. HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
  1575. };
  1576. static const unsigned int hspi1_c_pins[] = {
  1577. /* CLK, CS, RX, TX */
  1578. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 16),
  1579. RCAR_GP_PIN(4, 15),
  1580. };
  1581. static const unsigned int hspi1_c_mux[] = {
  1582. HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
  1583. };
  1584. static const unsigned int hspi1_d_pins[] = {
  1585. /* CLK, CS, RX, TX */
  1586. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 8),
  1587. RCAR_GP_PIN(3, 7),
  1588. };
  1589. static const unsigned int hspi1_d_mux[] = {
  1590. HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
  1591. };
  1592. /* - HSPI2 ------------------------------------------------------------------ */
  1593. static const unsigned int hspi2_pins[] = {
  1594. /* CLK, CS, RX, TX */
  1595. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  1596. RCAR_GP_PIN(0, 14),
  1597. };
  1598. static const unsigned int hspi2_mux[] = {
  1599. HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
  1600. };
  1601. static const unsigned int hspi2_b_pins[] = {
  1602. /* CLK, CS, RX, TX */
  1603. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 8),
  1604. RCAR_GP_PIN(0, 6),
  1605. };
  1606. static const unsigned int hspi2_b_mux[] = {
  1607. HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
  1608. };
  1609. /* - I2C1 ------------------------------------------------------------------ */
  1610. static const unsigned int i2c1_pins[] = {
  1611. /* SCL, SDA, */
  1612. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  1613. };
  1614. static const unsigned int i2c1_mux[] = {
  1615. SCL1_MARK, SDA1_MARK,
  1616. };
  1617. static const unsigned int i2c1_b_pins[] = {
  1618. /* SCL, SDA, */
  1619. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
  1620. };
  1621. static const unsigned int i2c1_b_mux[] = {
  1622. SCL1_B_MARK, SDA1_B_MARK,
  1623. };
  1624. static const unsigned int i2c1_c_pins[] = {
  1625. /* SCL, SDA, */
  1626. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  1627. };
  1628. static const unsigned int i2c1_c_mux[] = {
  1629. SCL1_C_MARK, SDA1_C_MARK,
  1630. };
  1631. static const unsigned int i2c1_d_pins[] = {
  1632. /* SCL, SDA, */
  1633. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
  1634. };
  1635. static const unsigned int i2c1_d_mux[] = {
  1636. SCL1_D_MARK, SDA1_D_MARK,
  1637. };
  1638. /* - I2C2 ------------------------------------------------------------------ */
  1639. static const unsigned int i2c2_pins[] = {
  1640. /* SCL, SDA, */
  1641. RCAR_GP_PIN(0, 25), RCAR_GP_PIN(0, 26),
  1642. };
  1643. static const unsigned int i2c2_mux[] = {
  1644. SCL2_MARK, SDA2_MARK,
  1645. };
  1646. static const unsigned int i2c2_b_pins[] = {
  1647. /* SCL, SDA, */
  1648. RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1649. };
  1650. static const unsigned int i2c2_b_mux[] = {
  1651. SCL2_B_MARK, SDA2_B_MARK,
  1652. };
  1653. static const unsigned int i2c2_c_pins[] = {
  1654. /* SCL, SDA */
  1655. RCAR_GP_PIN(0, 31), RCAR_GP_PIN(0, 30),
  1656. };
  1657. static const unsigned int i2c2_c_mux[] = {
  1658. SCL2_C_MARK, SDA2_C_MARK,
  1659. };
  1660. static const unsigned int i2c2_d_pins[] = {
  1661. /* SCL, SDA */
  1662. RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
  1663. };
  1664. static const unsigned int i2c2_d_mux[] = {
  1665. SCL2_D_MARK, SDA2_D_MARK,
  1666. };
  1667. /* - I2C3 ------------------------------------------------------------------ */
  1668. static const unsigned int i2c3_pins[] = {
  1669. /* SCL, SDA, */
  1670. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(2, 30),
  1671. };
  1672. static const unsigned int i2c3_mux[] = {
  1673. SCL3_MARK, SDA3_MARK,
  1674. };
  1675. static const unsigned int i2c3_b_pins[] = {
  1676. /* SCL, SDA, */
  1677. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 30),
  1678. };
  1679. static const unsigned int i2c3_b_mux[] = {
  1680. SCL3_B_MARK, SDA3_B_MARK,
  1681. };
  1682. /* - INTC ------------------------------------------------------------------- */
  1683. static const unsigned int intc_irq0_pins[] = {
  1684. /* IRQ */
  1685. RCAR_GP_PIN(2, 14),
  1686. };
  1687. static const unsigned int intc_irq0_mux[] = {
  1688. IRQ0_MARK,
  1689. };
  1690. static const unsigned int intc_irq0_b_pins[] = {
  1691. /* IRQ */
  1692. RCAR_GP_PIN(4, 13),
  1693. };
  1694. static const unsigned int intc_irq0_b_mux[] = {
  1695. IRQ0_B_MARK,
  1696. };
  1697. static const unsigned int intc_irq1_pins[] = {
  1698. /* IRQ */
  1699. RCAR_GP_PIN(2, 15),
  1700. };
  1701. static const unsigned int intc_irq1_mux[] = {
  1702. IRQ1_MARK,
  1703. };
  1704. static const unsigned int intc_irq1_b_pins[] = {
  1705. /* IRQ */
  1706. RCAR_GP_PIN(4, 14),
  1707. };
  1708. static const unsigned int intc_irq1_b_mux[] = {
  1709. IRQ1_B_MARK,
  1710. };
  1711. static const unsigned int intc_irq2_pins[] = {
  1712. /* IRQ */
  1713. RCAR_GP_PIN(2, 24),
  1714. };
  1715. static const unsigned int intc_irq2_mux[] = {
  1716. IRQ2_MARK,
  1717. };
  1718. static const unsigned int intc_irq2_b_pins[] = {
  1719. /* IRQ */
  1720. RCAR_GP_PIN(4, 15),
  1721. };
  1722. static const unsigned int intc_irq2_b_mux[] = {
  1723. IRQ2_B_MARK,
  1724. };
  1725. static const unsigned int intc_irq3_pins[] = {
  1726. /* IRQ */
  1727. RCAR_GP_PIN(2, 25),
  1728. };
  1729. static const unsigned int intc_irq3_mux[] = {
  1730. IRQ3_MARK,
  1731. };
  1732. static const unsigned int intc_irq3_b_pins[] = {
  1733. /* IRQ */
  1734. RCAR_GP_PIN(4, 16),
  1735. };
  1736. static const unsigned int intc_irq3_b_mux[] = {
  1737. IRQ3_B_MARK,
  1738. };
  1739. /* - LSBC ------------------------------------------------------------------- */
  1740. static const unsigned int lbsc_cs0_pins[] = {
  1741. /* CS */
  1742. RCAR_GP_PIN(0, 13),
  1743. };
  1744. static const unsigned int lbsc_cs0_mux[] = {
  1745. CS0_MARK,
  1746. };
  1747. static const unsigned int lbsc_cs1_pins[] = {
  1748. /* CS */
  1749. RCAR_GP_PIN(0, 14),
  1750. };
  1751. static const unsigned int lbsc_cs1_mux[] = {
  1752. CS1_A26_MARK,
  1753. };
  1754. static const unsigned int lbsc_ex_cs0_pins[] = {
  1755. /* CS */
  1756. RCAR_GP_PIN(0, 15),
  1757. };
  1758. static const unsigned int lbsc_ex_cs0_mux[] = {
  1759. EX_CS0_MARK,
  1760. };
  1761. static const unsigned int lbsc_ex_cs1_pins[] = {
  1762. /* CS */
  1763. RCAR_GP_PIN(0, 16),
  1764. };
  1765. static const unsigned int lbsc_ex_cs1_mux[] = {
  1766. EX_CS1_MARK,
  1767. };
  1768. static const unsigned int lbsc_ex_cs2_pins[] = {
  1769. /* CS */
  1770. RCAR_GP_PIN(0, 17),
  1771. };
  1772. static const unsigned int lbsc_ex_cs2_mux[] = {
  1773. EX_CS2_MARK,
  1774. };
  1775. static const unsigned int lbsc_ex_cs3_pins[] = {
  1776. /* CS */
  1777. RCAR_GP_PIN(0, 18),
  1778. };
  1779. static const unsigned int lbsc_ex_cs3_mux[] = {
  1780. EX_CS3_MARK,
  1781. };
  1782. static const unsigned int lbsc_ex_cs4_pins[] = {
  1783. /* CS */
  1784. RCAR_GP_PIN(0, 19),
  1785. };
  1786. static const unsigned int lbsc_ex_cs4_mux[] = {
  1787. EX_CS4_MARK,
  1788. };
  1789. static const unsigned int lbsc_ex_cs5_pins[] = {
  1790. /* CS */
  1791. RCAR_GP_PIN(0, 20),
  1792. };
  1793. static const unsigned int lbsc_ex_cs5_mux[] = {
  1794. EX_CS5_MARK,
  1795. };
  1796. /* - MMCIF ------------------------------------------------------------------ */
  1797. static const unsigned int mmc0_data1_pins[] = {
  1798. /* D[0] */
  1799. RCAR_GP_PIN(0, 19),
  1800. };
  1801. static const unsigned int mmc0_data1_mux[] = {
  1802. MMC0_D0_MARK,
  1803. };
  1804. static const unsigned int mmc0_data4_pins[] = {
  1805. /* D[0:3] */
  1806. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  1807. RCAR_GP_PIN(0, 2),
  1808. };
  1809. static const unsigned int mmc0_data4_mux[] = {
  1810. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1811. };
  1812. static const unsigned int mmc0_data8_pins[] = {
  1813. /* D[0:7] */
  1814. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  1815. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  1816. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
  1817. };
  1818. static const unsigned int mmc0_data8_mux[] = {
  1819. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1820. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1821. };
  1822. static const unsigned int mmc0_ctrl_pins[] = {
  1823. /* CMD, CLK */
  1824. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
  1825. };
  1826. static const unsigned int mmc0_ctrl_mux[] = {
  1827. MMC0_CMD_MARK, MMC0_CLK_MARK,
  1828. };
  1829. static const unsigned int mmc1_data1_pins[] = {
  1830. /* D[0] */
  1831. RCAR_GP_PIN(2, 8),
  1832. };
  1833. static const unsigned int mmc1_data1_mux[] = {
  1834. MMC1_D0_MARK,
  1835. };
  1836. static const unsigned int mmc1_data4_pins[] = {
  1837. /* D[0:3] */
  1838. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1839. RCAR_GP_PIN(2, 11),
  1840. };
  1841. static const unsigned int mmc1_data4_mux[] = {
  1842. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1843. };
  1844. static const unsigned int mmc1_data8_pins[] = {
  1845. /* D[0:7] */
  1846. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1847. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  1848. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1849. };
  1850. static const unsigned int mmc1_data8_mux[] = {
  1851. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1852. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  1853. };
  1854. static const unsigned int mmc1_ctrl_pins[] = {
  1855. /* CMD, CLK */
  1856. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 1),
  1857. };
  1858. static const unsigned int mmc1_ctrl_mux[] = {
  1859. MMC1_CMD_MARK, MMC1_CLK_MARK,
  1860. };
  1861. /* - SCIF0 ------------------------------------------------------------------ */
  1862. static const unsigned int scif0_data_pins[] = {
  1863. /* RXD, TXD */
  1864. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  1865. };
  1866. static const unsigned int scif0_data_mux[] = {
  1867. RX0_MARK, TX0_MARK,
  1868. };
  1869. static const unsigned int scif0_clk_pins[] = {
  1870. /* SCK */
  1871. RCAR_GP_PIN(4, 28),
  1872. };
  1873. static const unsigned int scif0_clk_mux[] = {
  1874. SCK0_MARK,
  1875. };
  1876. static const unsigned int scif0_ctrl_pins[] = {
  1877. /* RTS, CTS */
  1878. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22),
  1879. };
  1880. static const unsigned int scif0_ctrl_mux[] = {
  1881. RTS0_TANS_MARK, CTS0_MARK,
  1882. };
  1883. static const unsigned int scif0_data_b_pins[] = {
  1884. /* RXD, TXD */
  1885. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
  1886. };
  1887. static const unsigned int scif0_data_b_mux[] = {
  1888. RX0_B_MARK, TX0_B_MARK,
  1889. };
  1890. static const unsigned int scif0_clk_b_pins[] = {
  1891. /* SCK */
  1892. RCAR_GP_PIN(1, 1),
  1893. };
  1894. static const unsigned int scif0_clk_b_mux[] = {
  1895. SCK0_B_MARK,
  1896. };
  1897. static const unsigned int scif0_ctrl_b_pins[] = {
  1898. /* RTS, CTS */
  1899. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
  1900. };
  1901. static const unsigned int scif0_ctrl_b_mux[] = {
  1902. RTS0_B_TANS_B_MARK, CTS0_B_MARK,
  1903. };
  1904. static const unsigned int scif0_data_c_pins[] = {
  1905. /* RXD, TXD */
  1906. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1907. };
  1908. static const unsigned int scif0_data_c_mux[] = {
  1909. RX0_C_MARK, TX0_C_MARK,
  1910. };
  1911. static const unsigned int scif0_clk_c_pins[] = {
  1912. /* SCK */
  1913. RCAR_GP_PIN(4, 17),
  1914. };
  1915. static const unsigned int scif0_clk_c_mux[] = {
  1916. SCK0_C_MARK,
  1917. };
  1918. static const unsigned int scif0_ctrl_c_pins[] = {
  1919. /* RTS, CTS */
  1920. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1921. };
  1922. static const unsigned int scif0_ctrl_c_mux[] = {
  1923. RTS0_C_TANS_C_MARK, CTS0_C_MARK,
  1924. };
  1925. static const unsigned int scif0_data_d_pins[] = {
  1926. /* RXD, TXD */
  1927. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  1928. };
  1929. static const unsigned int scif0_data_d_mux[] = {
  1930. RX0_D_MARK, TX0_D_MARK,
  1931. };
  1932. static const unsigned int scif0_clk_d_pins[] = {
  1933. /* SCK */
  1934. RCAR_GP_PIN(1, 18),
  1935. };
  1936. static const unsigned int scif0_clk_d_mux[] = {
  1937. SCK0_D_MARK,
  1938. };
  1939. static const unsigned int scif0_ctrl_d_pins[] = {
  1940. /* RTS, CTS */
  1941. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 3),
  1942. };
  1943. static const unsigned int scif0_ctrl_d_mux[] = {
  1944. RTS0_D_TANS_D_MARK, CTS0_D_MARK,
  1945. };
  1946. /* - SCIF1 ------------------------------------------------------------------ */
  1947. static const unsigned int scif1_data_pins[] = {
  1948. /* RXD, TXD */
  1949. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1950. };
  1951. static const unsigned int scif1_data_mux[] = {
  1952. RX1_MARK, TX1_MARK,
  1953. };
  1954. static const unsigned int scif1_clk_pins[] = {
  1955. /* SCK */
  1956. RCAR_GP_PIN(4, 17),
  1957. };
  1958. static const unsigned int scif1_clk_mux[] = {
  1959. SCK1_MARK,
  1960. };
  1961. static const unsigned int scif1_ctrl_pins[] = {
  1962. /* RTS, CTS */
  1963. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  1964. };
  1965. static const unsigned int scif1_ctrl_mux[] = {
  1966. RTS1_TANS_MARK, CTS1_MARK,
  1967. };
  1968. static const unsigned int scif1_data_b_pins[] = {
  1969. /* RXD, TXD */
  1970. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 18),
  1971. };
  1972. static const unsigned int scif1_data_b_mux[] = {
  1973. RX1_B_MARK, TX1_B_MARK,
  1974. };
  1975. static const unsigned int scif1_clk_b_pins[] = {
  1976. /* SCK */
  1977. RCAR_GP_PIN(3, 17),
  1978. };
  1979. static const unsigned int scif1_clk_b_mux[] = {
  1980. SCK1_B_MARK,
  1981. };
  1982. static const unsigned int scif1_ctrl_b_pins[] = {
  1983. /* RTS, CTS */
  1984. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  1985. };
  1986. static const unsigned int scif1_ctrl_b_mux[] = {
  1987. RTS1_B_TANS_B_MARK, CTS1_B_MARK,
  1988. };
  1989. static const unsigned int scif1_data_c_pins[] = {
  1990. /* RXD, TXD */
  1991. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1992. };
  1993. static const unsigned int scif1_data_c_mux[] = {
  1994. RX1_C_MARK, TX1_C_MARK,
  1995. };
  1996. static const unsigned int scif1_clk_c_pins[] = {
  1997. /* SCK */
  1998. RCAR_GP_PIN(2, 22),
  1999. };
  2000. static const unsigned int scif1_clk_c_mux[] = {
  2001. SCK1_C_MARK,
  2002. };
  2003. static const unsigned int scif1_ctrl_c_pins[] = {
  2004. /* RTS, CTS */
  2005. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  2006. };
  2007. static const unsigned int scif1_ctrl_c_mux[] = {
  2008. RTS1_C_TANS_C_MARK, CTS1_C_MARK,
  2009. };
  2010. /* - SCIF2 ------------------------------------------------------------------ */
  2011. static const unsigned int scif2_data_pins[] = {
  2012. /* RXD, TXD */
  2013. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 9),
  2014. };
  2015. static const unsigned int scif2_data_mux[] = {
  2016. RX2_MARK, TX2_MARK,
  2017. };
  2018. static const unsigned int scif2_clk_pins[] = {
  2019. /* SCK */
  2020. RCAR_GP_PIN(3, 11),
  2021. };
  2022. static const unsigned int scif2_clk_mux[] = {
  2023. SCK2_MARK,
  2024. };
  2025. static const unsigned int scif2_data_b_pins[] = {
  2026. /* RXD, TXD */
  2027. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 23),
  2028. };
  2029. static const unsigned int scif2_data_b_mux[] = {
  2030. RX2_B_MARK, TX2_B_MARK,
  2031. };
  2032. static const unsigned int scif2_clk_b_pins[] = {
  2033. /* SCK */
  2034. RCAR_GP_PIN(3, 22),
  2035. };
  2036. static const unsigned int scif2_clk_b_mux[] = {
  2037. SCK2_B_MARK,
  2038. };
  2039. static const unsigned int scif2_data_c_pins[] = {
  2040. /* RXD, TXD */
  2041. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(0, 31),
  2042. };
  2043. static const unsigned int scif2_data_c_mux[] = {
  2044. RX2_C_MARK, TX2_C_MARK,
  2045. };
  2046. static const unsigned int scif2_clk_c_pins[] = {
  2047. /* SCK */
  2048. RCAR_GP_PIN(1, 0),
  2049. };
  2050. static const unsigned int scif2_clk_c_mux[] = {
  2051. SCK2_C_MARK,
  2052. };
  2053. static const unsigned int scif2_data_d_pins[] = {
  2054. /* RXD, TXD */
  2055. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
  2056. };
  2057. static const unsigned int scif2_data_d_mux[] = {
  2058. RX2_D_MARK, TX2_D_MARK,
  2059. };
  2060. static const unsigned int scif2_clk_d_pins[] = {
  2061. /* SCK */
  2062. RCAR_GP_PIN(1, 31),
  2063. };
  2064. static const unsigned int scif2_clk_d_mux[] = {
  2065. SCK2_D_MARK,
  2066. };
  2067. static const unsigned int scif2_data_e_pins[] = {
  2068. /* RXD, TXD */
  2069. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
  2070. };
  2071. static const unsigned int scif2_data_e_mux[] = {
  2072. RX2_E_MARK, TX2_E_MARK,
  2073. };
  2074. /* - SCIF3 ------------------------------------------------------------------ */
  2075. static const unsigned int scif3_data_pins[] = {
  2076. /* RXD, TXD */
  2077. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
  2078. };
  2079. static const unsigned int scif3_data_mux[] = {
  2080. RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
  2081. };
  2082. static const unsigned int scif3_clk_pins[] = {
  2083. /* SCK */
  2084. RCAR_GP_PIN(4, 7),
  2085. };
  2086. static const unsigned int scif3_clk_mux[] = {
  2087. SCK3_MARK,
  2088. };
  2089. static const unsigned int scif3_data_b_pins[] = {
  2090. /* RXD, TXD */
  2091. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
  2092. };
  2093. static const unsigned int scif3_data_b_mux[] = {
  2094. RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
  2095. };
  2096. static const unsigned int scif3_data_c_pins[] = {
  2097. /* RXD, TXD */
  2098. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 12),
  2099. };
  2100. static const unsigned int scif3_data_c_mux[] = {
  2101. RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
  2102. };
  2103. static const unsigned int scif3_data_d_pins[] = {
  2104. /* RXD, TXD */
  2105. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 29),
  2106. };
  2107. static const unsigned int scif3_data_d_mux[] = {
  2108. RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
  2109. };
  2110. static const unsigned int scif3_data_e_pins[] = {
  2111. /* RXD, TXD */
  2112. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  2113. };
  2114. static const unsigned int scif3_data_e_mux[] = {
  2115. RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
  2116. };
  2117. static const unsigned int scif3_clk_e_pins[] = {
  2118. /* SCK */
  2119. RCAR_GP_PIN(1, 10),
  2120. };
  2121. static const unsigned int scif3_clk_e_mux[] = {
  2122. SCK3_E_MARK,
  2123. };
  2124. /* - SCIF4 ------------------------------------------------------------------ */
  2125. static const unsigned int scif4_data_pins[] = {
  2126. /* RXD, TXD */
  2127. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 26),
  2128. };
  2129. static const unsigned int scif4_data_mux[] = {
  2130. RX4_MARK, TX4_MARK,
  2131. };
  2132. static const unsigned int scif4_clk_pins[] = {
  2133. /* SCK */
  2134. RCAR_GP_PIN(3, 25),
  2135. };
  2136. static const unsigned int scif4_clk_mux[] = {
  2137. SCK4_MARK,
  2138. };
  2139. static const unsigned int scif4_data_b_pins[] = {
  2140. /* RXD, TXD */
  2141. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  2142. };
  2143. static const unsigned int scif4_data_b_mux[] = {
  2144. RX4_B_MARK, TX4_B_MARK,
  2145. };
  2146. static const unsigned int scif4_clk_b_pins[] = {
  2147. /* SCK */
  2148. RCAR_GP_PIN(3, 16),
  2149. };
  2150. static const unsigned int scif4_clk_b_mux[] = {
  2151. SCK4_B_MARK,
  2152. };
  2153. static const unsigned int scif4_data_c_pins[] = {
  2154. /* RXD, TXD */
  2155. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  2156. };
  2157. static const unsigned int scif4_data_c_mux[] = {
  2158. RX4_C_MARK, TX4_C_MARK,
  2159. };
  2160. static const unsigned int scif4_data_d_pins[] = {
  2161. /* RXD, TXD */
  2162. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  2163. };
  2164. static const unsigned int scif4_data_d_mux[] = {
  2165. RX4_D_MARK, TX4_D_MARK,
  2166. };
  2167. /* - SCIF5 ------------------------------------------------------------------ */
  2168. static const unsigned int scif5_data_pins[] = {
  2169. /* RXD, TXD */
  2170. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  2171. };
  2172. static const unsigned int scif5_data_mux[] = {
  2173. RX5_MARK, TX5_MARK,
  2174. };
  2175. static const unsigned int scif5_clk_pins[] = {
  2176. /* SCK */
  2177. RCAR_GP_PIN(1, 11),
  2178. };
  2179. static const unsigned int scif5_clk_mux[] = {
  2180. SCK5_MARK,
  2181. };
  2182. static const unsigned int scif5_data_b_pins[] = {
  2183. /* RXD, TXD */
  2184. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
  2185. };
  2186. static const unsigned int scif5_data_b_mux[] = {
  2187. RX5_B_MARK, TX5_B_MARK,
  2188. };
  2189. static const unsigned int scif5_clk_b_pins[] = {
  2190. /* SCK */
  2191. RCAR_GP_PIN(0, 19),
  2192. };
  2193. static const unsigned int scif5_clk_b_mux[] = {
  2194. SCK5_B_MARK,
  2195. };
  2196. static const unsigned int scif5_data_c_pins[] = {
  2197. /* RXD, TXD */
  2198. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23),
  2199. };
  2200. static const unsigned int scif5_data_c_mux[] = {
  2201. RX5_C_MARK, TX5_C_MARK,
  2202. };
  2203. static const unsigned int scif5_clk_c_pins[] = {
  2204. /* SCK */
  2205. RCAR_GP_PIN(0, 28),
  2206. };
  2207. static const unsigned int scif5_clk_c_mux[] = {
  2208. SCK5_C_MARK,
  2209. };
  2210. static const unsigned int scif5_data_d_pins[] = {
  2211. /* RXD, TXD */
  2212. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6),
  2213. };
  2214. static const unsigned int scif5_data_d_mux[] = {
  2215. RX5_D_MARK, TX5_D_MARK,
  2216. };
  2217. static const unsigned int scif5_clk_d_pins[] = {
  2218. /* SCK */
  2219. RCAR_GP_PIN(0, 7),
  2220. };
  2221. static const unsigned int scif5_clk_d_mux[] = {
  2222. SCK5_D_MARK,
  2223. };
  2224. /* - SCIF Clock ------------------------------------------------------------- */
  2225. static const unsigned int scif_clk_pins[] = {
  2226. /* SCIF_CLK */
  2227. RCAR_GP_PIN(4, 28),
  2228. };
  2229. static const unsigned int scif_clk_mux[] = {
  2230. SCIF_CLK_MARK,
  2231. };
  2232. static const unsigned int scif_clk_b_pins[] = {
  2233. /* SCIF_CLK */
  2234. RCAR_GP_PIN(4, 5),
  2235. };
  2236. static const unsigned int scif_clk_b_mux[] = {
  2237. SCIF_CLK_B_MARK,
  2238. };
  2239. static const unsigned int scif_clk_c_pins[] = {
  2240. /* SCIF_CLK */
  2241. RCAR_GP_PIN(4, 18),
  2242. };
  2243. static const unsigned int scif_clk_c_mux[] = {
  2244. SCIF_CLK_C_MARK,
  2245. };
  2246. static const unsigned int scif_clk_d_pins[] = {
  2247. /* SCIF_CLK */
  2248. RCAR_GP_PIN(2, 29),
  2249. };
  2250. static const unsigned int scif_clk_d_mux[] = {
  2251. SCIF_CLK_D_MARK,
  2252. };
  2253. /* - SDHI0 ------------------------------------------------------------------ */
  2254. static const unsigned int sdhi0_data1_pins[] = {
  2255. /* D0 */
  2256. RCAR_GP_PIN(3, 21),
  2257. };
  2258. static const unsigned int sdhi0_data1_mux[] = {
  2259. SD0_DAT0_MARK,
  2260. };
  2261. static const unsigned int sdhi0_data4_pins[] = {
  2262. /* D[0:3] */
  2263. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2264. RCAR_GP_PIN(3, 24),
  2265. };
  2266. static const unsigned int sdhi0_data4_mux[] = {
  2267. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2268. };
  2269. static const unsigned int sdhi0_ctrl_pins[] = {
  2270. /* CMD, CLK */
  2271. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 17),
  2272. };
  2273. static const unsigned int sdhi0_ctrl_mux[] = {
  2274. SD0_CMD_MARK, SD0_CLK_MARK,
  2275. };
  2276. static const unsigned int sdhi0_cd_pins[] = {
  2277. /* CD */
  2278. RCAR_GP_PIN(3, 19),
  2279. };
  2280. static const unsigned int sdhi0_cd_mux[] = {
  2281. SD0_CD_MARK,
  2282. };
  2283. static const unsigned int sdhi0_wp_pins[] = {
  2284. /* WP */
  2285. RCAR_GP_PIN(3, 20),
  2286. };
  2287. static const unsigned int sdhi0_wp_mux[] = {
  2288. SD0_WP_MARK,
  2289. };
  2290. /* - SDHI1 ------------------------------------------------------------------ */
  2291. static const unsigned int sdhi1_data1_pins[] = {
  2292. /* D0 */
  2293. RCAR_GP_PIN(0, 19),
  2294. };
  2295. static const unsigned int sdhi1_data1_mux[] = {
  2296. SD1_DAT0_MARK,
  2297. };
  2298. static const unsigned int sdhi1_data4_pins[] = {
  2299. /* D[0:3] */
  2300. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  2301. RCAR_GP_PIN(0, 2),
  2302. };
  2303. static const unsigned int sdhi1_data4_mux[] = {
  2304. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2305. };
  2306. static const unsigned int sdhi1_ctrl_pins[] = {
  2307. /* CMD, CLK */
  2308. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
  2309. };
  2310. static const unsigned int sdhi1_ctrl_mux[] = {
  2311. SD1_CMD_MARK, SD1_CLK_MARK,
  2312. };
  2313. static const unsigned int sdhi1_cd_pins[] = {
  2314. /* CD */
  2315. RCAR_GP_PIN(0, 10),
  2316. };
  2317. static const unsigned int sdhi1_cd_mux[] = {
  2318. SD1_CD_MARK,
  2319. };
  2320. static const unsigned int sdhi1_wp_pins[] = {
  2321. /* WP */
  2322. RCAR_GP_PIN(0, 11),
  2323. };
  2324. static const unsigned int sdhi1_wp_mux[] = {
  2325. SD1_WP_MARK,
  2326. };
  2327. /* - SDHI2 ------------------------------------------------------------------ */
  2328. static const unsigned int sdhi2_data1_pins[] = {
  2329. /* D0 */
  2330. RCAR_GP_PIN(3, 1),
  2331. };
  2332. static const unsigned int sdhi2_data1_mux[] = {
  2333. SD2_DAT0_MARK,
  2334. };
  2335. static const unsigned int sdhi2_data4_pins[] = {
  2336. /* D[0:3] */
  2337. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2338. RCAR_GP_PIN(3, 4),
  2339. };
  2340. static const unsigned int sdhi2_data4_mux[] = {
  2341. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2342. };
  2343. static const unsigned int sdhi2_ctrl_pins[] = {
  2344. /* CMD, CLK */
  2345. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  2346. };
  2347. static const unsigned int sdhi2_ctrl_mux[] = {
  2348. SD2_CMD_MARK, SD2_CLK_MARK,
  2349. };
  2350. static const unsigned int sdhi2_cd_pins[] = {
  2351. /* CD */
  2352. RCAR_GP_PIN(3, 7),
  2353. };
  2354. static const unsigned int sdhi2_cd_mux[] = {
  2355. SD2_CD_MARK,
  2356. };
  2357. static const unsigned int sdhi2_wp_pins[] = {
  2358. /* WP */
  2359. RCAR_GP_PIN(3, 8),
  2360. };
  2361. static const unsigned int sdhi2_wp_mux[] = {
  2362. SD2_WP_MARK,
  2363. };
  2364. /* - SDHI3 ------------------------------------------------------------------ */
  2365. static const unsigned int sdhi3_data1_pins[] = {
  2366. /* D0 */
  2367. RCAR_GP_PIN(1, 18),
  2368. };
  2369. static const unsigned int sdhi3_data1_mux[] = {
  2370. SD3_DAT0_MARK,
  2371. };
  2372. static const unsigned int sdhi3_data4_pins[] = {
  2373. /* D[0:3] */
  2374. RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 20),
  2375. RCAR_GP_PIN(1, 21),
  2376. };
  2377. static const unsigned int sdhi3_data4_mux[] = {
  2378. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2379. };
  2380. static const unsigned int sdhi3_ctrl_pins[] = {
  2381. /* CMD, CLK */
  2382. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  2383. };
  2384. static const unsigned int sdhi3_ctrl_mux[] = {
  2385. SD3_CMD_MARK, SD3_CLK_MARK,
  2386. };
  2387. static const unsigned int sdhi3_cd_pins[] = {
  2388. /* CD */
  2389. RCAR_GP_PIN(1, 30),
  2390. };
  2391. static const unsigned int sdhi3_cd_mux[] = {
  2392. SD3_CD_MARK,
  2393. };
  2394. static const unsigned int sdhi3_wp_pins[] = {
  2395. /* WP */
  2396. RCAR_GP_PIN(2, 0),
  2397. };
  2398. static const unsigned int sdhi3_wp_mux[] = {
  2399. SD3_WP_MARK,
  2400. };
  2401. /* - USB0 ------------------------------------------------------------------- */
  2402. static const unsigned int usb0_pins[] = {
  2403. /* PENC */
  2404. RCAR_GP_PIN(4, 26),
  2405. };
  2406. static const unsigned int usb0_mux[] = {
  2407. USB_PENC0_MARK,
  2408. };
  2409. static const unsigned int usb0_ovc_pins[] = {
  2410. /* USB_OVC */
  2411. RCAR_GP_PIN(4, 22),
  2412. };
  2413. static const unsigned int usb0_ovc_mux[] = {
  2414. USB_OVC0_MARK,
  2415. };
  2416. /* - USB1 ------------------------------------------------------------------- */
  2417. static const unsigned int usb1_pins[] = {
  2418. /* PENC */
  2419. RCAR_GP_PIN(4, 27),
  2420. };
  2421. static const unsigned int usb1_mux[] = {
  2422. USB_PENC1_MARK,
  2423. };
  2424. static const unsigned int usb1_ovc_pins[] = {
  2425. /* USB_OVC */
  2426. RCAR_GP_PIN(4, 24),
  2427. };
  2428. static const unsigned int usb1_ovc_mux[] = {
  2429. USB_OVC1_MARK,
  2430. };
  2431. /* - USB2 ------------------------------------------------------------------- */
  2432. static const unsigned int usb2_pins[] = {
  2433. /* PENC */
  2434. RCAR_GP_PIN(4, 28),
  2435. };
  2436. static const unsigned int usb2_mux[] = {
  2437. USB_PENC2_MARK,
  2438. };
  2439. static const unsigned int usb2_ovc_pins[] = {
  2440. /* USB_OVC */
  2441. RCAR_GP_PIN(3, 29),
  2442. };
  2443. static const unsigned int usb2_ovc_mux[] = {
  2444. USB_OVC2_MARK,
  2445. };
  2446. /* - VIN0 ------------------------------------------------------------------- */
  2447. static const unsigned int vin0_data8_pins[] = {
  2448. /* D[0:7] */
  2449. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2450. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2451. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2452. };
  2453. static const unsigned int vin0_data8_mux[] = {
  2454. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
  2455. VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  2456. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  2457. };
  2458. static const unsigned int vin0_clk_pins[] = {
  2459. /* CLK */
  2460. RCAR_GP_PIN(2, 1),
  2461. };
  2462. static const unsigned int vin0_clk_mux[] = {
  2463. VI0_CLK_MARK,
  2464. };
  2465. static const unsigned int vin0_sync_pins[] = {
  2466. /* HSYNC, VSYNC */
  2467. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2468. };
  2469. static const unsigned int vin0_sync_mux[] = {
  2470. VI0_HSYNC_MARK, VI0_VSYNC_MARK,
  2471. };
  2472. /* - VIN1 ------------------------------------------------------------------- */
  2473. static const unsigned int vin1_data8_pins[] = {
  2474. /* D[0:7] */
  2475. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2476. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  2477. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  2478. };
  2479. static const unsigned int vin1_data8_mux[] = {
  2480. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
  2481. VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  2482. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  2483. };
  2484. static const unsigned int vin1_clk_pins[] = {
  2485. /* CLK */
  2486. RCAR_GP_PIN(2, 30),
  2487. };
  2488. static const unsigned int vin1_clk_mux[] = {
  2489. VI1_CLK_MARK,
  2490. };
  2491. static const unsigned int vin1_sync_pins[] = {
  2492. /* HSYNC, VSYNC */
  2493. RCAR_GP_PIN(2, 31), RCAR_GP_PIN(3, 0),
  2494. };
  2495. static const unsigned int vin1_sync_mux[] = {
  2496. VI1_HSYNC_MARK, VI1_VSYNC_MARK,
  2497. };
  2498. /* - VIN2 ------------------------------------------------------------------- */
  2499. static const unsigned int vin2_data8_pins[] = {
  2500. /* D[0:7] */
  2501. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  2502. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  2503. RCAR_GP_PIN(1, 31), RCAR_GP_PIN(2, 0),
  2504. };
  2505. static const unsigned int vin2_data8_mux[] = {
  2506. VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK, VI2_DATA2_VI2_B2_MARK,
  2507. VI2_DATA3_VI2_B3_MARK, VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
  2508. VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
  2509. };
  2510. static const unsigned int vin2_clk_pins[] = {
  2511. /* CLK */
  2512. RCAR_GP_PIN(1, 30),
  2513. };
  2514. static const unsigned int vin2_clk_mux[] = {
  2515. VI2_CLK_MARK,
  2516. };
  2517. static const unsigned int vin2_sync_pins[] = {
  2518. /* HSYNC, VSYNC */
  2519. RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
  2520. };
  2521. static const unsigned int vin2_sync_mux[] = {
  2522. VI2_HSYNC_MARK, VI2_VSYNC_MARK,
  2523. };
  2524. /* - VIN3 ------------------------------------------------------------------- */
  2525. static const unsigned int vin3_data8_pins[] = {
  2526. /* D[0:7] */
  2527. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2528. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  2529. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  2530. };
  2531. static const unsigned int vin3_data8_mux[] = {
  2532. VI3_DATA0_MARK, VI3_DATA1_MARK, VI3_DATA2_MARK,
  2533. VI3_DATA3_MARK, VI3_DATA4_MARK, VI3_DATA5_MARK,
  2534. VI3_DATA6_MARK, VI3_DATA7_MARK,
  2535. };
  2536. static const unsigned int vin3_clk_pins[] = {
  2537. /* CLK */
  2538. RCAR_GP_PIN(2, 31),
  2539. };
  2540. static const unsigned int vin3_clk_mux[] = {
  2541. VI3_CLK_MARK,
  2542. };
  2543. static const unsigned int vin3_sync_pins[] = {
  2544. /* HSYNC, VSYNC */
  2545. RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
  2546. };
  2547. static const unsigned int vin3_sync_mux[] = {
  2548. VI3_HSYNC_MARK, VI3_VSYNC_MARK,
  2549. };
  2550. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2551. SH_PFC_PIN_GROUP(du0_rgb666),
  2552. SH_PFC_PIN_GROUP(du0_rgb888),
  2553. SH_PFC_PIN_GROUP(du0_clk_in),
  2554. SH_PFC_PIN_GROUP(du0_clk_out_0),
  2555. SH_PFC_PIN_GROUP(du0_clk_out_1),
  2556. SH_PFC_PIN_GROUP(du0_sync_0),
  2557. SH_PFC_PIN_GROUP(du0_sync_1),
  2558. SH_PFC_PIN_GROUP(du0_oddf),
  2559. SH_PFC_PIN_GROUP(du0_cde),
  2560. SH_PFC_PIN_GROUP(du1_rgb666),
  2561. SH_PFC_PIN_GROUP(du1_rgb888),
  2562. SH_PFC_PIN_GROUP(du1_clk_in),
  2563. SH_PFC_PIN_GROUP(du1_clk_out),
  2564. SH_PFC_PIN_GROUP(du1_sync_0),
  2565. SH_PFC_PIN_GROUP(du1_sync_1),
  2566. SH_PFC_PIN_GROUP(du1_oddf),
  2567. SH_PFC_PIN_GROUP(du1_cde),
  2568. SH_PFC_PIN_GROUP(ether_rmii),
  2569. SH_PFC_PIN_GROUP(ether_link),
  2570. SH_PFC_PIN_GROUP(ether_magic),
  2571. SH_PFC_PIN_GROUP(hspi0),
  2572. SH_PFC_PIN_GROUP(hspi1),
  2573. SH_PFC_PIN_GROUP(hspi1_b),
  2574. SH_PFC_PIN_GROUP(hspi1_c),
  2575. SH_PFC_PIN_GROUP(hspi1_d),
  2576. SH_PFC_PIN_GROUP(hspi2),
  2577. SH_PFC_PIN_GROUP(hspi2_b),
  2578. SH_PFC_PIN_GROUP(i2c1),
  2579. SH_PFC_PIN_GROUP(i2c1_b),
  2580. SH_PFC_PIN_GROUP(i2c1_c),
  2581. SH_PFC_PIN_GROUP(i2c1_d),
  2582. SH_PFC_PIN_GROUP(i2c2),
  2583. SH_PFC_PIN_GROUP(i2c2_b),
  2584. SH_PFC_PIN_GROUP(i2c2_c),
  2585. SH_PFC_PIN_GROUP(i2c2_d),
  2586. SH_PFC_PIN_GROUP(i2c3),
  2587. SH_PFC_PIN_GROUP(i2c3_b),
  2588. SH_PFC_PIN_GROUP(intc_irq0),
  2589. SH_PFC_PIN_GROUP(intc_irq0_b),
  2590. SH_PFC_PIN_GROUP(intc_irq1),
  2591. SH_PFC_PIN_GROUP(intc_irq1_b),
  2592. SH_PFC_PIN_GROUP(intc_irq2),
  2593. SH_PFC_PIN_GROUP(intc_irq2_b),
  2594. SH_PFC_PIN_GROUP(intc_irq3),
  2595. SH_PFC_PIN_GROUP(intc_irq3_b),
  2596. SH_PFC_PIN_GROUP(lbsc_cs0),
  2597. SH_PFC_PIN_GROUP(lbsc_cs1),
  2598. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  2599. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  2600. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  2601. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  2602. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  2603. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  2604. SH_PFC_PIN_GROUP(mmc0_data1),
  2605. SH_PFC_PIN_GROUP(mmc0_data4),
  2606. SH_PFC_PIN_GROUP(mmc0_data8),
  2607. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2608. SH_PFC_PIN_GROUP(mmc1_data1),
  2609. SH_PFC_PIN_GROUP(mmc1_data4),
  2610. SH_PFC_PIN_GROUP(mmc1_data8),
  2611. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2612. SH_PFC_PIN_GROUP(scif0_data),
  2613. SH_PFC_PIN_GROUP(scif0_clk),
  2614. SH_PFC_PIN_GROUP(scif0_ctrl),
  2615. SH_PFC_PIN_GROUP(scif0_data_b),
  2616. SH_PFC_PIN_GROUP(scif0_clk_b),
  2617. SH_PFC_PIN_GROUP(scif0_ctrl_b),
  2618. SH_PFC_PIN_GROUP(scif0_data_c),
  2619. SH_PFC_PIN_GROUP(scif0_clk_c),
  2620. SH_PFC_PIN_GROUP(scif0_ctrl_c),
  2621. SH_PFC_PIN_GROUP(scif0_data_d),
  2622. SH_PFC_PIN_GROUP(scif0_clk_d),
  2623. SH_PFC_PIN_GROUP(scif0_ctrl_d),
  2624. SH_PFC_PIN_GROUP(scif1_data),
  2625. SH_PFC_PIN_GROUP(scif1_clk),
  2626. SH_PFC_PIN_GROUP(scif1_ctrl),
  2627. SH_PFC_PIN_GROUP(scif1_data_b),
  2628. SH_PFC_PIN_GROUP(scif1_clk_b),
  2629. SH_PFC_PIN_GROUP(scif1_ctrl_b),
  2630. SH_PFC_PIN_GROUP(scif1_data_c),
  2631. SH_PFC_PIN_GROUP(scif1_clk_c),
  2632. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  2633. SH_PFC_PIN_GROUP(scif2_data),
  2634. SH_PFC_PIN_GROUP(scif2_clk),
  2635. SH_PFC_PIN_GROUP(scif2_data_b),
  2636. SH_PFC_PIN_GROUP(scif2_clk_b),
  2637. SH_PFC_PIN_GROUP(scif2_data_c),
  2638. SH_PFC_PIN_GROUP(scif2_clk_c),
  2639. SH_PFC_PIN_GROUP(scif2_data_d),
  2640. SH_PFC_PIN_GROUP(scif2_clk_d),
  2641. SH_PFC_PIN_GROUP(scif2_data_e),
  2642. SH_PFC_PIN_GROUP(scif3_data),
  2643. SH_PFC_PIN_GROUP(scif3_clk),
  2644. SH_PFC_PIN_GROUP(scif3_data_b),
  2645. SH_PFC_PIN_GROUP(scif3_data_c),
  2646. SH_PFC_PIN_GROUP(scif3_data_d),
  2647. SH_PFC_PIN_GROUP(scif3_data_e),
  2648. SH_PFC_PIN_GROUP(scif3_clk_e),
  2649. SH_PFC_PIN_GROUP(scif4_data),
  2650. SH_PFC_PIN_GROUP(scif4_clk),
  2651. SH_PFC_PIN_GROUP(scif4_data_b),
  2652. SH_PFC_PIN_GROUP(scif4_clk_b),
  2653. SH_PFC_PIN_GROUP(scif4_data_c),
  2654. SH_PFC_PIN_GROUP(scif4_data_d),
  2655. SH_PFC_PIN_GROUP(scif5_data),
  2656. SH_PFC_PIN_GROUP(scif5_clk),
  2657. SH_PFC_PIN_GROUP(scif5_data_b),
  2658. SH_PFC_PIN_GROUP(scif5_clk_b),
  2659. SH_PFC_PIN_GROUP(scif5_data_c),
  2660. SH_PFC_PIN_GROUP(scif5_clk_c),
  2661. SH_PFC_PIN_GROUP(scif5_data_d),
  2662. SH_PFC_PIN_GROUP(scif5_clk_d),
  2663. SH_PFC_PIN_GROUP(scif_clk),
  2664. SH_PFC_PIN_GROUP(scif_clk_b),
  2665. SH_PFC_PIN_GROUP(scif_clk_c),
  2666. SH_PFC_PIN_GROUP(scif_clk_d),
  2667. SH_PFC_PIN_GROUP(sdhi0_data1),
  2668. SH_PFC_PIN_GROUP(sdhi0_data4),
  2669. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2670. SH_PFC_PIN_GROUP(sdhi0_cd),
  2671. SH_PFC_PIN_GROUP(sdhi0_wp),
  2672. SH_PFC_PIN_GROUP(sdhi1_data1),
  2673. SH_PFC_PIN_GROUP(sdhi1_data4),
  2674. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2675. SH_PFC_PIN_GROUP(sdhi1_cd),
  2676. SH_PFC_PIN_GROUP(sdhi1_wp),
  2677. SH_PFC_PIN_GROUP(sdhi2_data1),
  2678. SH_PFC_PIN_GROUP(sdhi2_data4),
  2679. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2680. SH_PFC_PIN_GROUP(sdhi2_cd),
  2681. SH_PFC_PIN_GROUP(sdhi2_wp),
  2682. SH_PFC_PIN_GROUP(sdhi3_data1),
  2683. SH_PFC_PIN_GROUP(sdhi3_data4),
  2684. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  2685. SH_PFC_PIN_GROUP(sdhi3_cd),
  2686. SH_PFC_PIN_GROUP(sdhi3_wp),
  2687. SH_PFC_PIN_GROUP(usb0),
  2688. SH_PFC_PIN_GROUP(usb0_ovc),
  2689. SH_PFC_PIN_GROUP(usb1),
  2690. SH_PFC_PIN_GROUP(usb1_ovc),
  2691. SH_PFC_PIN_GROUP(usb2),
  2692. SH_PFC_PIN_GROUP(usb2_ovc),
  2693. SH_PFC_PIN_GROUP(vin0_data8),
  2694. SH_PFC_PIN_GROUP(vin0_clk),
  2695. SH_PFC_PIN_GROUP(vin0_sync),
  2696. SH_PFC_PIN_GROUP(vin1_data8),
  2697. SH_PFC_PIN_GROUP(vin1_clk),
  2698. SH_PFC_PIN_GROUP(vin1_sync),
  2699. SH_PFC_PIN_GROUP(vin2_data8),
  2700. SH_PFC_PIN_GROUP(vin2_clk),
  2701. SH_PFC_PIN_GROUP(vin2_sync),
  2702. SH_PFC_PIN_GROUP(vin3_data8),
  2703. SH_PFC_PIN_GROUP(vin3_clk),
  2704. SH_PFC_PIN_GROUP(vin3_sync),
  2705. };
  2706. static const char * const du0_groups[] = {
  2707. "du0_rgb666",
  2708. "du0_rgb888",
  2709. "du0_clk_in",
  2710. "du0_clk_out_0",
  2711. "du0_clk_out_1",
  2712. "du0_sync_0",
  2713. "du0_sync_1",
  2714. "du0_oddf",
  2715. "du0_cde",
  2716. };
  2717. static const char * const du1_groups[] = {
  2718. "du1_rgb666",
  2719. "du1_rgb888",
  2720. "du1_clk_in",
  2721. "du1_clk_out",
  2722. "du1_sync_0",
  2723. "du1_sync_1",
  2724. "du1_oddf",
  2725. "du1_cde",
  2726. };
  2727. static const char * const ether_groups[] = {
  2728. "ether_rmii",
  2729. "ether_link",
  2730. "ether_magic",
  2731. };
  2732. static const char * const hspi0_groups[] = {
  2733. "hspi0",
  2734. };
  2735. static const char * const hspi1_groups[] = {
  2736. "hspi1",
  2737. "hspi1_b",
  2738. "hspi1_c",
  2739. "hspi1_d",
  2740. };
  2741. static const char * const hspi2_groups[] = {
  2742. "hspi2",
  2743. "hspi2_b",
  2744. };
  2745. static const char * const i2c1_groups[] = {
  2746. "i2c1",
  2747. "i2c1_b",
  2748. "i2c1_c",
  2749. "i2c1_d",
  2750. };
  2751. static const char * const i2c2_groups[] = {
  2752. "i2c2",
  2753. "i2c2_b",
  2754. "i2c2_c",
  2755. "i2c2_d",
  2756. };
  2757. static const char * const i2c3_groups[] = {
  2758. "i2c3",
  2759. "i2c3_b",
  2760. };
  2761. static const char * const intc_groups[] = {
  2762. "intc_irq0",
  2763. "intc_irq0_b",
  2764. "intc_irq1",
  2765. "intc_irq1_b",
  2766. "intc_irq2",
  2767. "intc_irq2_b",
  2768. "intc_irq3",
  2769. "intc_irq3_b",
  2770. };
  2771. static const char * const lbsc_groups[] = {
  2772. "lbsc_cs0",
  2773. "lbsc_cs1",
  2774. "lbsc_ex_cs0",
  2775. "lbsc_ex_cs1",
  2776. "lbsc_ex_cs2",
  2777. "lbsc_ex_cs3",
  2778. "lbsc_ex_cs4",
  2779. "lbsc_ex_cs5",
  2780. };
  2781. static const char * const mmc0_groups[] = {
  2782. "mmc0_data1",
  2783. "mmc0_data4",
  2784. "mmc0_data8",
  2785. "mmc0_ctrl",
  2786. };
  2787. static const char * const mmc1_groups[] = {
  2788. "mmc1_data1",
  2789. "mmc1_data4",
  2790. "mmc1_data8",
  2791. "mmc1_ctrl",
  2792. };
  2793. static const char * const scif0_groups[] = {
  2794. "scif0_data",
  2795. "scif0_clk",
  2796. "scif0_ctrl",
  2797. "scif0_data_b",
  2798. "scif0_clk_b",
  2799. "scif0_ctrl_b",
  2800. "scif0_data_c",
  2801. "scif0_clk_c",
  2802. "scif0_ctrl_c",
  2803. "scif0_data_d",
  2804. "scif0_clk_d",
  2805. "scif0_ctrl_d",
  2806. };
  2807. static const char * const scif1_groups[] = {
  2808. "scif1_data",
  2809. "scif1_clk",
  2810. "scif1_ctrl",
  2811. "scif1_data_b",
  2812. "scif1_clk_b",
  2813. "scif1_ctrl_b",
  2814. "scif1_data_c",
  2815. "scif1_clk_c",
  2816. "scif1_ctrl_c",
  2817. };
  2818. static const char * const scif2_groups[] = {
  2819. "scif2_data",
  2820. "scif2_clk",
  2821. "scif2_data_b",
  2822. "scif2_clk_b",
  2823. "scif2_data_c",
  2824. "scif2_clk_c",
  2825. "scif2_data_d",
  2826. "scif2_clk_d",
  2827. "scif2_data_e",
  2828. };
  2829. static const char * const scif3_groups[] = {
  2830. "scif3_data",
  2831. "scif3_clk",
  2832. "scif3_data_b",
  2833. "scif3_data_c",
  2834. "scif3_data_d",
  2835. "scif3_data_e",
  2836. "scif3_clk_e",
  2837. };
  2838. static const char * const scif4_groups[] = {
  2839. "scif4_data",
  2840. "scif4_clk",
  2841. "scif4_data_b",
  2842. "scif4_clk_b",
  2843. "scif4_data_c",
  2844. "scif4_data_d",
  2845. };
  2846. static const char * const scif5_groups[] = {
  2847. "scif5_data",
  2848. "scif5_clk",
  2849. "scif5_data_b",
  2850. "scif5_clk_b",
  2851. "scif5_data_c",
  2852. "scif5_clk_c",
  2853. "scif5_data_d",
  2854. "scif5_clk_d",
  2855. };
  2856. static const char * const scif_clk_groups[] = {
  2857. "scif_clk",
  2858. "scif_clk_b",
  2859. "scif_clk_c",
  2860. "scif_clk_d",
  2861. };
  2862. static const char * const sdhi0_groups[] = {
  2863. "sdhi0_data1",
  2864. "sdhi0_data4",
  2865. "sdhi0_ctrl",
  2866. "sdhi0_cd",
  2867. "sdhi0_wp",
  2868. };
  2869. static const char * const sdhi1_groups[] = {
  2870. "sdhi1_data1",
  2871. "sdhi1_data4",
  2872. "sdhi1_ctrl",
  2873. "sdhi1_cd",
  2874. "sdhi1_wp",
  2875. };
  2876. static const char * const sdhi2_groups[] = {
  2877. "sdhi2_data1",
  2878. "sdhi2_data4",
  2879. "sdhi2_ctrl",
  2880. "sdhi2_cd",
  2881. "sdhi2_wp",
  2882. };
  2883. static const char * const sdhi3_groups[] = {
  2884. "sdhi3_data1",
  2885. "sdhi3_data4",
  2886. "sdhi3_ctrl",
  2887. "sdhi3_cd",
  2888. "sdhi3_wp",
  2889. };
  2890. static const char * const usb0_groups[] = {
  2891. "usb0",
  2892. "usb0_ovc",
  2893. };
  2894. static const char * const usb1_groups[] = {
  2895. "usb1",
  2896. "usb1_ovc",
  2897. };
  2898. static const char * const usb2_groups[] = {
  2899. "usb2",
  2900. "usb2_ovc",
  2901. };
  2902. static const char * const vin0_groups[] = {
  2903. "vin0_data8",
  2904. "vin0_clk",
  2905. "vin0_sync",
  2906. };
  2907. static const char * const vin1_groups[] = {
  2908. "vin1_data8",
  2909. "vin1_clk",
  2910. "vin1_sync",
  2911. };
  2912. static const char * const vin2_groups[] = {
  2913. "vin2_data8",
  2914. "vin2_clk",
  2915. "vin2_sync",
  2916. };
  2917. static const char * const vin3_groups[] = {
  2918. "vin3_data8",
  2919. "vin3_clk",
  2920. "vin3_sync",
  2921. };
  2922. static const struct sh_pfc_function pinmux_functions[] = {
  2923. SH_PFC_FUNCTION(du0),
  2924. SH_PFC_FUNCTION(du1),
  2925. SH_PFC_FUNCTION(ether),
  2926. SH_PFC_FUNCTION(hspi0),
  2927. SH_PFC_FUNCTION(hspi1),
  2928. SH_PFC_FUNCTION(hspi2),
  2929. SH_PFC_FUNCTION(i2c1),
  2930. SH_PFC_FUNCTION(i2c2),
  2931. SH_PFC_FUNCTION(i2c3),
  2932. SH_PFC_FUNCTION(intc),
  2933. SH_PFC_FUNCTION(lbsc),
  2934. SH_PFC_FUNCTION(mmc0),
  2935. SH_PFC_FUNCTION(mmc1),
  2936. SH_PFC_FUNCTION(sdhi0),
  2937. SH_PFC_FUNCTION(sdhi1),
  2938. SH_PFC_FUNCTION(sdhi2),
  2939. SH_PFC_FUNCTION(sdhi3),
  2940. SH_PFC_FUNCTION(scif0),
  2941. SH_PFC_FUNCTION(scif1),
  2942. SH_PFC_FUNCTION(scif2),
  2943. SH_PFC_FUNCTION(scif3),
  2944. SH_PFC_FUNCTION(scif4),
  2945. SH_PFC_FUNCTION(scif5),
  2946. SH_PFC_FUNCTION(scif_clk),
  2947. SH_PFC_FUNCTION(usb0),
  2948. SH_PFC_FUNCTION(usb1),
  2949. SH_PFC_FUNCTION(usb2),
  2950. SH_PFC_FUNCTION(vin0),
  2951. SH_PFC_FUNCTION(vin1),
  2952. SH_PFC_FUNCTION(vin2),
  2953. SH_PFC_FUNCTION(vin3),
  2954. };
  2955. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2956. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  2957. GP_0_31_FN, FN_IP3_31_29,
  2958. GP_0_30_FN, FN_IP3_26_24,
  2959. GP_0_29_FN, FN_IP3_22_21,
  2960. GP_0_28_FN, FN_IP3_14_12,
  2961. GP_0_27_FN, FN_IP3_11_9,
  2962. GP_0_26_FN, FN_IP3_2_0,
  2963. GP_0_25_FN, FN_IP2_30_28,
  2964. GP_0_24_FN, FN_IP2_21_19,
  2965. GP_0_23_FN, FN_IP2_18_16,
  2966. GP_0_22_FN, FN_IP0_30_28,
  2967. GP_0_21_FN, FN_IP0_5_3,
  2968. GP_0_20_FN, FN_IP1_18_15,
  2969. GP_0_19_FN, FN_IP1_14_11,
  2970. GP_0_18_FN, FN_IP1_10_7,
  2971. GP_0_17_FN, FN_IP1_6_4,
  2972. GP_0_16_FN, FN_IP1_3_2,
  2973. GP_0_15_FN, FN_IP1_1_0,
  2974. GP_0_14_FN, FN_IP0_27_26,
  2975. GP_0_13_FN, FN_IP0_25,
  2976. GP_0_12_FN, FN_IP0_24_23,
  2977. GP_0_11_FN, FN_IP0_22_19,
  2978. GP_0_10_FN, FN_IP0_18_16,
  2979. GP_0_9_FN, FN_IP0_15_14,
  2980. GP_0_8_FN, FN_IP0_13_12,
  2981. GP_0_7_FN, FN_IP0_11_10,
  2982. GP_0_6_FN, FN_IP0_9_8,
  2983. GP_0_5_FN, FN_A19,
  2984. GP_0_4_FN, FN_A18,
  2985. GP_0_3_FN, FN_A17,
  2986. GP_0_2_FN, FN_IP0_7_6,
  2987. GP_0_1_FN, FN_AVS2,
  2988. GP_0_0_FN, FN_AVS1 }
  2989. },
  2990. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  2991. GP_1_31_FN, FN_IP5_23_21,
  2992. GP_1_30_FN, FN_IP5_20_17,
  2993. GP_1_29_FN, FN_IP5_16_15,
  2994. GP_1_28_FN, FN_IP5_14_13,
  2995. GP_1_27_FN, FN_IP5_12_11,
  2996. GP_1_26_FN, FN_IP5_10_9,
  2997. GP_1_25_FN, FN_IP5_8,
  2998. GP_1_24_FN, FN_IP5_7,
  2999. GP_1_23_FN, FN_IP5_6,
  3000. GP_1_22_FN, FN_IP5_5,
  3001. GP_1_21_FN, FN_IP5_4,
  3002. GP_1_20_FN, FN_IP5_3,
  3003. GP_1_19_FN, FN_IP5_2_0,
  3004. GP_1_18_FN, FN_IP4_31_29,
  3005. GP_1_17_FN, FN_IP4_28,
  3006. GP_1_16_FN, FN_IP4_27,
  3007. GP_1_15_FN, FN_IP4_26,
  3008. GP_1_14_FN, FN_IP4_25,
  3009. GP_1_13_FN, FN_IP4_24,
  3010. GP_1_12_FN, FN_IP4_23,
  3011. GP_1_11_FN, FN_IP4_22_20,
  3012. GP_1_10_FN, FN_IP4_19_17,
  3013. GP_1_9_FN, FN_IP4_16,
  3014. GP_1_8_FN, FN_IP4_15,
  3015. GP_1_7_FN, FN_IP4_14,
  3016. GP_1_6_FN, FN_IP4_13,
  3017. GP_1_5_FN, FN_IP4_12,
  3018. GP_1_4_FN, FN_IP4_11,
  3019. GP_1_3_FN, FN_IP4_10_8,
  3020. GP_1_2_FN, FN_IP4_7_5,
  3021. GP_1_1_FN, FN_IP4_4_2,
  3022. GP_1_0_FN, FN_IP4_1_0 }
  3023. },
  3024. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  3025. GP_2_31_FN, FN_IP10_28_26,
  3026. GP_2_30_FN, FN_IP10_25_24,
  3027. GP_2_29_FN, FN_IP10_23_21,
  3028. GP_2_28_FN, FN_IP10_20_18,
  3029. GP_2_27_FN, FN_IP10_17_15,
  3030. GP_2_26_FN, FN_IP10_14_12,
  3031. GP_2_25_FN, FN_IP10_11_9,
  3032. GP_2_24_FN, FN_IP10_8_6,
  3033. GP_2_23_FN, FN_IP10_5_3,
  3034. GP_2_22_FN, FN_IP10_2_0,
  3035. GP_2_21_FN, FN_IP9_29_28,
  3036. GP_2_20_FN, FN_IP9_27_26,
  3037. GP_2_19_FN, FN_IP9_25_24,
  3038. GP_2_18_FN, FN_IP9_23_22,
  3039. GP_2_17_FN, FN_IP9_21_19,
  3040. GP_2_16_FN, FN_IP9_18_16,
  3041. GP_2_15_FN, FN_IP9_15_14,
  3042. GP_2_14_FN, FN_IP9_13_12,
  3043. GP_2_13_FN, FN_IP9_11_10,
  3044. GP_2_12_FN, FN_IP9_9_8,
  3045. GP_2_11_FN, FN_IP9_7,
  3046. GP_2_10_FN, FN_IP9_6,
  3047. GP_2_9_FN, FN_IP9_5,
  3048. GP_2_8_FN, FN_IP9_4,
  3049. GP_2_7_FN, FN_IP9_3_2,
  3050. GP_2_6_FN, FN_IP9_1_0,
  3051. GP_2_5_FN, FN_IP8_30_28,
  3052. GP_2_4_FN, FN_IP8_27_25,
  3053. GP_2_3_FN, FN_IP8_24_23,
  3054. GP_2_2_FN, FN_IP8_22_21,
  3055. GP_2_1_FN, FN_IP8_20,
  3056. GP_2_0_FN, FN_IP5_27_24 }
  3057. },
  3058. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  3059. GP_3_31_FN, FN_IP6_3_2,
  3060. GP_3_30_FN, FN_IP6_1_0,
  3061. GP_3_29_FN, FN_IP5_30_29,
  3062. GP_3_28_FN, FN_IP5_28,
  3063. GP_3_27_FN, FN_IP1_24_23,
  3064. GP_3_26_FN, FN_IP1_22_21,
  3065. GP_3_25_FN, FN_IP1_20_19,
  3066. GP_3_24_FN, FN_IP7_26_25,
  3067. GP_3_23_FN, FN_IP7_24_23,
  3068. GP_3_22_FN, FN_IP7_22_21,
  3069. GP_3_21_FN, FN_IP7_20_19,
  3070. GP_3_20_FN, FN_IP7_30_29,
  3071. GP_3_19_FN, FN_IP7_28_27,
  3072. GP_3_18_FN, FN_IP7_18_17,
  3073. GP_3_17_FN, FN_IP7_16_15,
  3074. GP_3_16_FN, FN_IP12_17_15,
  3075. GP_3_15_FN, FN_IP12_14_12,
  3076. GP_3_14_FN, FN_IP12_11_9,
  3077. GP_3_13_FN, FN_IP12_8_6,
  3078. GP_3_12_FN, FN_IP12_5_3,
  3079. GP_3_11_FN, FN_IP12_2_0,
  3080. GP_3_10_FN, FN_IP11_29_27,
  3081. GP_3_9_FN, FN_IP11_26_24,
  3082. GP_3_8_FN, FN_IP11_23_21,
  3083. GP_3_7_FN, FN_IP11_20_18,
  3084. GP_3_6_FN, FN_IP11_17_15,
  3085. GP_3_5_FN, FN_IP11_14_12,
  3086. GP_3_4_FN, FN_IP11_11_9,
  3087. GP_3_3_FN, FN_IP11_8_6,
  3088. GP_3_2_FN, FN_IP11_5_3,
  3089. GP_3_1_FN, FN_IP11_2_0,
  3090. GP_3_0_FN, FN_IP10_31_29 }
  3091. },
  3092. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  3093. GP_4_31_FN, FN_IP8_19,
  3094. GP_4_30_FN, FN_IP8_18,
  3095. GP_4_29_FN, FN_IP8_17_16,
  3096. GP_4_28_FN, FN_IP0_2_0,
  3097. GP_4_27_FN, FN_USB_PENC1,
  3098. GP_4_26_FN, FN_USB_PENC0,
  3099. GP_4_25_FN, FN_IP8_15_12,
  3100. GP_4_24_FN, FN_IP8_11_8,
  3101. GP_4_23_FN, FN_IP8_7_4,
  3102. GP_4_22_FN, FN_IP8_3_0,
  3103. GP_4_21_FN, FN_IP2_3_0,
  3104. GP_4_20_FN, FN_IP1_28_25,
  3105. GP_4_19_FN, FN_IP2_15_12,
  3106. GP_4_18_FN, FN_IP2_11_8,
  3107. GP_4_17_FN, FN_IP2_7_4,
  3108. GP_4_16_FN, FN_IP7_14_13,
  3109. GP_4_15_FN, FN_IP7_12_10,
  3110. GP_4_14_FN, FN_IP7_9_7,
  3111. GP_4_13_FN, FN_IP7_6_4,
  3112. GP_4_12_FN, FN_IP7_3_2,
  3113. GP_4_11_FN, FN_IP7_1_0,
  3114. GP_4_10_FN, FN_IP6_30_29,
  3115. GP_4_9_FN, FN_IP6_26_25,
  3116. GP_4_8_FN, FN_IP6_24_23,
  3117. GP_4_7_FN, FN_IP6_22_20,
  3118. GP_4_6_FN, FN_IP6_19_18,
  3119. GP_4_5_FN, FN_IP6_17_15,
  3120. GP_4_4_FN, FN_IP6_14_12,
  3121. GP_4_3_FN, FN_IP6_11_9,
  3122. GP_4_2_FN, FN_IP6_8,
  3123. GP_4_1_FN, FN_IP6_7_6,
  3124. GP_4_0_FN, FN_IP6_5_4 }
  3125. },
  3126. { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
  3127. GP_5_31_FN, FN_IP3_5,
  3128. GP_5_30_FN, FN_IP3_4,
  3129. GP_5_29_FN, FN_IP3_3,
  3130. GP_5_28_FN, FN_IP2_27,
  3131. GP_5_27_FN, FN_IP2_26,
  3132. GP_5_26_FN, FN_IP2_25,
  3133. GP_5_25_FN, FN_IP2_24,
  3134. GP_5_24_FN, FN_IP2_23,
  3135. GP_5_23_FN, FN_IP2_22,
  3136. GP_5_22_FN, FN_IP3_28,
  3137. GP_5_21_FN, FN_IP3_27,
  3138. GP_5_20_FN, FN_IP3_23,
  3139. GP_5_19_FN, FN_EX_WAIT0,
  3140. GP_5_18_FN, FN_WE1,
  3141. GP_5_17_FN, FN_WE0,
  3142. GP_5_16_FN, FN_RD,
  3143. GP_5_15_FN, FN_A16,
  3144. GP_5_14_FN, FN_A15,
  3145. GP_5_13_FN, FN_A14,
  3146. GP_5_12_FN, FN_A13,
  3147. GP_5_11_FN, FN_A12,
  3148. GP_5_10_FN, FN_A11,
  3149. GP_5_9_FN, FN_A10,
  3150. GP_5_8_FN, FN_A9,
  3151. GP_5_7_FN, FN_A8,
  3152. GP_5_6_FN, FN_A7,
  3153. GP_5_5_FN, FN_A6,
  3154. GP_5_4_FN, FN_A5,
  3155. GP_5_3_FN, FN_A4,
  3156. GP_5_2_FN, FN_A3,
  3157. GP_5_1_FN, FN_A2,
  3158. GP_5_0_FN, FN_A1 }
  3159. },
  3160. { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
  3161. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3162. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3163. 0, 0, 0, 0, 0, 0, 0, 0,
  3164. 0, 0,
  3165. 0, 0,
  3166. 0, 0,
  3167. GP_6_8_FN, FN_IP3_20,
  3168. GP_6_7_FN, FN_IP3_19,
  3169. GP_6_6_FN, FN_IP3_18,
  3170. GP_6_5_FN, FN_IP3_17,
  3171. GP_6_4_FN, FN_IP3_16,
  3172. GP_6_3_FN, FN_IP3_15,
  3173. GP_6_2_FN, FN_IP3_8,
  3174. GP_6_1_FN, FN_IP3_7,
  3175. GP_6_0_FN, FN_IP3_6 }
  3176. },
  3177. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  3178. 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
  3179. /* IP0_31 [1] */
  3180. 0, 0,
  3181. /* IP0_30_28 [3] */
  3182. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  3183. FN_HRTS1, FN_RX4_C, 0, 0,
  3184. /* IP0_27_26 [2] */
  3185. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
  3186. /* IP0_25 [1] */
  3187. FN_CS0, FN_HSPI_CS2_B,
  3188. /* IP0_24_23 [2] */
  3189. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
  3190. /* IP0_22_19 [4] */
  3191. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  3192. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  3193. FN_CTS0_B, 0, 0, 0,
  3194. 0, 0, 0, 0,
  3195. /* IP0_18_16 [3] */
  3196. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  3197. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
  3198. /* IP0_15_14 [2] */
  3199. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  3200. /* IP0_13_12 [2] */
  3201. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  3202. /* IP0_11_10 [2] */
  3203. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
  3204. /* IP0_9_8 [2] */
  3205. FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
  3206. /* IP0_7_6 [2] */
  3207. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  3208. /* IP0_5_3 [3] */
  3209. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  3210. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  3211. /* IP0_2_0 [3] */
  3212. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  3213. FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
  3214. },
  3215. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  3216. 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
  3217. /* IP1_31_29 [3] */
  3218. 0, 0, 0, 0, 0, 0, 0, 0,
  3219. /* IP1_28_25 [4] */
  3220. FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
  3221. FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
  3222. FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
  3223. 0, 0, 0, 0,
  3224. /* IP1_24_23 [2] */
  3225. FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
  3226. /* IP1_22_21 [2] */
  3227. FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
  3228. /* IP1_20_19 [2] */
  3229. FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
  3230. /* IP1_18_15 [4] */
  3231. FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
  3232. FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
  3233. FN_RX0_B, FN_SSI_WS9, 0, 0,
  3234. 0, 0, 0, 0,
  3235. /* IP1_14_11 [4] */
  3236. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  3237. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  3238. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
  3239. 0, 0, 0, 0,
  3240. /* IP1_10_7 [4] */
  3241. FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
  3242. FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
  3243. FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
  3244. 0, 0, 0, 0,
  3245. /* IP1_6_4 [3] */
  3246. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  3247. FN_ATACS00, 0, 0, 0,
  3248. /* IP1_3_2 [2] */
  3249. FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
  3250. /* IP1_1_0 [2] */
  3251. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
  3252. },
  3253. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  3254. 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
  3255. /* IP2_31 [1] */
  3256. 0, 0,
  3257. /* IP2_30_28 [3] */
  3258. FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
  3259. FN_AUDATA2, 0, 0, 0,
  3260. /* IP2_27 [1] */
  3261. FN_DU0_DR7, FN_LCDOUT7,
  3262. /* IP2_26 [1] */
  3263. FN_DU0_DR6, FN_LCDOUT6,
  3264. /* IP2_25 [1] */
  3265. FN_DU0_DR5, FN_LCDOUT5,
  3266. /* IP2_24 [1] */
  3267. FN_DU0_DR4, FN_LCDOUT4,
  3268. /* IP2_23 [1] */
  3269. FN_DU0_DR3, FN_LCDOUT3,
  3270. /* IP2_22 [1] */
  3271. FN_DU0_DR2, FN_LCDOUT2,
  3272. /* IP2_21_19 [3] */
  3273. FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
  3274. FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
  3275. /* IP2_18_16 [3] */
  3276. FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
  3277. FN_AUDATA0, FN_TX5_C, 0, 0,
  3278. /* IP2_15_12 [4] */
  3279. FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
  3280. FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
  3281. FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
  3282. 0, 0, 0, 0,
  3283. /* IP2_11_8 [4] */
  3284. FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
  3285. FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
  3286. FN_CC5_OSCOUT, 0, 0, 0,
  3287. 0, 0, 0, 0,
  3288. /* IP2_7_4 [4] */
  3289. FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
  3290. FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
  3291. FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
  3292. 0, 0, 0, 0,
  3293. /* IP2_3_0 [4] */
  3294. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  3295. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  3296. FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
  3297. 0, 0, 0, 0 }
  3298. },
  3299. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  3300. 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
  3301. 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
  3302. /* IP3_31_29 [3] */
  3303. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
  3304. FN_SCL2_C, FN_REMOCON, 0, 0,
  3305. /* IP3_28 [1] */
  3306. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  3307. /* IP3_27 [1] */
  3308. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
  3309. /* IP3_26_24 [3] */
  3310. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  3311. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
  3312. /* IP3_23 [1] */
  3313. FN_DU0_DOTCLKOUT0, FN_QCLK,
  3314. /* IP3_22_21 [2] */
  3315. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
  3316. /* IP3_20 [1] */
  3317. FN_DU0_DB7, FN_LCDOUT23,
  3318. /* IP3_19 [1] */
  3319. FN_DU0_DB6, FN_LCDOUT22,
  3320. /* IP3_18 [1] */
  3321. FN_DU0_DB5, FN_LCDOUT21,
  3322. /* IP3_17 [1] */
  3323. FN_DU0_DB4, FN_LCDOUT20,
  3324. /* IP3_16 [1] */
  3325. FN_DU0_DB3, FN_LCDOUT19,
  3326. /* IP3_15 [1] */
  3327. FN_DU0_DB2, FN_LCDOUT18,
  3328. /* IP3_14_12 [3] */
  3329. FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
  3330. FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
  3331. /* IP3_11_9 [3] */
  3332. FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
  3333. FN_TCLK1, FN_AUDATA4, 0, 0,
  3334. /* IP3_8 [1] */
  3335. FN_DU0_DG7, FN_LCDOUT15,
  3336. /* IP3_7 [1] */
  3337. FN_DU0_DG6, FN_LCDOUT14,
  3338. /* IP3_6 [1] */
  3339. FN_DU0_DG5, FN_LCDOUT13,
  3340. /* IP3_5 [1] */
  3341. FN_DU0_DG4, FN_LCDOUT12,
  3342. /* IP3_4 [1] */
  3343. FN_DU0_DG3, FN_LCDOUT11,
  3344. /* IP3_3 [1] */
  3345. FN_DU0_DG2, FN_LCDOUT10,
  3346. /* IP3_2_0 [3] */
  3347. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  3348. FN_AUDATA3, 0, 0, 0 }
  3349. },
  3350. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  3351. 3, 1, 1, 1, 1, 1, 1, 3, 3,
  3352. 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
  3353. /* IP4_31_29 [3] */
  3354. FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
  3355. FN_TX5, FN_SCK0_D, 0, 0,
  3356. /* IP4_28 [1] */
  3357. FN_DU1_DG7, FN_VI2_R3,
  3358. /* IP4_27 [1] */
  3359. FN_DU1_DG6, FN_VI2_R2,
  3360. /* IP4_26 [1] */
  3361. FN_DU1_DG5, FN_VI2_R1,
  3362. /* IP4_25 [1] */
  3363. FN_DU1_DG4, FN_VI2_R0,
  3364. /* IP4_24 [1] */
  3365. FN_DU1_DG3, FN_VI2_G7,
  3366. /* IP4_23 [1] */
  3367. FN_DU1_DG2, FN_VI2_G6,
  3368. /* IP4_22_20 [3] */
  3369. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  3370. FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
  3371. /* IP4_19_17 [3] */
  3372. FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
  3373. FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
  3374. /* IP4_16 [1] */
  3375. FN_DU1_DR7, FN_VI2_G5,
  3376. /* IP4_15 [1] */
  3377. FN_DU1_DR6, FN_VI2_G4,
  3378. /* IP4_14 [1] */
  3379. FN_DU1_DR5, FN_VI2_G3,
  3380. /* IP4_13 [1] */
  3381. FN_DU1_DR4, FN_VI2_G2,
  3382. /* IP4_12 [1] */
  3383. FN_DU1_DR3, FN_VI2_G1,
  3384. /* IP4_11 [1] */
  3385. FN_DU1_DR2, FN_VI2_G0,
  3386. /* IP4_10_8 [3] */
  3387. FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
  3388. FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
  3389. /* IP4_7_5 [3] */
  3390. FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
  3391. FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
  3392. /* IP4_4_2 [3] */
  3393. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  3394. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
  3395. /* IP4_1_0 [2] */
  3396. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
  3397. },
  3398. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  3399. 1, 2, 1, 4, 3, 4, 2, 2,
  3400. 2, 2, 1, 1, 1, 1, 1, 1, 3) {
  3401. /* IP5_31 [1] */
  3402. 0, 0,
  3403. /* IP5_30_29 [2] */
  3404. FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
  3405. /* IP5_28 [1] */
  3406. FN_AUDIO_CLKA, FN_CAN_TXCLK,
  3407. /* IP5_27_24 [4] */
  3408. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
  3409. FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
  3410. FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
  3411. 0, 0, 0, 0,
  3412. /* IP5_23_21 [3] */
  3413. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  3414. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  3415. /* IP5_20_17 [4] */
  3416. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  3417. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  3418. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
  3419. 0, 0, 0, 0,
  3420. /* IP5_16_15 [2] */
  3421. FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
  3422. /* IP5_14_13 [2] */
  3423. FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
  3424. /* IP5_12_11 [2] */
  3425. FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
  3426. /* IP5_10_9 [2] */
  3427. FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
  3428. /* IP5_8 [1] */
  3429. FN_DU1_DB7, FN_SDA2_D,
  3430. /* IP5_7 [1] */
  3431. FN_DU1_DB6, FN_SCL2_D,
  3432. /* IP5_6 [1] */
  3433. FN_DU1_DB5, FN_VI2_R7,
  3434. /* IP5_5 [1] */
  3435. FN_DU1_DB4, FN_VI2_R6,
  3436. /* IP5_4 [1] */
  3437. FN_DU1_DB3, FN_VI2_R5,
  3438. /* IP5_3 [1] */
  3439. FN_DU1_DB2, FN_VI2_R4,
  3440. /* IP5_2_0 [3] */
  3441. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  3442. FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
  3443. },
  3444. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  3445. 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
  3446. /* IP6_31 [1] */
  3447. 0, 0,
  3448. /* IP6_30_29 [2] */
  3449. FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  3450. /* IP_28_27 [2] */
  3451. 0, 0, 0, 0,
  3452. /* IP6_26_25 [2] */
  3453. FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
  3454. /* IP6_24_23 [2] */
  3455. FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
  3456. /* IP6_22_20 [3] */
  3457. FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
  3458. FN_TCLK0_D, 0, 0, 0,
  3459. /* IP6_19_18 [2] */
  3460. FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
  3461. /* IP6_17_15 [3] */
  3462. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  3463. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
  3464. /* IP6_14_12 [3] */
  3465. FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
  3466. FN_SSI_WS9_C, 0, 0, 0,
  3467. /* IP6_11_9 [3] */
  3468. FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
  3469. FN_SSI_SCK9_C, 0, 0, 0,
  3470. /* IP6_8 [1] */
  3471. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
  3472. /* IP6_7_6 [2] */
  3473. FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
  3474. /* IP6_5_4 [2] */
  3475. FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
  3476. /* IP6_3_2 [2] */
  3477. FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
  3478. /* IP6_1_0 [2] */
  3479. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
  3480. },
  3481. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  3482. 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
  3483. /* IP7_31 [1] */
  3484. 0, 0,
  3485. /* IP7_30_29 [2] */
  3486. FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
  3487. /* IP7_28_27 [2] */
  3488. FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
  3489. /* IP7_26_25 [2] */
  3490. FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
  3491. /* IP7_24_23 [2] */
  3492. FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
  3493. /* IP7_22_21 [2] */
  3494. FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
  3495. /* IP7_20_19 [2] */
  3496. FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
  3497. /* IP7_18_17 [2] */
  3498. FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
  3499. /* IP7_16_15 [2] */
  3500. FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
  3501. /* IP7_14_13 [2] */
  3502. FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
  3503. /* IP7_12_10 [3] */
  3504. FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
  3505. FN_HSPI_TX1_C, 0, 0, 0,
  3506. /* IP7_9_7 [3] */
  3507. FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
  3508. FN_HSPI_CS1_C, 0, 0, 0,
  3509. /* IP7_6_4 [3] */
  3510. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  3511. FN_HSPI_CLK1_C, 0, 0, 0,
  3512. /* IP7_3_2 [2] */
  3513. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  3514. /* IP7_1_0 [2] */
  3515. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
  3516. },
  3517. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  3518. 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
  3519. /* IP8_31 [1] */
  3520. 0, 0,
  3521. /* IP8_30_28 [3] */
  3522. FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
  3523. FN_PWMFSW0_C, 0, 0, 0,
  3524. /* IP8_27_25 [3] */
  3525. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  3526. FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
  3527. /* IP8_24_23 [2] */
  3528. FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
  3529. /* IP8_22_21 [2] */
  3530. FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
  3531. /* IP8_20 [1] */
  3532. FN_VI0_CLK, FN_MMC1_CLK,
  3533. /* IP8_19 [1] */
  3534. FN_FMIN, FN_RDS_DATA,
  3535. /* IP8_18 [1] */
  3536. FN_BPFCLK, FN_PCMWE,
  3537. /* IP8_17_16 [2] */
  3538. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
  3539. /* IP8_15_12 [4] */
  3540. FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
  3541. FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
  3542. FN_CC5_STATE39, 0, 0, 0,
  3543. 0, 0, 0, 0,
  3544. /* IP8_11_8 [4] */
  3545. FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
  3546. FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
  3547. FN_CC5_STATE38, 0, 0, 0,
  3548. 0, 0, 0, 0,
  3549. /* IP8_7_4 [4] */
  3550. FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
  3551. FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
  3552. FN_CC5_STATE37, 0, 0, 0,
  3553. 0, 0, 0, 0,
  3554. /* IP8_3_0 [4] */
  3555. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  3556. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  3557. FN_CC5_STATE36, 0, 0, 0,
  3558. 0, 0, 0, 0 }
  3559. },
  3560. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  3561. 2, 2, 2, 2, 2, 3, 3, 2, 2,
  3562. 2, 2, 1, 1, 1, 1, 2, 2) {
  3563. /* IP9_31_30 [2] */
  3564. 0, 0, 0, 0,
  3565. /* IP9_29_28 [2] */
  3566. FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  3567. /* IP9_27_26 [2] */
  3568. FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
  3569. /* IP9_25_24 [2] */
  3570. FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
  3571. /* IP9_23_22 [2] */
  3572. FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
  3573. /* IP9_21_19 [3] */
  3574. FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
  3575. FN_TS_SDAT0, 0, 0, 0,
  3576. /* IP9_18_16 [3] */
  3577. FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
  3578. FN_TS_SPSYNC0, 0, 0, 0,
  3579. /* IP9_15_14 [2] */
  3580. FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
  3581. /* IP9_13_12 [2] */
  3582. FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
  3583. /* IP9_11_10 [2] */
  3584. FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
  3585. /* IP9_9_8 [2] */
  3586. FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
  3587. /* IP9_7 [1] */
  3588. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
  3589. /* IP9_6 [1] */
  3590. FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  3591. /* IP9_5 [1] */
  3592. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
  3593. /* IP9_4 [1] */
  3594. FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  3595. /* IP9_3_2 [2] */
  3596. FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
  3597. /* IP9_1_0 [2] */
  3598. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
  3599. },
  3600. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  3601. 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  3602. /* IP10_31_29 [3] */
  3603. FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
  3604. FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
  3605. /* IP10_28_26 [3] */
  3606. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  3607. FN_PWMFSW0_E, 0, 0, 0,
  3608. /* IP10_25_24 [2] */
  3609. FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
  3610. /* IP10_23_21 [3] */
  3611. FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
  3612. FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
  3613. /* IP10_20_18 [3] */
  3614. FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
  3615. FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
  3616. /* IP10_17_15 [3] */
  3617. FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  3618. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
  3619. /* IP10_14_12 [3] */
  3620. FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
  3621. FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
  3622. /* IP10_11_9 [3] */
  3623. FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
  3624. FN_ARM_TRACEDATA_13, 0, 0, 0,
  3625. /* IP10_8_6 [3] */
  3626. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  3627. FN_ARM_TRACEDATA_12, 0, 0, 0,
  3628. /* IP10_5_3 [3] */
  3629. FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
  3630. FN_DACK0_C, FN_DRACK0_C, 0, 0,
  3631. /* IP10_2_0 [3] */
  3632. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  3633. FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
  3634. },
  3635. { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
  3636. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3637. /* IP11_31_30 [2] */
  3638. 0, 0, 0, 0,
  3639. /* IP11_29_27 [3] */
  3640. FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
  3641. FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
  3642. /* IP11_26_24 [3] */
  3643. FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
  3644. FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
  3645. /* IP11_23_21 [3] */
  3646. FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
  3647. FN_HSPI_RX1_D, 0, 0, 0,
  3648. /* IP11_20_18 [3] */
  3649. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  3650. FN_HSPI_TX1_D, 0, 0, 0,
  3651. /* IP11_17_15 [3] */
  3652. FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
  3653. FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
  3654. /* IP11_14_12 [3] */
  3655. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  3656. FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
  3657. /* IP11_11_9 [3] */
  3658. FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
  3659. FN_ADICHS0_B, 0, 0, 0,
  3660. /* IP11_8_6 [3] */
  3661. FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
  3662. FN_ADIDATA_B, 0, 0, 0,
  3663. /* IP11_5_3 [3] */
  3664. FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
  3665. FN_ADICS_B_SAMP_B, 0, 0, 0,
  3666. /* IP11_2_0 [3] */
  3667. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  3668. FN_ADICLK_B, 0, 0, 0 }
  3669. },
  3670. { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
  3671. 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
  3672. /* IP12_31_28 [4] */
  3673. 0, 0, 0, 0, 0, 0, 0, 0,
  3674. 0, 0, 0, 0, 0, 0, 0, 0,
  3675. /* IP12_27_24 [4] */
  3676. 0, 0, 0, 0, 0, 0, 0, 0,
  3677. 0, 0, 0, 0, 0, 0, 0, 0,
  3678. /* IP12_23_20 [4] */
  3679. 0, 0, 0, 0, 0, 0, 0, 0,
  3680. 0, 0, 0, 0, 0, 0, 0, 0,
  3681. /* IP12_19_18 [2] */
  3682. 0, 0, 0, 0,
  3683. /* IP12_17_15 [3] */
  3684. FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
  3685. FN_SCK4_B, 0, 0, 0,
  3686. /* IP12_14_12 [3] */
  3687. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  3688. FN_RX4_B, FN_SIM_CLK_B, 0, 0,
  3689. /* IP12_11_9 [3] */
  3690. FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
  3691. FN_TX4_B, FN_SIM_D_B, 0, 0,
  3692. /* IP12_8_6 [3] */
  3693. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  3694. FN_SIM_RST_B, FN_HRX0_B, 0, 0,
  3695. /* IP12_5_3 [3] */
  3696. FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
  3697. FN_SCL1_C, FN_HTX0_B, 0, 0,
  3698. /* IP12_2_0 [3] */
  3699. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  3700. FN_SCK2, FN_HSCK0_B, 0, 0 }
  3701. },
  3702. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
  3703. 2, 2, 3, 3, 2, 2, 2, 2, 2,
  3704. 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
  3705. /* SEL_SCIF5 [2] */
  3706. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  3707. /* SEL_SCIF4 [2] */
  3708. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  3709. /* SEL_SCIF3 [3] */
  3710. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  3711. FN_SEL_SCIF3_4, 0, 0, 0,
  3712. /* SEL_SCIF2 [3] */
  3713. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  3714. FN_SEL_SCIF2_4, 0, 0, 0,
  3715. /* SEL_SCIF1 [2] */
  3716. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  3717. /* SEL_SCIF0 [2] */
  3718. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  3719. /* SEL_SSI9 [2] */
  3720. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
  3721. /* SEL_SSI8 [2] */
  3722. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
  3723. /* SEL_SSI7 [2] */
  3724. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  3725. /* SEL_VI0 [1] */
  3726. FN_SEL_VI0_0, FN_SEL_VI0_1,
  3727. /* SEL_SD2 [1] */
  3728. FN_SEL_SD2_0, FN_SEL_SD2_1,
  3729. /* SEL_INT3 [1] */
  3730. FN_SEL_INT3_0, FN_SEL_INT3_1,
  3731. /* SEL_INT2 [1] */
  3732. FN_SEL_INT2_0, FN_SEL_INT2_1,
  3733. /* SEL_INT1 [1] */
  3734. FN_SEL_INT1_0, FN_SEL_INT1_1,
  3735. /* SEL_INT0 [1] */
  3736. FN_SEL_INT0_0, FN_SEL_INT0_1,
  3737. /* SEL_IE [1] */
  3738. FN_SEL_IE_0, FN_SEL_IE_1,
  3739. /* SEL_EXBUS2 [2] */
  3740. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
  3741. /* SEL_EXBUS1 [1] */
  3742. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  3743. /* SEL_EXBUS0 [2] */
  3744. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
  3745. },
  3746. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
  3747. 2, 2, 2, 2, 1, 1, 1, 3, 1,
  3748. 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
  3749. /* SEL_TMU1 [2] */
  3750. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
  3751. /* SEL_TMU0 [2] */
  3752. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  3753. /* SEL_SCIF [2] */
  3754. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  3755. /* SEL_CANCLK [2] */
  3756. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, 0,
  3757. /* SEL_CAN0 [1] */
  3758. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  3759. /* SEL_HSCIF1 [1] */
  3760. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  3761. /* SEL_HSCIF0 [1] */
  3762. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  3763. /* SEL_PWMFSW [3] */
  3764. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  3765. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
  3766. /* SEL_ADI [1] */
  3767. FN_SEL_ADI_0, FN_SEL_ADI_1,
  3768. /* [2] */
  3769. 0, 0, 0, 0,
  3770. /* [2] */
  3771. 0, 0, 0, 0,
  3772. /* [2] */
  3773. 0, 0, 0, 0,
  3774. /* SEL_GPS [2] */
  3775. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  3776. /* SEL_SIM [1] */
  3777. FN_SEL_SIM_0, FN_SEL_SIM_1,
  3778. /* SEL_HSPI2 [1] */
  3779. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  3780. /* SEL_HSPI1 [2] */
  3781. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  3782. /* SEL_I2C3 [1] */
  3783. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  3784. /* SEL_I2C2 [2] */
  3785. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  3786. /* SEL_I2C1 [2] */
  3787. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
  3788. },
  3789. { },
  3790. };
  3791. const struct sh_pfc_soc_info r8a7779_pinmux_info = {
  3792. .name = "r8a7779_pfc",
  3793. .unlock_reg = 0xfffc0000, /* PMMR */
  3794. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3795. .pins = pinmux_pins,
  3796. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3797. .groups = pinmux_groups,
  3798. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3799. .functions = pinmux_functions,
  3800. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3801. .cfg_regs = pinmux_config_regs,
  3802. .pinmux_data = pinmux_data,
  3803. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  3804. };