pinctrl-mt2701.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Biao Huang <biao.huang@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <dt-bindings/pinctrl/mt65xx.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pinctrl/pinctrl.h>
  20. #include <linux/regmap.h>
  21. #include "pinctrl-mtk-common.h"
  22. #include "pinctrl-mtk-mt2701.h"
  23. /**
  24. * struct mtk_spec_pinmux_set
  25. * - For special pins' mode setting
  26. * @pin: The pin number.
  27. * @offset: The offset of extra setting register.
  28. * @bit: The bit of extra setting register.
  29. */
  30. struct mtk_spec_pinmux_set {
  31. unsigned short pin;
  32. unsigned short offset;
  33. unsigned char bit;
  34. };
  35. #define MTK_PINMUX_SPEC(_pin, _offset, _bit) \
  36. { \
  37. .pin = _pin, \
  38. .offset = _offset, \
  39. .bit = _bit, \
  40. }
  41. static const struct mtk_drv_group_desc mt2701_drv_grp[] = {
  42. /* 0E4E8SR 4/8/12/16 */
  43. MTK_DRV_GRP(4, 16, 1, 2, 4),
  44. /* 0E2E4SR 2/4/6/8 */
  45. MTK_DRV_GRP(2, 8, 1, 2, 2),
  46. /* E8E4E2 2/4/6/8/10/12/14/16 */
  47. MTK_DRV_GRP(2, 16, 0, 2, 2)
  48. };
  49. static const struct mtk_pin_drv_grp mt2701_pin_drv[] = {
  50. MTK_PIN_DRV_GRP(0, 0xf50, 0, 1),
  51. MTK_PIN_DRV_GRP(1, 0xf50, 0, 1),
  52. MTK_PIN_DRV_GRP(2, 0xf50, 0, 1),
  53. MTK_PIN_DRV_GRP(3, 0xf50, 0, 1),
  54. MTK_PIN_DRV_GRP(4, 0xf50, 0, 1),
  55. MTK_PIN_DRV_GRP(5, 0xf50, 0, 1),
  56. MTK_PIN_DRV_GRP(6, 0xf50, 0, 1),
  57. MTK_PIN_DRV_GRP(7, 0xf50, 4, 1),
  58. MTK_PIN_DRV_GRP(8, 0xf50, 4, 1),
  59. MTK_PIN_DRV_GRP(9, 0xf50, 4, 1),
  60. MTK_PIN_DRV_GRP(10, 0xf50, 8, 1),
  61. MTK_PIN_DRV_GRP(11, 0xf50, 8, 1),
  62. MTK_PIN_DRV_GRP(12, 0xf50, 8, 1),
  63. MTK_PIN_DRV_GRP(13, 0xf50, 8, 1),
  64. MTK_PIN_DRV_GRP(14, 0xf50, 12, 0),
  65. MTK_PIN_DRV_GRP(15, 0xf50, 12, 0),
  66. MTK_PIN_DRV_GRP(16, 0xf60, 0, 0),
  67. MTK_PIN_DRV_GRP(17, 0xf60, 0, 0),
  68. MTK_PIN_DRV_GRP(18, 0xf60, 4, 0),
  69. MTK_PIN_DRV_GRP(19, 0xf60, 4, 0),
  70. MTK_PIN_DRV_GRP(20, 0xf60, 4, 0),
  71. MTK_PIN_DRV_GRP(21, 0xf60, 4, 0),
  72. MTK_PIN_DRV_GRP(22, 0xf60, 8, 0),
  73. MTK_PIN_DRV_GRP(23, 0xf60, 8, 0),
  74. MTK_PIN_DRV_GRP(24, 0xf60, 8, 0),
  75. MTK_PIN_DRV_GRP(25, 0xf60, 8, 0),
  76. MTK_PIN_DRV_GRP(26, 0xf60, 8, 0),
  77. MTK_PIN_DRV_GRP(27, 0xf60, 12, 0),
  78. MTK_PIN_DRV_GRP(28, 0xf60, 12, 0),
  79. MTK_PIN_DRV_GRP(29, 0xf60, 12, 0),
  80. MTK_PIN_DRV_GRP(30, 0xf60, 0, 0),
  81. MTK_PIN_DRV_GRP(31, 0xf60, 0, 0),
  82. MTK_PIN_DRV_GRP(32, 0xf60, 0, 0),
  83. MTK_PIN_DRV_GRP(33, 0xf70, 0, 0),
  84. MTK_PIN_DRV_GRP(34, 0xf70, 0, 0),
  85. MTK_PIN_DRV_GRP(35, 0xf70, 0, 0),
  86. MTK_PIN_DRV_GRP(36, 0xf70, 0, 0),
  87. MTK_PIN_DRV_GRP(37, 0xf70, 0, 0),
  88. MTK_PIN_DRV_GRP(38, 0xf70, 4, 0),
  89. MTK_PIN_DRV_GRP(39, 0xf70, 8, 1),
  90. MTK_PIN_DRV_GRP(40, 0xf70, 8, 1),
  91. MTK_PIN_DRV_GRP(41, 0xf70, 8, 1),
  92. MTK_PIN_DRV_GRP(42, 0xf70, 8, 1),
  93. MTK_PIN_DRV_GRP(43, 0xf70, 12, 0),
  94. MTK_PIN_DRV_GRP(44, 0xf70, 12, 0),
  95. MTK_PIN_DRV_GRP(45, 0xf70, 12, 0),
  96. MTK_PIN_DRV_GRP(47, 0xf80, 0, 0),
  97. MTK_PIN_DRV_GRP(48, 0xf80, 0, 0),
  98. MTK_PIN_DRV_GRP(49, 0xf80, 4, 0),
  99. MTK_PIN_DRV_GRP(50, 0xf70, 4, 0),
  100. MTK_PIN_DRV_GRP(51, 0xf70, 4, 0),
  101. MTK_PIN_DRV_GRP(52, 0xf70, 4, 0),
  102. MTK_PIN_DRV_GRP(53, 0xf80, 12, 0),
  103. MTK_PIN_DRV_GRP(54, 0xf80, 12, 0),
  104. MTK_PIN_DRV_GRP(55, 0xf80, 12, 0),
  105. MTK_PIN_DRV_GRP(56, 0xf80, 12, 0),
  106. MTK_PIN_DRV_GRP(60, 0xf90, 8, 1),
  107. MTK_PIN_DRV_GRP(61, 0xf90, 8, 1),
  108. MTK_PIN_DRV_GRP(62, 0xf90, 8, 1),
  109. MTK_PIN_DRV_GRP(63, 0xf90, 12, 1),
  110. MTK_PIN_DRV_GRP(64, 0xf90, 12, 1),
  111. MTK_PIN_DRV_GRP(65, 0xf90, 12, 1),
  112. MTK_PIN_DRV_GRP(66, 0xfa0, 0, 1),
  113. MTK_PIN_DRV_GRP(67, 0xfa0, 0, 1),
  114. MTK_PIN_DRV_GRP(68, 0xfa0, 0, 1),
  115. MTK_PIN_DRV_GRP(69, 0xfa0, 0, 1),
  116. MTK_PIN_DRV_GRP(70, 0xfa0, 0, 1),
  117. MTK_PIN_DRV_GRP(71, 0xfa0, 0, 1),
  118. MTK_PIN_DRV_GRP(72, 0xf80, 4, 0),
  119. MTK_PIN_DRV_GRP(73, 0xf80, 4, 0),
  120. MTK_PIN_DRV_GRP(74, 0xf80, 4, 0),
  121. MTK_PIN_DRV_GRP(85, 0xda0, 0, 2),
  122. MTK_PIN_DRV_GRP(86, 0xd90, 0, 2),
  123. MTK_PIN_DRV_GRP(87, 0xdb0, 0, 2),
  124. MTK_PIN_DRV_GRP(88, 0xdb0, 0, 2),
  125. MTK_PIN_DRV_GRP(89, 0xdb0, 0, 2),
  126. MTK_PIN_DRV_GRP(90, 0xdb0, 0, 2),
  127. MTK_PIN_DRV_GRP(105, 0xd40, 0, 2),
  128. MTK_PIN_DRV_GRP(106, 0xd30, 0, 2),
  129. MTK_PIN_DRV_GRP(107, 0xd50, 0, 2),
  130. MTK_PIN_DRV_GRP(108, 0xd50, 0, 2),
  131. MTK_PIN_DRV_GRP(109, 0xd50, 0, 2),
  132. MTK_PIN_DRV_GRP(110, 0xd50, 0, 2),
  133. MTK_PIN_DRV_GRP(111, 0xce0, 0, 2),
  134. MTK_PIN_DRV_GRP(112, 0xce0, 0, 2),
  135. MTK_PIN_DRV_GRP(113, 0xce0, 0, 2),
  136. MTK_PIN_DRV_GRP(114, 0xce0, 0, 2),
  137. MTK_PIN_DRV_GRP(115, 0xce0, 0, 2),
  138. MTK_PIN_DRV_GRP(116, 0xcd0, 0, 2),
  139. MTK_PIN_DRV_GRP(117, 0xcc0, 0, 2),
  140. MTK_PIN_DRV_GRP(118, 0xce0, 0, 2),
  141. MTK_PIN_DRV_GRP(119, 0xce0, 0, 2),
  142. MTK_PIN_DRV_GRP(120, 0xce0, 0, 2),
  143. MTK_PIN_DRV_GRP(121, 0xce0, 0, 2),
  144. MTK_PIN_DRV_GRP(126, 0xf80, 4, 0),
  145. MTK_PIN_DRV_GRP(188, 0xf70, 4, 0),
  146. MTK_PIN_DRV_GRP(189, 0xfe0, 8, 0),
  147. MTK_PIN_DRV_GRP(190, 0xfe0, 8, 0),
  148. MTK_PIN_DRV_GRP(191, 0xfe0, 8, 0),
  149. MTK_PIN_DRV_GRP(192, 0xfe0, 8, 0),
  150. MTK_PIN_DRV_GRP(193, 0xfe0, 8, 0),
  151. MTK_PIN_DRV_GRP(194, 0xfe0, 12, 0),
  152. MTK_PIN_DRV_GRP(195, 0xfe0, 12, 0),
  153. MTK_PIN_DRV_GRP(196, 0xfe0, 12, 0),
  154. MTK_PIN_DRV_GRP(197, 0xfe0, 12, 0),
  155. MTK_PIN_DRV_GRP(198, 0xfe0, 12, 0),
  156. MTK_PIN_DRV_GRP(199, 0xf50, 4, 1),
  157. MTK_PIN_DRV_GRP(200, 0xfd0, 0, 0),
  158. MTK_PIN_DRV_GRP(201, 0xfd0, 0, 0),
  159. MTK_PIN_DRV_GRP(202, 0xfd0, 0, 0),
  160. MTK_PIN_DRV_GRP(203, 0xfd0, 4, 0),
  161. MTK_PIN_DRV_GRP(204, 0xfd0, 4, 0),
  162. MTK_PIN_DRV_GRP(205, 0xfd0, 4, 0),
  163. MTK_PIN_DRV_GRP(206, 0xfd0, 4, 0),
  164. MTK_PIN_DRV_GRP(207, 0xfd0, 4, 0),
  165. MTK_PIN_DRV_GRP(208, 0xfd0, 8, 0),
  166. MTK_PIN_DRV_GRP(209, 0xfd0, 8, 0),
  167. MTK_PIN_DRV_GRP(210, 0xfd0, 12, 1),
  168. MTK_PIN_DRV_GRP(211, 0xff0, 0, 1),
  169. MTK_PIN_DRV_GRP(212, 0xff0, 0, 1),
  170. MTK_PIN_DRV_GRP(213, 0xff0, 0, 1),
  171. MTK_PIN_DRV_GRP(214, 0xff0, 0, 1),
  172. MTK_PIN_DRV_GRP(215, 0xff0, 0, 1),
  173. MTK_PIN_DRV_GRP(216, 0xff0, 0, 1),
  174. MTK_PIN_DRV_GRP(217, 0xff0, 0, 1),
  175. MTK_PIN_DRV_GRP(218, 0xff0, 0, 1),
  176. MTK_PIN_DRV_GRP(219, 0xff0, 0, 1),
  177. MTK_PIN_DRV_GRP(220, 0xff0, 0, 1),
  178. MTK_PIN_DRV_GRP(221, 0xff0, 0, 1),
  179. MTK_PIN_DRV_GRP(222, 0xff0, 0, 1),
  180. MTK_PIN_DRV_GRP(223, 0xff0, 0, 1),
  181. MTK_PIN_DRV_GRP(224, 0xff0, 0, 1),
  182. MTK_PIN_DRV_GRP(225, 0xff0, 0, 1),
  183. MTK_PIN_DRV_GRP(226, 0xff0, 0, 1),
  184. MTK_PIN_DRV_GRP(227, 0xff0, 0, 1),
  185. MTK_PIN_DRV_GRP(228, 0xff0, 0, 1),
  186. MTK_PIN_DRV_GRP(229, 0xff0, 0, 1),
  187. MTK_PIN_DRV_GRP(230, 0xff0, 0, 1),
  188. MTK_PIN_DRV_GRP(231, 0xff0, 0, 1),
  189. MTK_PIN_DRV_GRP(232, 0xff0, 0, 1),
  190. MTK_PIN_DRV_GRP(233, 0xff0, 0, 1),
  191. MTK_PIN_DRV_GRP(234, 0xff0, 0, 1),
  192. MTK_PIN_DRV_GRP(235, 0xff0, 0, 1),
  193. MTK_PIN_DRV_GRP(236, 0xff0, 4, 0),
  194. MTK_PIN_DRV_GRP(237, 0xff0, 4, 0),
  195. MTK_PIN_DRV_GRP(238, 0xff0, 4, 0),
  196. MTK_PIN_DRV_GRP(239, 0xff0, 4, 0),
  197. MTK_PIN_DRV_GRP(240, 0xff0, 4, 0),
  198. MTK_PIN_DRV_GRP(241, 0xff0, 4, 0),
  199. MTK_PIN_DRV_GRP(242, 0xff0, 8, 0),
  200. MTK_PIN_DRV_GRP(243, 0xff0, 8, 0),
  201. MTK_PIN_DRV_GRP(248, 0xf00, 0, 0),
  202. MTK_PIN_DRV_GRP(249, 0xfc0, 0, 2),
  203. MTK_PIN_DRV_GRP(250, 0xfc0, 0, 2),
  204. MTK_PIN_DRV_GRP(251, 0xfc0, 0, 2),
  205. MTK_PIN_DRV_GRP(252, 0xfc0, 0, 2),
  206. MTK_PIN_DRV_GRP(253, 0xfc0, 0, 2),
  207. MTK_PIN_DRV_GRP(254, 0xfc0, 0, 2),
  208. MTK_PIN_DRV_GRP(255, 0xfc0, 0, 2),
  209. MTK_PIN_DRV_GRP(256, 0xfc0, 0, 2),
  210. MTK_PIN_DRV_GRP(257, 0xce0, 0, 2),
  211. MTK_PIN_DRV_GRP(258, 0xcb0, 0, 2),
  212. MTK_PIN_DRV_GRP(259, 0xc90, 0, 2),
  213. MTK_PIN_DRV_GRP(260, 0x3a0, 0, 2),
  214. MTK_PIN_DRV_GRP(261, 0xd50, 0, 2),
  215. MTK_PIN_DRV_GRP(262, 0xf00, 8, 0),
  216. MTK_PIN_DRV_GRP(263, 0xf00, 8, 0),
  217. MTK_PIN_DRV_GRP(264, 0xf00, 8, 0),
  218. MTK_PIN_DRV_GRP(265, 0xf00, 8, 0),
  219. MTK_PIN_DRV_GRP(266, 0xf00, 8, 0),
  220. MTK_PIN_DRV_GRP(267, 0xf00, 8, 0),
  221. MTK_PIN_DRV_GRP(268, 0xf00, 8, 0),
  222. MTK_PIN_DRV_GRP(269, 0xf00, 8, 0),
  223. MTK_PIN_DRV_GRP(270, 0xf00, 8, 0),
  224. MTK_PIN_DRV_GRP(271, 0xf00, 8, 0),
  225. MTK_PIN_DRV_GRP(272, 0xf00, 8, 0),
  226. MTK_PIN_DRV_GRP(273, 0xf00, 8, 0),
  227. MTK_PIN_DRV_GRP(274, 0xf00, 8, 0),
  228. MTK_PIN_DRV_GRP(275, 0xf00, 8, 0),
  229. MTK_PIN_DRV_GRP(276, 0xf00, 8, 0),
  230. MTK_PIN_DRV_GRP(277, 0xf00, 8, 0),
  231. MTK_PIN_DRV_GRP(278, 0xf70, 8, 1),
  232. };
  233. static const struct mtk_pin_spec_pupd_set_samereg mt2701_spec_pupd[] = {
  234. MTK_PIN_PUPD_SPEC_SR(111, 0xd00, 12, 13, 14), /* ms0 data7 */
  235. MTK_PIN_PUPD_SPEC_SR(112, 0xd00, 8, 9, 10), /* ms0 data6 */
  236. MTK_PIN_PUPD_SPEC_SR(113, 0xd00, 4, 5, 6), /* ms0 data5 */
  237. MTK_PIN_PUPD_SPEC_SR(114, 0xd00, 0, 1, 2), /* ms0 data4 */
  238. MTK_PIN_PUPD_SPEC_SR(115, 0xd10, 0, 1, 2), /* ms0 rstb */
  239. MTK_PIN_PUPD_SPEC_SR(116, 0xcd0, 8, 9, 10), /* ms0 cmd */
  240. MTK_PIN_PUPD_SPEC_SR(117, 0xcc0, 8, 9, 10), /* ms0 clk */
  241. MTK_PIN_PUPD_SPEC_SR(118, 0xcf0, 12, 13, 14), /* ms0 data3 */
  242. MTK_PIN_PUPD_SPEC_SR(119, 0xcf0, 8, 9, 10), /* ms0 data2 */
  243. MTK_PIN_PUPD_SPEC_SR(120, 0xcf0, 4, 5, 6), /* ms0 data1 */
  244. MTK_PIN_PUPD_SPEC_SR(121, 0xcf0, 0, 1, 2), /* ms0 data0 */
  245. MTK_PIN_PUPD_SPEC_SR(105, 0xd40, 8, 9, 10), /* ms1 cmd */
  246. MTK_PIN_PUPD_SPEC_SR(106, 0xd30, 8, 9, 10), /* ms1 clk */
  247. MTK_PIN_PUPD_SPEC_SR(107, 0xd60, 0, 1, 2), /* ms1 dat0 */
  248. MTK_PIN_PUPD_SPEC_SR(108, 0xd60, 10, 9, 8), /* ms1 dat1 */
  249. MTK_PIN_PUPD_SPEC_SR(109, 0xd60, 4, 5, 6), /* ms1 dat2 */
  250. MTK_PIN_PUPD_SPEC_SR(110, 0xc60, 12, 13, 14), /* ms1 dat3 */
  251. MTK_PIN_PUPD_SPEC_SR(85, 0xda0, 8, 9, 10), /* ms2 cmd */
  252. MTK_PIN_PUPD_SPEC_SR(86, 0xd90, 8, 9, 10), /* ms2 clk */
  253. MTK_PIN_PUPD_SPEC_SR(87, 0xdc0, 0, 1, 2), /* ms2 dat0 */
  254. MTK_PIN_PUPD_SPEC_SR(88, 0xdc0, 10, 9, 8), /* ms2 dat1 */
  255. MTK_PIN_PUPD_SPEC_SR(89, 0xdc0, 4, 5, 6), /* ms2 dat2 */
  256. MTK_PIN_PUPD_SPEC_SR(90, 0xdc0, 12, 13, 14), /* ms2 dat3 */
  257. MTK_PIN_PUPD_SPEC_SR(249, 0x140, 0, 1, 2), /* ms0e rstb */
  258. MTK_PIN_PUPD_SPEC_SR(250, 0x130, 12, 13, 14), /* ms0e dat7 */
  259. MTK_PIN_PUPD_SPEC_SR(251, 0x130, 8, 9, 10), /* ms0e dat6 */
  260. MTK_PIN_PUPD_SPEC_SR(252, 0x130, 4, 5, 6), /* ms0e dat5 */
  261. MTK_PIN_PUPD_SPEC_SR(253, 0x130, 0, 1, 2), /* ms0e dat4 */
  262. MTK_PIN_PUPD_SPEC_SR(254, 0xf40, 12, 13, 14), /* ms0e dat3 */
  263. MTK_PIN_PUPD_SPEC_SR(255, 0xf40, 8, 9, 10), /* ms0e dat2 */
  264. MTK_PIN_PUPD_SPEC_SR(256, 0xf40, 4, 5, 6), /* ms0e dat1 */
  265. MTK_PIN_PUPD_SPEC_SR(257, 0xf40, 0, 1, 2), /* ms0e dat0 */
  266. MTK_PIN_PUPD_SPEC_SR(258, 0xcb0, 8, 9, 10), /* ms0e cmd */
  267. MTK_PIN_PUPD_SPEC_SR(259, 0xc90, 8, 9, 10), /* ms0e clk */
  268. MTK_PIN_PUPD_SPEC_SR(261, 0x140, 8, 9, 10), /* ms1 ins */
  269. };
  270. static int mt2701_spec_pull_set(struct regmap *regmap, unsigned int pin,
  271. unsigned char align, bool isup, unsigned int r1r0)
  272. {
  273. return mtk_pctrl_spec_pull_set_samereg(regmap, mt2701_spec_pupd,
  274. ARRAY_SIZE(mt2701_spec_pupd), pin, align, isup, r1r0);
  275. }
  276. static const struct mtk_pin_ies_smt_set mt2701_ies_set[] = {
  277. MTK_PIN_IES_SMT_SPEC(0, 6, 0xb20, 0),
  278. MTK_PIN_IES_SMT_SPEC(7, 9, 0xb20, 1),
  279. MTK_PIN_IES_SMT_SPEC(10, 13, 0xb30, 3),
  280. MTK_PIN_IES_SMT_SPEC(14, 15, 0xb30, 13),
  281. MTK_PIN_IES_SMT_SPEC(16, 17, 0xb40, 7),
  282. MTK_PIN_IES_SMT_SPEC(18, 21, 0xb40, 13),
  283. MTK_PIN_IES_SMT_SPEC(22, 26, 0xb40, 13),
  284. MTK_PIN_IES_SMT_SPEC(27, 29, 0xb40, 13),
  285. MTK_PIN_IES_SMT_SPEC(30, 32, 0xb40, 7),
  286. MTK_PIN_IES_SMT_SPEC(33, 37, 0xb40, 13),
  287. MTK_PIN_IES_SMT_SPEC(38, 38, 0xb20, 13),
  288. MTK_PIN_IES_SMT_SPEC(39, 42, 0xb40, 13),
  289. MTK_PIN_IES_SMT_SPEC(43, 45, 0xb20, 10),
  290. MTK_PIN_IES_SMT_SPEC(47, 48, 0xb20, 11),
  291. MTK_PIN_IES_SMT_SPEC(49, 49, 0xb20, 12),
  292. MTK_PIN_IES_SMT_SPEC(50, 52, 0xb20, 13),
  293. MTK_PIN_IES_SMT_SPEC(53, 56, 0xb20, 14),
  294. MTK_PIN_IES_SMT_SPEC(57, 58, 0xb20, 15),
  295. MTK_PIN_IES_SMT_SPEC(59, 59, 0xb30, 10),
  296. MTK_PIN_IES_SMT_SPEC(60, 62, 0xb30, 0),
  297. MTK_PIN_IES_SMT_SPEC(63, 65, 0xb30, 1),
  298. MTK_PIN_IES_SMT_SPEC(66, 71, 0xb30, 2),
  299. MTK_PIN_IES_SMT_SPEC(72, 74, 0xb20, 12),
  300. MTK_PIN_IES_SMT_SPEC(75, 76, 0xb30, 3),
  301. MTK_PIN_IES_SMT_SPEC(77, 78, 0xb30, 4),
  302. MTK_PIN_IES_SMT_SPEC(79, 82, 0xb30, 5),
  303. MTK_PIN_IES_SMT_SPEC(83, 84, 0xb30, 2),
  304. MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 4),
  305. MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 4),
  306. MTK_PIN_IES_SMT_SPEC(87, 90, 0xdb0, 4),
  307. MTK_PIN_IES_SMT_SPEC(101, 104, 0xb30, 6),
  308. MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 4),
  309. MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 4),
  310. MTK_PIN_IES_SMT_SPEC(107, 110, 0xd50, 4),
  311. MTK_PIN_IES_SMT_SPEC(111, 115, 0xce0, 4),
  312. MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 4),
  313. MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 4),
  314. MTK_PIN_IES_SMT_SPEC(118, 121, 0xce0, 4),
  315. MTK_PIN_IES_SMT_SPEC(122, 125, 0xb30, 7),
  316. MTK_PIN_IES_SMT_SPEC(126, 126, 0xb20, 12),
  317. MTK_PIN_IES_SMT_SPEC(127, 142, 0xb30, 9),
  318. MTK_PIN_IES_SMT_SPEC(143, 160, 0xb30, 10),
  319. MTK_PIN_IES_SMT_SPEC(161, 168, 0xb30, 12),
  320. MTK_PIN_IES_SMT_SPEC(169, 183, 0xb30, 10),
  321. MTK_PIN_IES_SMT_SPEC(184, 186, 0xb30, 9),
  322. MTK_PIN_IES_SMT_SPEC(187, 187, 0xb30, 14),
  323. MTK_PIN_IES_SMT_SPEC(188, 188, 0xb20, 13),
  324. MTK_PIN_IES_SMT_SPEC(189, 193, 0xb30, 15),
  325. MTK_PIN_IES_SMT_SPEC(194, 198, 0xb40, 0),
  326. MTK_PIN_IES_SMT_SPEC(199, 199, 0xb20, 1),
  327. MTK_PIN_IES_SMT_SPEC(200, 202, 0xb40, 1),
  328. MTK_PIN_IES_SMT_SPEC(203, 207, 0xb40, 2),
  329. MTK_PIN_IES_SMT_SPEC(208, 209, 0xb40, 3),
  330. MTK_PIN_IES_SMT_SPEC(210, 210, 0xb40, 4),
  331. MTK_PIN_IES_SMT_SPEC(211, 235, 0xb40, 5),
  332. MTK_PIN_IES_SMT_SPEC(236, 241, 0xb40, 6),
  333. MTK_PIN_IES_SMT_SPEC(242, 243, 0xb40, 7),
  334. MTK_PIN_IES_SMT_SPEC(244, 247, 0xb40, 8),
  335. MTK_PIN_IES_SMT_SPEC(248, 248, 0xb40, 9),
  336. MTK_PIN_IES_SMT_SPEC(249, 257, 0xfc0, 4),
  337. MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 4),
  338. MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 4),
  339. MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 4),
  340. MTK_PIN_IES_SMT_SPEC(261, 261, 0xd50, 4),
  341. MTK_PIN_IES_SMT_SPEC(262, 277, 0xb40, 12),
  342. MTK_PIN_IES_SMT_SPEC(278, 278, 0xb40, 13),
  343. };
  344. static const struct mtk_pin_ies_smt_set mt2701_smt_set[] = {
  345. MTK_PIN_IES_SMT_SPEC(0, 6, 0xb50, 0),
  346. MTK_PIN_IES_SMT_SPEC(7, 9, 0xb50, 1),
  347. MTK_PIN_IES_SMT_SPEC(10, 13, 0xb60, 3),
  348. MTK_PIN_IES_SMT_SPEC(14, 15, 0xb60, 13),
  349. MTK_PIN_IES_SMT_SPEC(16, 17, 0xb70, 7),
  350. MTK_PIN_IES_SMT_SPEC(18, 21, 0xb70, 13),
  351. MTK_PIN_IES_SMT_SPEC(22, 26, 0xb70, 13),
  352. MTK_PIN_IES_SMT_SPEC(27, 29, 0xb70, 13),
  353. MTK_PIN_IES_SMT_SPEC(30, 32, 0xb70, 7),
  354. MTK_PIN_IES_SMT_SPEC(33, 37, 0xb70, 13),
  355. MTK_PIN_IES_SMT_SPEC(38, 38, 0xb50, 13),
  356. MTK_PIN_IES_SMT_SPEC(39, 42, 0xb70, 13),
  357. MTK_PIN_IES_SMT_SPEC(43, 45, 0xb50, 10),
  358. MTK_PIN_IES_SMT_SPEC(47, 48, 0xb50, 11),
  359. MTK_PIN_IES_SMT_SPEC(49, 49, 0xb50, 12),
  360. MTK_PIN_IES_SMT_SPEC(50, 52, 0xb50, 13),
  361. MTK_PIN_IES_SMT_SPEC(53, 56, 0xb50, 14),
  362. MTK_PIN_IES_SMT_SPEC(57, 58, 0xb50, 15),
  363. MTK_PIN_IES_SMT_SPEC(59, 59, 0xb60, 10),
  364. MTK_PIN_IES_SMT_SPEC(60, 62, 0xb60, 0),
  365. MTK_PIN_IES_SMT_SPEC(63, 65, 0xb60, 1),
  366. MTK_PIN_IES_SMT_SPEC(66, 71, 0xb60, 2),
  367. MTK_PIN_IES_SMT_SPEC(72, 74, 0xb50, 12),
  368. MTK_PIN_IES_SMT_SPEC(75, 76, 0xb60, 3),
  369. MTK_PIN_IES_SMT_SPEC(77, 78, 0xb60, 4),
  370. MTK_PIN_IES_SMT_SPEC(79, 82, 0xb60, 5),
  371. MTK_PIN_IES_SMT_SPEC(83, 84, 0xb60, 2),
  372. MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 11),
  373. MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 11),
  374. MTK_PIN_IES_SMT_SPEC(87, 87, 0xdc0, 3),
  375. MTK_PIN_IES_SMT_SPEC(88, 88, 0xdc0, 7),
  376. MTK_PIN_IES_SMT_SPEC(89, 89, 0xdc0, 11),
  377. MTK_PIN_IES_SMT_SPEC(90, 90, 0xdc0, 15),
  378. MTK_PIN_IES_SMT_SPEC(101, 104, 0xb60, 6),
  379. MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 11),
  380. MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 11),
  381. MTK_PIN_IES_SMT_SPEC(107, 107, 0xd60, 3),
  382. MTK_PIN_IES_SMT_SPEC(108, 108, 0xd60, 7),
  383. MTK_PIN_IES_SMT_SPEC(109, 109, 0xd60, 11),
  384. MTK_PIN_IES_SMT_SPEC(110, 110, 0xd60, 15),
  385. MTK_PIN_IES_SMT_SPEC(111, 111, 0xd00, 15),
  386. MTK_PIN_IES_SMT_SPEC(112, 112, 0xd00, 11),
  387. MTK_PIN_IES_SMT_SPEC(113, 113, 0xd00, 7),
  388. MTK_PIN_IES_SMT_SPEC(114, 114, 0xd00, 3),
  389. MTK_PIN_IES_SMT_SPEC(115, 115, 0xd10, 3),
  390. MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 11),
  391. MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 11),
  392. MTK_PIN_IES_SMT_SPEC(118, 118, 0xcf0, 15),
  393. MTK_PIN_IES_SMT_SPEC(119, 119, 0xcf0, 11),
  394. MTK_PIN_IES_SMT_SPEC(120, 120, 0xcf0, 7),
  395. MTK_PIN_IES_SMT_SPEC(121, 121, 0xcf0, 3),
  396. MTK_PIN_IES_SMT_SPEC(122, 125, 0xb60, 7),
  397. MTK_PIN_IES_SMT_SPEC(126, 126, 0xb50, 12),
  398. MTK_PIN_IES_SMT_SPEC(127, 142, 0xb60, 9),
  399. MTK_PIN_IES_SMT_SPEC(143, 160, 0xb60, 10),
  400. MTK_PIN_IES_SMT_SPEC(161, 168, 0xb60, 12),
  401. MTK_PIN_IES_SMT_SPEC(169, 183, 0xb60, 10),
  402. MTK_PIN_IES_SMT_SPEC(184, 186, 0xb60, 9),
  403. MTK_PIN_IES_SMT_SPEC(187, 187, 0xb60, 14),
  404. MTK_PIN_IES_SMT_SPEC(188, 188, 0xb50, 13),
  405. MTK_PIN_IES_SMT_SPEC(189, 193, 0xb60, 15),
  406. MTK_PIN_IES_SMT_SPEC(194, 198, 0xb70, 0),
  407. MTK_PIN_IES_SMT_SPEC(199, 199, 0xb50, 1),
  408. MTK_PIN_IES_SMT_SPEC(200, 202, 0xb70, 1),
  409. MTK_PIN_IES_SMT_SPEC(203, 207, 0xb70, 2),
  410. MTK_PIN_IES_SMT_SPEC(208, 209, 0xb70, 3),
  411. MTK_PIN_IES_SMT_SPEC(210, 210, 0xb70, 4),
  412. MTK_PIN_IES_SMT_SPEC(211, 235, 0xb70, 5),
  413. MTK_PIN_IES_SMT_SPEC(236, 241, 0xb70, 6),
  414. MTK_PIN_IES_SMT_SPEC(242, 243, 0xb70, 7),
  415. MTK_PIN_IES_SMT_SPEC(244, 247, 0xb70, 8),
  416. MTK_PIN_IES_SMT_SPEC(248, 248, 0xb70, 9),
  417. MTK_PIN_IES_SMT_SPEC(249, 249, 0x140, 3),
  418. MTK_PIN_IES_SMT_SPEC(250, 250, 0x130, 15),
  419. MTK_PIN_IES_SMT_SPEC(251, 251, 0x130, 11),
  420. MTK_PIN_IES_SMT_SPEC(252, 252, 0x130, 7),
  421. MTK_PIN_IES_SMT_SPEC(253, 253, 0x130, 3),
  422. MTK_PIN_IES_SMT_SPEC(254, 254, 0xf40, 15),
  423. MTK_PIN_IES_SMT_SPEC(255, 255, 0xf40, 11),
  424. MTK_PIN_IES_SMT_SPEC(256, 256, 0xf40, 7),
  425. MTK_PIN_IES_SMT_SPEC(257, 257, 0xf40, 3),
  426. MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 11),
  427. MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 11),
  428. MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 11),
  429. MTK_PIN_IES_SMT_SPEC(261, 261, 0x0b0, 3),
  430. MTK_PIN_IES_SMT_SPEC(262, 277, 0xb70, 12),
  431. MTK_PIN_IES_SMT_SPEC(278, 278, 0xb70, 13),
  432. };
  433. static int mt2701_ies_smt_set(struct regmap *regmap, unsigned int pin,
  434. unsigned char align, int value, enum pin_config_param arg)
  435. {
  436. if (arg == PIN_CONFIG_INPUT_ENABLE)
  437. return mtk_pconf_spec_set_ies_smt_range(regmap, mt2701_ies_set,
  438. ARRAY_SIZE(mt2701_ies_set), pin, align, value);
  439. else if (arg == PIN_CONFIG_INPUT_SCHMITT_ENABLE)
  440. return mtk_pconf_spec_set_ies_smt_range(regmap, mt2701_smt_set,
  441. ARRAY_SIZE(mt2701_smt_set), pin, align, value);
  442. return -EINVAL;
  443. }
  444. static const struct mtk_spec_pinmux_set mt2701_spec_pinmux[] = {
  445. MTK_PINMUX_SPEC(22, 0xb10, 3),
  446. MTK_PINMUX_SPEC(23, 0xb10, 4),
  447. MTK_PINMUX_SPEC(24, 0xb10, 5),
  448. MTK_PINMUX_SPEC(29, 0xb10, 9),
  449. MTK_PINMUX_SPEC(208, 0xb10, 7),
  450. MTK_PINMUX_SPEC(209, 0xb10, 8),
  451. MTK_PINMUX_SPEC(203, 0xf20, 0),
  452. MTK_PINMUX_SPEC(204, 0xf20, 1),
  453. MTK_PINMUX_SPEC(249, 0xef0, 0),
  454. MTK_PINMUX_SPEC(250, 0xef0, 0),
  455. MTK_PINMUX_SPEC(251, 0xef0, 0),
  456. MTK_PINMUX_SPEC(252, 0xef0, 0),
  457. MTK_PINMUX_SPEC(253, 0xef0, 0),
  458. MTK_PINMUX_SPEC(254, 0xef0, 0),
  459. MTK_PINMUX_SPEC(255, 0xef0, 0),
  460. MTK_PINMUX_SPEC(256, 0xef0, 0),
  461. MTK_PINMUX_SPEC(257, 0xef0, 0),
  462. MTK_PINMUX_SPEC(258, 0xef0, 0),
  463. MTK_PINMUX_SPEC(259, 0xef0, 0),
  464. MTK_PINMUX_SPEC(260, 0xef0, 0),
  465. };
  466. static void mt2701_spec_pinmux_set(struct regmap *reg, unsigned int pin,
  467. unsigned int mode)
  468. {
  469. unsigned int i, value, mask;
  470. unsigned int info_num = ARRAY_SIZE(mt2701_spec_pinmux);
  471. unsigned int spec_flag;
  472. for (i = 0; i < info_num; i++) {
  473. if (pin == mt2701_spec_pinmux[i].pin)
  474. break;
  475. }
  476. if (i == info_num)
  477. return;
  478. spec_flag = (mode >> 3);
  479. mask = BIT(mt2701_spec_pinmux[i].bit);
  480. if (!spec_flag)
  481. value = mask;
  482. else
  483. value = 0;
  484. regmap_update_bits(reg, mt2701_spec_pinmux[i].offset, mask, value);
  485. }
  486. static void mt2701_spec_dir_set(unsigned int *reg_addr, unsigned int pin)
  487. {
  488. if (pin > 175)
  489. *reg_addr += 0x10;
  490. }
  491. static const struct mtk_pinctrl_devdata mt2701_pinctrl_data = {
  492. .pins = mtk_pins_mt2701,
  493. .npins = ARRAY_SIZE(mtk_pins_mt2701),
  494. .grp_desc = mt2701_drv_grp,
  495. .n_grp_cls = ARRAY_SIZE(mt2701_drv_grp),
  496. .pin_drv_grp = mt2701_pin_drv,
  497. .n_pin_drv_grps = ARRAY_SIZE(mt2701_pin_drv),
  498. .spec_pull_set = mt2701_spec_pull_set,
  499. .spec_ies_smt_set = mt2701_ies_smt_set,
  500. .spec_pinmux_set = mt2701_spec_pinmux_set,
  501. .spec_dir_set = mt2701_spec_dir_set,
  502. .dir_offset = 0x0000,
  503. .pullen_offset = 0x0150,
  504. .pullsel_offset = 0x0280,
  505. .dout_offset = 0x0500,
  506. .din_offset = 0x0630,
  507. .pinmux_offset = 0x0760,
  508. .type1_start = 280,
  509. .type1_end = 280,
  510. .port_shf = 4,
  511. .port_mask = 0x1f,
  512. .port_align = 4,
  513. .eint_offsets = {
  514. .name = "mt2701_eint",
  515. .stat = 0x000,
  516. .ack = 0x040,
  517. .mask = 0x080,
  518. .mask_set = 0x0c0,
  519. .mask_clr = 0x100,
  520. .sens = 0x140,
  521. .sens_set = 0x180,
  522. .sens_clr = 0x1c0,
  523. .soft = 0x200,
  524. .soft_set = 0x240,
  525. .soft_clr = 0x280,
  526. .pol = 0x300,
  527. .pol_set = 0x340,
  528. .pol_clr = 0x380,
  529. .dom_en = 0x400,
  530. .dbnc_ctrl = 0x500,
  531. .dbnc_set = 0x600,
  532. .dbnc_clr = 0x700,
  533. .port_mask = 6,
  534. .ports = 6,
  535. },
  536. .ap_num = 169,
  537. .db_cnt = 16,
  538. };
  539. static int mt2701_pinctrl_probe(struct platform_device *pdev)
  540. {
  541. return mtk_pctrl_init(pdev, &mt2701_pinctrl_data, NULL);
  542. }
  543. static const struct of_device_id mt2701_pctrl_match[] = {
  544. { .compatible = "mediatek,mt2701-pinctrl", },
  545. {}
  546. };
  547. MODULE_DEVICE_TABLE(of, mt2701_pctrl_match);
  548. static struct platform_driver mtk_pinctrl_driver = {
  549. .probe = mt2701_pinctrl_probe,
  550. .driver = {
  551. .name = "mediatek-mt2701-pinctrl",
  552. .of_match_table = mt2701_pctrl_match,
  553. .pm = &mtk_eint_pm_ops,
  554. },
  555. };
  556. static int __init mtk_pinctrl_init(void)
  557. {
  558. return platform_driver_register(&mtk_pinctrl_driver);
  559. }
  560. arch_initcall(mtk_pinctrl_init);