sunhme.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392
  1. /* sunhme.c: Sparc HME/BigMac 10/100baseT half/full duplex auto switching,
  2. * auto carrier detecting ethernet driver. Also known as the
  3. * "Happy Meal Ethernet" found on SunSwift SBUS cards.
  4. *
  5. * Copyright (C) 1996, 1998, 1999, 2002, 2003,
  6. * 2006, 2008 David S. Miller (davem@davemloft.net)
  7. *
  8. * Changes :
  9. * 2000/11/11 Willy Tarreau <willy AT meta-x.org>
  10. * - port to non-sparc architectures. Tested only on x86 and
  11. * only currently works with QFE PCI cards.
  12. * - ability to specify the MAC address at module load time by passing this
  13. * argument : macaddr=0x00,0x10,0x20,0x30,0x40,0x50
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <linux/fcntl.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/in.h>
  22. #include <linux/slab.h>
  23. #include <linux/string.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/mii.h>
  28. #include <linux/crc32.h>
  29. #include <linux/random.h>
  30. #include <linux/errno.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/mm.h>
  35. #include <linux/bitops.h>
  36. #include <linux/dma-mapping.h>
  37. #include <asm/io.h>
  38. #include <asm/dma.h>
  39. #include <asm/byteorder.h>
  40. #ifdef CONFIG_SPARC
  41. #include <linux/of.h>
  42. #include <linux/of_device.h>
  43. #include <asm/idprom.h>
  44. #include <asm/openprom.h>
  45. #include <asm/oplib.h>
  46. #include <asm/prom.h>
  47. #include <asm/auxio.h>
  48. #endif
  49. #include <asm/uaccess.h>
  50. #include <asm/pgtable.h>
  51. #include <asm/irq.h>
  52. #ifdef CONFIG_PCI
  53. #include <linux/pci.h>
  54. #endif
  55. #include "sunhme.h"
  56. #define DRV_NAME "sunhme"
  57. #define DRV_VERSION "3.10"
  58. #define DRV_RELDATE "August 26, 2008"
  59. #define DRV_AUTHOR "David S. Miller (davem@davemloft.net)"
  60. static char version[] =
  61. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  62. MODULE_VERSION(DRV_VERSION);
  63. MODULE_AUTHOR(DRV_AUTHOR);
  64. MODULE_DESCRIPTION("Sun HappyMealEthernet(HME) 10/100baseT ethernet driver");
  65. MODULE_LICENSE("GPL");
  66. static int macaddr[6];
  67. /* accept MAC address of the form macaddr=0x08,0x00,0x20,0x30,0x40,0x50 */
  68. module_param_array(macaddr, int, NULL, 0);
  69. MODULE_PARM_DESC(macaddr, "Happy Meal MAC address to set");
  70. #ifdef CONFIG_SBUS
  71. static struct quattro *qfe_sbus_list;
  72. #endif
  73. #ifdef CONFIG_PCI
  74. static struct quattro *qfe_pci_list;
  75. #endif
  76. #undef HMEDEBUG
  77. #undef SXDEBUG
  78. #undef RXDEBUG
  79. #undef TXDEBUG
  80. #undef TXLOGGING
  81. #ifdef TXLOGGING
  82. struct hme_tx_logent {
  83. unsigned int tstamp;
  84. int tx_new, tx_old;
  85. unsigned int action;
  86. #define TXLOG_ACTION_IRQ 0x01
  87. #define TXLOG_ACTION_TXMIT 0x02
  88. #define TXLOG_ACTION_TBUSY 0x04
  89. #define TXLOG_ACTION_NBUFS 0x08
  90. unsigned int status;
  91. };
  92. #define TX_LOG_LEN 128
  93. static struct hme_tx_logent tx_log[TX_LOG_LEN];
  94. static int txlog_cur_entry;
  95. static __inline__ void tx_add_log(struct happy_meal *hp, unsigned int a, unsigned int s)
  96. {
  97. struct hme_tx_logent *tlp;
  98. unsigned long flags;
  99. local_irq_save(flags);
  100. tlp = &tx_log[txlog_cur_entry];
  101. tlp->tstamp = (unsigned int)jiffies;
  102. tlp->tx_new = hp->tx_new;
  103. tlp->tx_old = hp->tx_old;
  104. tlp->action = a;
  105. tlp->status = s;
  106. txlog_cur_entry = (txlog_cur_entry + 1) & (TX_LOG_LEN - 1);
  107. local_irq_restore(flags);
  108. }
  109. static __inline__ void tx_dump_log(void)
  110. {
  111. int i, this;
  112. this = txlog_cur_entry;
  113. for (i = 0; i < TX_LOG_LEN; i++) {
  114. printk("TXLOG[%d]: j[%08x] tx[N(%d)O(%d)] action[%08x] stat[%08x]\n", i,
  115. tx_log[this].tstamp,
  116. tx_log[this].tx_new, tx_log[this].tx_old,
  117. tx_log[this].action, tx_log[this].status);
  118. this = (this + 1) & (TX_LOG_LEN - 1);
  119. }
  120. }
  121. static __inline__ void tx_dump_ring(struct happy_meal *hp)
  122. {
  123. struct hmeal_init_block *hb = hp->happy_block;
  124. struct happy_meal_txd *tp = &hb->happy_meal_txd[0];
  125. int i;
  126. for (i = 0; i < TX_RING_SIZE; i+=4) {
  127. printk("TXD[%d..%d]: [%08x:%08x] [%08x:%08x] [%08x:%08x] [%08x:%08x]\n",
  128. i, i + 4,
  129. le32_to_cpu(tp[i].tx_flags), le32_to_cpu(tp[i].tx_addr),
  130. le32_to_cpu(tp[i + 1].tx_flags), le32_to_cpu(tp[i + 1].tx_addr),
  131. le32_to_cpu(tp[i + 2].tx_flags), le32_to_cpu(tp[i + 2].tx_addr),
  132. le32_to_cpu(tp[i + 3].tx_flags), le32_to_cpu(tp[i + 3].tx_addr));
  133. }
  134. }
  135. #else
  136. #define tx_add_log(hp, a, s) do { } while(0)
  137. #define tx_dump_log() do { } while(0)
  138. #define tx_dump_ring(hp) do { } while(0)
  139. #endif
  140. #ifdef HMEDEBUG
  141. #define HMD(x) printk x
  142. #else
  143. #define HMD(x)
  144. #endif
  145. /* #define AUTO_SWITCH_DEBUG */
  146. #ifdef AUTO_SWITCH_DEBUG
  147. #define ASD(x) printk x
  148. #else
  149. #define ASD(x)
  150. #endif
  151. #define DEFAULT_IPG0 16 /* For lance-mode only */
  152. #define DEFAULT_IPG1 8 /* For all modes */
  153. #define DEFAULT_IPG2 4 /* For all modes */
  154. #define DEFAULT_JAMSIZE 4 /* Toe jam */
  155. /* NOTE: In the descriptor writes one _must_ write the address
  156. * member _first_. The card must not be allowed to see
  157. * the updated descriptor flags until the address is
  158. * correct. I've added a write memory barrier between
  159. * the two stores so that I can sleep well at night... -DaveM
  160. */
  161. #if defined(CONFIG_SBUS) && defined(CONFIG_PCI)
  162. static void sbus_hme_write32(void __iomem *reg, u32 val)
  163. {
  164. sbus_writel(val, reg);
  165. }
  166. static u32 sbus_hme_read32(void __iomem *reg)
  167. {
  168. return sbus_readl(reg);
  169. }
  170. static void sbus_hme_write_rxd(struct happy_meal_rxd *rxd, u32 flags, u32 addr)
  171. {
  172. rxd->rx_addr = (__force hme32)addr;
  173. dma_wmb();
  174. rxd->rx_flags = (__force hme32)flags;
  175. }
  176. static void sbus_hme_write_txd(struct happy_meal_txd *txd, u32 flags, u32 addr)
  177. {
  178. txd->tx_addr = (__force hme32)addr;
  179. dma_wmb();
  180. txd->tx_flags = (__force hme32)flags;
  181. }
  182. static u32 sbus_hme_read_desc32(hme32 *p)
  183. {
  184. return (__force u32)*p;
  185. }
  186. static void pci_hme_write32(void __iomem *reg, u32 val)
  187. {
  188. writel(val, reg);
  189. }
  190. static u32 pci_hme_read32(void __iomem *reg)
  191. {
  192. return readl(reg);
  193. }
  194. static void pci_hme_write_rxd(struct happy_meal_rxd *rxd, u32 flags, u32 addr)
  195. {
  196. rxd->rx_addr = (__force hme32)cpu_to_le32(addr);
  197. dma_wmb();
  198. rxd->rx_flags = (__force hme32)cpu_to_le32(flags);
  199. }
  200. static void pci_hme_write_txd(struct happy_meal_txd *txd, u32 flags, u32 addr)
  201. {
  202. txd->tx_addr = (__force hme32)cpu_to_le32(addr);
  203. dma_wmb();
  204. txd->tx_flags = (__force hme32)cpu_to_le32(flags);
  205. }
  206. static u32 pci_hme_read_desc32(hme32 *p)
  207. {
  208. return le32_to_cpup((__le32 *)p);
  209. }
  210. #define hme_write32(__hp, __reg, __val) \
  211. ((__hp)->write32((__reg), (__val)))
  212. #define hme_read32(__hp, __reg) \
  213. ((__hp)->read32(__reg))
  214. #define hme_write_rxd(__hp, __rxd, __flags, __addr) \
  215. ((__hp)->write_rxd((__rxd), (__flags), (__addr)))
  216. #define hme_write_txd(__hp, __txd, __flags, __addr) \
  217. ((__hp)->write_txd((__txd), (__flags), (__addr)))
  218. #define hme_read_desc32(__hp, __p) \
  219. ((__hp)->read_desc32(__p))
  220. #define hme_dma_map(__hp, __ptr, __size, __dir) \
  221. ((__hp)->dma_map((__hp)->dma_dev, (__ptr), (__size), (__dir)))
  222. #define hme_dma_unmap(__hp, __addr, __size, __dir) \
  223. ((__hp)->dma_unmap((__hp)->dma_dev, (__addr), (__size), (__dir)))
  224. #define hme_dma_sync_for_cpu(__hp, __addr, __size, __dir) \
  225. ((__hp)->dma_sync_for_cpu((__hp)->dma_dev, (__addr), (__size), (__dir)))
  226. #define hme_dma_sync_for_device(__hp, __addr, __size, __dir) \
  227. ((__hp)->dma_sync_for_device((__hp)->dma_dev, (__addr), (__size), (__dir)))
  228. #else
  229. #ifdef CONFIG_SBUS
  230. /* SBUS only compilation */
  231. #define hme_write32(__hp, __reg, __val) \
  232. sbus_writel((__val), (__reg))
  233. #define hme_read32(__hp, __reg) \
  234. sbus_readl(__reg)
  235. #define hme_write_rxd(__hp, __rxd, __flags, __addr) \
  236. do { (__rxd)->rx_addr = (__force hme32)(u32)(__addr); \
  237. dma_wmb(); \
  238. (__rxd)->rx_flags = (__force hme32)(u32)(__flags); \
  239. } while(0)
  240. #define hme_write_txd(__hp, __txd, __flags, __addr) \
  241. do { (__txd)->tx_addr = (__force hme32)(u32)(__addr); \
  242. dma_wmb(); \
  243. (__txd)->tx_flags = (__force hme32)(u32)(__flags); \
  244. } while(0)
  245. #define hme_read_desc32(__hp, __p) ((__force u32)(hme32)*(__p))
  246. #define hme_dma_map(__hp, __ptr, __size, __dir) \
  247. dma_map_single((__hp)->dma_dev, (__ptr), (__size), (__dir))
  248. #define hme_dma_unmap(__hp, __addr, __size, __dir) \
  249. dma_unmap_single((__hp)->dma_dev, (__addr), (__size), (__dir))
  250. #define hme_dma_sync_for_cpu(__hp, __addr, __size, __dir) \
  251. dma_dma_sync_single_for_cpu((__hp)->dma_dev, (__addr), (__size), (__dir))
  252. #define hme_dma_sync_for_device(__hp, __addr, __size, __dir) \
  253. dma_dma_sync_single_for_device((__hp)->dma_dev, (__addr), (__size), (__dir))
  254. #else
  255. /* PCI only compilation */
  256. #define hme_write32(__hp, __reg, __val) \
  257. writel((__val), (__reg))
  258. #define hme_read32(__hp, __reg) \
  259. readl(__reg)
  260. #define hme_write_rxd(__hp, __rxd, __flags, __addr) \
  261. do { (__rxd)->rx_addr = (__force hme32)cpu_to_le32(__addr); \
  262. dma_wmb(); \
  263. (__rxd)->rx_flags = (__force hme32)cpu_to_le32(__flags); \
  264. } while(0)
  265. #define hme_write_txd(__hp, __txd, __flags, __addr) \
  266. do { (__txd)->tx_addr = (__force hme32)cpu_to_le32(__addr); \
  267. dma_wmb(); \
  268. (__txd)->tx_flags = (__force hme32)cpu_to_le32(__flags); \
  269. } while(0)
  270. static inline u32 hme_read_desc32(struct happy_meal *hp, hme32 *p)
  271. {
  272. return le32_to_cpup((__le32 *)p);
  273. }
  274. #define hme_dma_map(__hp, __ptr, __size, __dir) \
  275. pci_map_single((__hp)->dma_dev, (__ptr), (__size), (__dir))
  276. #define hme_dma_unmap(__hp, __addr, __size, __dir) \
  277. pci_unmap_single((__hp)->dma_dev, (__addr), (__size), (__dir))
  278. #define hme_dma_sync_for_cpu(__hp, __addr, __size, __dir) \
  279. pci_dma_sync_single_for_cpu((__hp)->dma_dev, (__addr), (__size), (__dir))
  280. #define hme_dma_sync_for_device(__hp, __addr, __size, __dir) \
  281. pci_dma_sync_single_for_device((__hp)->dma_dev, (__addr), (__size), (__dir))
  282. #endif
  283. #endif
  284. /* Oh yes, the MIF BitBang is mighty fun to program. BitBucket is more like it. */
  285. static void BB_PUT_BIT(struct happy_meal *hp, void __iomem *tregs, int bit)
  286. {
  287. hme_write32(hp, tregs + TCVR_BBDATA, bit);
  288. hme_write32(hp, tregs + TCVR_BBCLOCK, 0);
  289. hme_write32(hp, tregs + TCVR_BBCLOCK, 1);
  290. }
  291. #if 0
  292. static u32 BB_GET_BIT(struct happy_meal *hp, void __iomem *tregs, int internal)
  293. {
  294. u32 ret;
  295. hme_write32(hp, tregs + TCVR_BBCLOCK, 0);
  296. hme_write32(hp, tregs + TCVR_BBCLOCK, 1);
  297. ret = hme_read32(hp, tregs + TCVR_CFG);
  298. if (internal)
  299. ret &= TCV_CFG_MDIO0;
  300. else
  301. ret &= TCV_CFG_MDIO1;
  302. return ret;
  303. }
  304. #endif
  305. static u32 BB_GET_BIT2(struct happy_meal *hp, void __iomem *tregs, int internal)
  306. {
  307. u32 retval;
  308. hme_write32(hp, tregs + TCVR_BBCLOCK, 0);
  309. udelay(1);
  310. retval = hme_read32(hp, tregs + TCVR_CFG);
  311. if (internal)
  312. retval &= TCV_CFG_MDIO0;
  313. else
  314. retval &= TCV_CFG_MDIO1;
  315. hme_write32(hp, tregs + TCVR_BBCLOCK, 1);
  316. return retval;
  317. }
  318. #define TCVR_FAILURE 0x80000000 /* Impossible MIF read value */
  319. static int happy_meal_bb_read(struct happy_meal *hp,
  320. void __iomem *tregs, int reg)
  321. {
  322. u32 tmp;
  323. int retval = 0;
  324. int i;
  325. ASD(("happy_meal_bb_read: reg=%d ", reg));
  326. /* Enable the MIF BitBang outputs. */
  327. hme_write32(hp, tregs + TCVR_BBOENAB, 1);
  328. /* Force BitBang into the idle state. */
  329. for (i = 0; i < 32; i++)
  330. BB_PUT_BIT(hp, tregs, 1);
  331. /* Give it the read sequence. */
  332. BB_PUT_BIT(hp, tregs, 0);
  333. BB_PUT_BIT(hp, tregs, 1);
  334. BB_PUT_BIT(hp, tregs, 1);
  335. BB_PUT_BIT(hp, tregs, 0);
  336. /* Give it the PHY address. */
  337. tmp = hp->paddr & 0xff;
  338. for (i = 4; i >= 0; i--)
  339. BB_PUT_BIT(hp, tregs, ((tmp >> i) & 1));
  340. /* Tell it what register we want to read. */
  341. tmp = (reg & 0xff);
  342. for (i = 4; i >= 0; i--)
  343. BB_PUT_BIT(hp, tregs, ((tmp >> i) & 1));
  344. /* Close down the MIF BitBang outputs. */
  345. hme_write32(hp, tregs + TCVR_BBOENAB, 0);
  346. /* Now read in the value. */
  347. (void) BB_GET_BIT2(hp, tregs, (hp->tcvr_type == internal));
  348. for (i = 15; i >= 0; i--)
  349. retval |= BB_GET_BIT2(hp, tregs, (hp->tcvr_type == internal));
  350. (void) BB_GET_BIT2(hp, tregs, (hp->tcvr_type == internal));
  351. (void) BB_GET_BIT2(hp, tregs, (hp->tcvr_type == internal));
  352. (void) BB_GET_BIT2(hp, tregs, (hp->tcvr_type == internal));
  353. ASD(("value=%x\n", retval));
  354. return retval;
  355. }
  356. static void happy_meal_bb_write(struct happy_meal *hp,
  357. void __iomem *tregs, int reg,
  358. unsigned short value)
  359. {
  360. u32 tmp;
  361. int i;
  362. ASD(("happy_meal_bb_write: reg=%d value=%x\n", reg, value));
  363. /* Enable the MIF BitBang outputs. */
  364. hme_write32(hp, tregs + TCVR_BBOENAB, 1);
  365. /* Force BitBang into the idle state. */
  366. for (i = 0; i < 32; i++)
  367. BB_PUT_BIT(hp, tregs, 1);
  368. /* Give it write sequence. */
  369. BB_PUT_BIT(hp, tregs, 0);
  370. BB_PUT_BIT(hp, tregs, 1);
  371. BB_PUT_BIT(hp, tregs, 0);
  372. BB_PUT_BIT(hp, tregs, 1);
  373. /* Give it the PHY address. */
  374. tmp = (hp->paddr & 0xff);
  375. for (i = 4; i >= 0; i--)
  376. BB_PUT_BIT(hp, tregs, ((tmp >> i) & 1));
  377. /* Tell it what register we will be writing. */
  378. tmp = (reg & 0xff);
  379. for (i = 4; i >= 0; i--)
  380. BB_PUT_BIT(hp, tregs, ((tmp >> i) & 1));
  381. /* Tell it to become ready for the bits. */
  382. BB_PUT_BIT(hp, tregs, 1);
  383. BB_PUT_BIT(hp, tregs, 0);
  384. for (i = 15; i >= 0; i--)
  385. BB_PUT_BIT(hp, tregs, ((value >> i) & 1));
  386. /* Close down the MIF BitBang outputs. */
  387. hme_write32(hp, tregs + TCVR_BBOENAB, 0);
  388. }
  389. #define TCVR_READ_TRIES 16
  390. static int happy_meal_tcvr_read(struct happy_meal *hp,
  391. void __iomem *tregs, int reg)
  392. {
  393. int tries = TCVR_READ_TRIES;
  394. int retval;
  395. ASD(("happy_meal_tcvr_read: reg=0x%02x ", reg));
  396. if (hp->tcvr_type == none) {
  397. ASD(("no transceiver, value=TCVR_FAILURE\n"));
  398. return TCVR_FAILURE;
  399. }
  400. if (!(hp->happy_flags & HFLAG_FENABLE)) {
  401. ASD(("doing bit bang\n"));
  402. return happy_meal_bb_read(hp, tregs, reg);
  403. }
  404. hme_write32(hp, tregs + TCVR_FRAME,
  405. (FRAME_READ | (hp->paddr << 23) | ((reg & 0xff) << 18)));
  406. while (!(hme_read32(hp, tregs + TCVR_FRAME) & 0x10000) && --tries)
  407. udelay(20);
  408. if (!tries) {
  409. printk(KERN_ERR "happy meal: Aieee, transceiver MIF read bolixed\n");
  410. return TCVR_FAILURE;
  411. }
  412. retval = hme_read32(hp, tregs + TCVR_FRAME) & 0xffff;
  413. ASD(("value=%04x\n", retval));
  414. return retval;
  415. }
  416. #define TCVR_WRITE_TRIES 16
  417. static void happy_meal_tcvr_write(struct happy_meal *hp,
  418. void __iomem *tregs, int reg,
  419. unsigned short value)
  420. {
  421. int tries = TCVR_WRITE_TRIES;
  422. ASD(("happy_meal_tcvr_write: reg=0x%02x value=%04x\n", reg, value));
  423. /* Welcome to Sun Microsystems, can I take your order please? */
  424. if (!(hp->happy_flags & HFLAG_FENABLE)) {
  425. happy_meal_bb_write(hp, tregs, reg, value);
  426. return;
  427. }
  428. /* Would you like fries with that? */
  429. hme_write32(hp, tregs + TCVR_FRAME,
  430. (FRAME_WRITE | (hp->paddr << 23) |
  431. ((reg & 0xff) << 18) | (value & 0xffff)));
  432. while (!(hme_read32(hp, tregs + TCVR_FRAME) & 0x10000) && --tries)
  433. udelay(20);
  434. /* Anything else? */
  435. if (!tries)
  436. printk(KERN_ERR "happy meal: Aieee, transceiver MIF write bolixed\n");
  437. /* Fifty-two cents is your change, have a nice day. */
  438. }
  439. /* Auto negotiation. The scheme is very simple. We have a timer routine
  440. * that keeps watching the auto negotiation process as it progresses.
  441. * The DP83840 is first told to start doing it's thing, we set up the time
  442. * and place the timer state machine in it's initial state.
  443. *
  444. * Here the timer peeks at the DP83840 status registers at each click to see
  445. * if the auto negotiation has completed, we assume here that the DP83840 PHY
  446. * will time out at some point and just tell us what (didn't) happen. For
  447. * complete coverage we only allow so many of the ticks at this level to run,
  448. * when this has expired we print a warning message and try another strategy.
  449. * This "other" strategy is to force the interface into various speed/duplex
  450. * configurations and we stop when we see a link-up condition before the
  451. * maximum number of "peek" ticks have occurred.
  452. *
  453. * Once a valid link status has been detected we configure the BigMAC and
  454. * the rest of the Happy Meal to speak the most efficient protocol we could
  455. * get a clean link for. The priority for link configurations, highest first
  456. * is:
  457. * 100 Base-T Full Duplex
  458. * 100 Base-T Half Duplex
  459. * 10 Base-T Full Duplex
  460. * 10 Base-T Half Duplex
  461. *
  462. * We start a new timer now, after a successful auto negotiation status has
  463. * been detected. This timer just waits for the link-up bit to get set in
  464. * the BMCR of the DP83840. When this occurs we print a kernel log message
  465. * describing the link type in use and the fact that it is up.
  466. *
  467. * If a fatal error of some sort is signalled and detected in the interrupt
  468. * service routine, and the chip is reset, or the link is ifconfig'd down
  469. * and then back up, this entire process repeats itself all over again.
  470. */
  471. static int try_next_permutation(struct happy_meal *hp, void __iomem *tregs)
  472. {
  473. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  474. /* Downgrade from full to half duplex. Only possible
  475. * via ethtool.
  476. */
  477. if (hp->sw_bmcr & BMCR_FULLDPLX) {
  478. hp->sw_bmcr &= ~(BMCR_FULLDPLX);
  479. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  480. return 0;
  481. }
  482. /* Downgrade from 100 to 10. */
  483. if (hp->sw_bmcr & BMCR_SPEED100) {
  484. hp->sw_bmcr &= ~(BMCR_SPEED100);
  485. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  486. return 0;
  487. }
  488. /* We've tried everything. */
  489. return -1;
  490. }
  491. static void display_link_mode(struct happy_meal *hp, void __iomem *tregs)
  492. {
  493. printk(KERN_INFO "%s: Link is up using ", hp->dev->name);
  494. if (hp->tcvr_type == external)
  495. printk("external ");
  496. else
  497. printk("internal ");
  498. printk("transceiver at ");
  499. hp->sw_lpa = happy_meal_tcvr_read(hp, tregs, MII_LPA);
  500. if (hp->sw_lpa & (LPA_100HALF | LPA_100FULL)) {
  501. if (hp->sw_lpa & LPA_100FULL)
  502. printk("100Mb/s, Full Duplex.\n");
  503. else
  504. printk("100Mb/s, Half Duplex.\n");
  505. } else {
  506. if (hp->sw_lpa & LPA_10FULL)
  507. printk("10Mb/s, Full Duplex.\n");
  508. else
  509. printk("10Mb/s, Half Duplex.\n");
  510. }
  511. }
  512. static void display_forced_link_mode(struct happy_meal *hp, void __iomem *tregs)
  513. {
  514. printk(KERN_INFO "%s: Link has been forced up using ", hp->dev->name);
  515. if (hp->tcvr_type == external)
  516. printk("external ");
  517. else
  518. printk("internal ");
  519. printk("transceiver at ");
  520. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  521. if (hp->sw_bmcr & BMCR_SPEED100)
  522. printk("100Mb/s, ");
  523. else
  524. printk("10Mb/s, ");
  525. if (hp->sw_bmcr & BMCR_FULLDPLX)
  526. printk("Full Duplex.\n");
  527. else
  528. printk("Half Duplex.\n");
  529. }
  530. static int set_happy_link_modes(struct happy_meal *hp, void __iomem *tregs)
  531. {
  532. int full;
  533. /* All we care about is making sure the bigmac tx_cfg has a
  534. * proper duplex setting.
  535. */
  536. if (hp->timer_state == arbwait) {
  537. hp->sw_lpa = happy_meal_tcvr_read(hp, tregs, MII_LPA);
  538. if (!(hp->sw_lpa & (LPA_10HALF | LPA_10FULL | LPA_100HALF | LPA_100FULL)))
  539. goto no_response;
  540. if (hp->sw_lpa & LPA_100FULL)
  541. full = 1;
  542. else if (hp->sw_lpa & LPA_100HALF)
  543. full = 0;
  544. else if (hp->sw_lpa & LPA_10FULL)
  545. full = 1;
  546. else
  547. full = 0;
  548. } else {
  549. /* Forcing a link mode. */
  550. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  551. if (hp->sw_bmcr & BMCR_FULLDPLX)
  552. full = 1;
  553. else
  554. full = 0;
  555. }
  556. /* Before changing other bits in the tx_cfg register, and in
  557. * general any of other the TX config registers too, you
  558. * must:
  559. * 1) Clear Enable
  560. * 2) Poll with reads until that bit reads back as zero
  561. * 3) Make TX configuration changes
  562. * 4) Set Enable once more
  563. */
  564. hme_write32(hp, hp->bigmacregs + BMAC_TXCFG,
  565. hme_read32(hp, hp->bigmacregs + BMAC_TXCFG) &
  566. ~(BIGMAC_TXCFG_ENABLE));
  567. while (hme_read32(hp, hp->bigmacregs + BMAC_TXCFG) & BIGMAC_TXCFG_ENABLE)
  568. barrier();
  569. if (full) {
  570. hp->happy_flags |= HFLAG_FULL;
  571. hme_write32(hp, hp->bigmacregs + BMAC_TXCFG,
  572. hme_read32(hp, hp->bigmacregs + BMAC_TXCFG) |
  573. BIGMAC_TXCFG_FULLDPLX);
  574. } else {
  575. hp->happy_flags &= ~(HFLAG_FULL);
  576. hme_write32(hp, hp->bigmacregs + BMAC_TXCFG,
  577. hme_read32(hp, hp->bigmacregs + BMAC_TXCFG) &
  578. ~(BIGMAC_TXCFG_FULLDPLX));
  579. }
  580. hme_write32(hp, hp->bigmacregs + BMAC_TXCFG,
  581. hme_read32(hp, hp->bigmacregs + BMAC_TXCFG) |
  582. BIGMAC_TXCFG_ENABLE);
  583. return 0;
  584. no_response:
  585. return 1;
  586. }
  587. static int happy_meal_init(struct happy_meal *hp);
  588. static int is_lucent_phy(struct happy_meal *hp)
  589. {
  590. void __iomem *tregs = hp->tcvregs;
  591. unsigned short mr2, mr3;
  592. int ret = 0;
  593. mr2 = happy_meal_tcvr_read(hp, tregs, 2);
  594. mr3 = happy_meal_tcvr_read(hp, tregs, 3);
  595. if ((mr2 & 0xffff) == 0x0180 &&
  596. ((mr3 & 0xffff) >> 10) == 0x1d)
  597. ret = 1;
  598. return ret;
  599. }
  600. static void happy_meal_timer(unsigned long data)
  601. {
  602. struct happy_meal *hp = (struct happy_meal *) data;
  603. void __iomem *tregs = hp->tcvregs;
  604. int restart_timer = 0;
  605. spin_lock_irq(&hp->happy_lock);
  606. hp->timer_ticks++;
  607. switch(hp->timer_state) {
  608. case arbwait:
  609. /* Only allow for 5 ticks, thats 10 seconds and much too
  610. * long to wait for arbitration to complete.
  611. */
  612. if (hp->timer_ticks >= 10) {
  613. /* Enter force mode. */
  614. do_force_mode:
  615. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  616. printk(KERN_NOTICE "%s: Auto-Negotiation unsuccessful, trying force link mode\n",
  617. hp->dev->name);
  618. hp->sw_bmcr = BMCR_SPEED100;
  619. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  620. if (!is_lucent_phy(hp)) {
  621. /* OK, seems we need do disable the transceiver for the first
  622. * tick to make sure we get an accurate link state at the
  623. * second tick.
  624. */
  625. hp->sw_csconfig = happy_meal_tcvr_read(hp, tregs, DP83840_CSCONFIG);
  626. hp->sw_csconfig &= ~(CSCONFIG_TCVDISAB);
  627. happy_meal_tcvr_write(hp, tregs, DP83840_CSCONFIG, hp->sw_csconfig);
  628. }
  629. hp->timer_state = ltrywait;
  630. hp->timer_ticks = 0;
  631. restart_timer = 1;
  632. } else {
  633. /* Anything interesting happen? */
  634. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  635. if (hp->sw_bmsr & BMSR_ANEGCOMPLETE) {
  636. int ret;
  637. /* Just what we've been waiting for... */
  638. ret = set_happy_link_modes(hp, tregs);
  639. if (ret) {
  640. /* Ooops, something bad happened, go to force
  641. * mode.
  642. *
  643. * XXX Broken hubs which don't support 802.3u
  644. * XXX auto-negotiation make this happen as well.
  645. */
  646. goto do_force_mode;
  647. }
  648. /* Success, at least so far, advance our state engine. */
  649. hp->timer_state = lupwait;
  650. restart_timer = 1;
  651. } else {
  652. restart_timer = 1;
  653. }
  654. }
  655. break;
  656. case lupwait:
  657. /* Auto negotiation was successful and we are awaiting a
  658. * link up status. I have decided to let this timer run
  659. * forever until some sort of error is signalled, reporting
  660. * a message to the user at 10 second intervals.
  661. */
  662. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  663. if (hp->sw_bmsr & BMSR_LSTATUS) {
  664. /* Wheee, it's up, display the link mode in use and put
  665. * the timer to sleep.
  666. */
  667. display_link_mode(hp, tregs);
  668. hp->timer_state = asleep;
  669. restart_timer = 0;
  670. } else {
  671. if (hp->timer_ticks >= 10) {
  672. printk(KERN_NOTICE "%s: Auto negotiation successful, link still "
  673. "not completely up.\n", hp->dev->name);
  674. hp->timer_ticks = 0;
  675. restart_timer = 1;
  676. } else {
  677. restart_timer = 1;
  678. }
  679. }
  680. break;
  681. case ltrywait:
  682. /* Making the timeout here too long can make it take
  683. * annoyingly long to attempt all of the link mode
  684. * permutations, but then again this is essentially
  685. * error recovery code for the most part.
  686. */
  687. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  688. hp->sw_csconfig = happy_meal_tcvr_read(hp, tregs, DP83840_CSCONFIG);
  689. if (hp->timer_ticks == 1) {
  690. if (!is_lucent_phy(hp)) {
  691. /* Re-enable transceiver, we'll re-enable the transceiver next
  692. * tick, then check link state on the following tick.
  693. */
  694. hp->sw_csconfig |= CSCONFIG_TCVDISAB;
  695. happy_meal_tcvr_write(hp, tregs,
  696. DP83840_CSCONFIG, hp->sw_csconfig);
  697. }
  698. restart_timer = 1;
  699. break;
  700. }
  701. if (hp->timer_ticks == 2) {
  702. if (!is_lucent_phy(hp)) {
  703. hp->sw_csconfig &= ~(CSCONFIG_TCVDISAB);
  704. happy_meal_tcvr_write(hp, tregs,
  705. DP83840_CSCONFIG, hp->sw_csconfig);
  706. }
  707. restart_timer = 1;
  708. break;
  709. }
  710. if (hp->sw_bmsr & BMSR_LSTATUS) {
  711. /* Force mode selection success. */
  712. display_forced_link_mode(hp, tregs);
  713. set_happy_link_modes(hp, tregs); /* XXX error? then what? */
  714. hp->timer_state = asleep;
  715. restart_timer = 0;
  716. } else {
  717. if (hp->timer_ticks >= 4) { /* 6 seconds or so... */
  718. int ret;
  719. ret = try_next_permutation(hp, tregs);
  720. if (ret == -1) {
  721. /* Aieee, tried them all, reset the
  722. * chip and try all over again.
  723. */
  724. /* Let the user know... */
  725. printk(KERN_NOTICE "%s: Link down, cable problem?\n",
  726. hp->dev->name);
  727. ret = happy_meal_init(hp);
  728. if (ret) {
  729. /* ho hum... */
  730. printk(KERN_ERR "%s: Error, cannot re-init the "
  731. "Happy Meal.\n", hp->dev->name);
  732. }
  733. goto out;
  734. }
  735. if (!is_lucent_phy(hp)) {
  736. hp->sw_csconfig = happy_meal_tcvr_read(hp, tregs,
  737. DP83840_CSCONFIG);
  738. hp->sw_csconfig |= CSCONFIG_TCVDISAB;
  739. happy_meal_tcvr_write(hp, tregs,
  740. DP83840_CSCONFIG, hp->sw_csconfig);
  741. }
  742. hp->timer_ticks = 0;
  743. restart_timer = 1;
  744. } else {
  745. restart_timer = 1;
  746. }
  747. }
  748. break;
  749. case asleep:
  750. default:
  751. /* Can't happens.... */
  752. printk(KERN_ERR "%s: Aieee, link timer is asleep but we got one anyways!\n",
  753. hp->dev->name);
  754. restart_timer = 0;
  755. hp->timer_ticks = 0;
  756. hp->timer_state = asleep; /* foo on you */
  757. break;
  758. }
  759. if (restart_timer) {
  760. hp->happy_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2 sec. */
  761. add_timer(&hp->happy_timer);
  762. }
  763. out:
  764. spin_unlock_irq(&hp->happy_lock);
  765. }
  766. #define TX_RESET_TRIES 32
  767. #define RX_RESET_TRIES 32
  768. /* hp->happy_lock must be held */
  769. static void happy_meal_tx_reset(struct happy_meal *hp, void __iomem *bregs)
  770. {
  771. int tries = TX_RESET_TRIES;
  772. HMD(("happy_meal_tx_reset: reset, "));
  773. /* Would you like to try our SMCC Delux? */
  774. hme_write32(hp, bregs + BMAC_TXSWRESET, 0);
  775. while ((hme_read32(hp, bregs + BMAC_TXSWRESET) & 1) && --tries)
  776. udelay(20);
  777. /* Lettuce, tomato, buggy hardware (no extra charge)? */
  778. if (!tries)
  779. printk(KERN_ERR "happy meal: Transceiver BigMac ATTACK!");
  780. /* Take care. */
  781. HMD(("done\n"));
  782. }
  783. /* hp->happy_lock must be held */
  784. static void happy_meal_rx_reset(struct happy_meal *hp, void __iomem *bregs)
  785. {
  786. int tries = RX_RESET_TRIES;
  787. HMD(("happy_meal_rx_reset: reset, "));
  788. /* We have a special on GNU/Viking hardware bugs today. */
  789. hme_write32(hp, bregs + BMAC_RXSWRESET, 0);
  790. while ((hme_read32(hp, bregs + BMAC_RXSWRESET) & 1) && --tries)
  791. udelay(20);
  792. /* Will that be all? */
  793. if (!tries)
  794. printk(KERN_ERR "happy meal: Receiver BigMac ATTACK!");
  795. /* Don't forget your vik_1137125_wa. Have a nice day. */
  796. HMD(("done\n"));
  797. }
  798. #define STOP_TRIES 16
  799. /* hp->happy_lock must be held */
  800. static void happy_meal_stop(struct happy_meal *hp, void __iomem *gregs)
  801. {
  802. int tries = STOP_TRIES;
  803. HMD(("happy_meal_stop: reset, "));
  804. /* We're consolidating our STB products, it's your lucky day. */
  805. hme_write32(hp, gregs + GREG_SWRESET, GREG_RESET_ALL);
  806. while (hme_read32(hp, gregs + GREG_SWRESET) && --tries)
  807. udelay(20);
  808. /* Come back next week when we are "Sun Microelectronics". */
  809. if (!tries)
  810. printk(KERN_ERR "happy meal: Fry guys.");
  811. /* Remember: "Different name, same old buggy as shit hardware." */
  812. HMD(("done\n"));
  813. }
  814. /* hp->happy_lock must be held */
  815. static void happy_meal_get_counters(struct happy_meal *hp, void __iomem *bregs)
  816. {
  817. struct net_device_stats *stats = &hp->net_stats;
  818. stats->rx_crc_errors += hme_read32(hp, bregs + BMAC_RCRCECTR);
  819. hme_write32(hp, bregs + BMAC_RCRCECTR, 0);
  820. stats->rx_frame_errors += hme_read32(hp, bregs + BMAC_UNALECTR);
  821. hme_write32(hp, bregs + BMAC_UNALECTR, 0);
  822. stats->rx_length_errors += hme_read32(hp, bregs + BMAC_GLECTR);
  823. hme_write32(hp, bregs + BMAC_GLECTR, 0);
  824. stats->tx_aborted_errors += hme_read32(hp, bregs + BMAC_EXCTR);
  825. stats->collisions +=
  826. (hme_read32(hp, bregs + BMAC_EXCTR) +
  827. hme_read32(hp, bregs + BMAC_LTCTR));
  828. hme_write32(hp, bregs + BMAC_EXCTR, 0);
  829. hme_write32(hp, bregs + BMAC_LTCTR, 0);
  830. }
  831. /* hp->happy_lock must be held */
  832. static void happy_meal_poll_stop(struct happy_meal *hp, void __iomem *tregs)
  833. {
  834. ASD(("happy_meal_poll_stop: "));
  835. /* If polling disabled or not polling already, nothing to do. */
  836. if ((hp->happy_flags & (HFLAG_POLLENABLE | HFLAG_POLL)) !=
  837. (HFLAG_POLLENABLE | HFLAG_POLL)) {
  838. HMD(("not polling, return\n"));
  839. return;
  840. }
  841. /* Shut up the MIF. */
  842. ASD(("were polling, mif ints off, "));
  843. hme_write32(hp, tregs + TCVR_IMASK, 0xffff);
  844. /* Turn off polling. */
  845. ASD(("polling off, "));
  846. hme_write32(hp, tregs + TCVR_CFG,
  847. hme_read32(hp, tregs + TCVR_CFG) & ~(TCV_CFG_PENABLE));
  848. /* We are no longer polling. */
  849. hp->happy_flags &= ~(HFLAG_POLL);
  850. /* Let the bits set. */
  851. udelay(200);
  852. ASD(("done\n"));
  853. }
  854. /* Only Sun can take such nice parts and fuck up the programming interface
  855. * like this. Good job guys...
  856. */
  857. #define TCVR_RESET_TRIES 16 /* It should reset quickly */
  858. #define TCVR_UNISOLATE_TRIES 32 /* Dis-isolation can take longer. */
  859. /* hp->happy_lock must be held */
  860. static int happy_meal_tcvr_reset(struct happy_meal *hp, void __iomem *tregs)
  861. {
  862. u32 tconfig;
  863. int result, tries = TCVR_RESET_TRIES;
  864. tconfig = hme_read32(hp, tregs + TCVR_CFG);
  865. ASD(("happy_meal_tcvr_reset: tcfg<%08lx> ", tconfig));
  866. if (hp->tcvr_type == external) {
  867. ASD(("external<"));
  868. hme_write32(hp, tregs + TCVR_CFG, tconfig & ~(TCV_CFG_PSELECT));
  869. hp->tcvr_type = internal;
  870. hp->paddr = TCV_PADDR_ITX;
  871. ASD(("ISOLATE,"));
  872. happy_meal_tcvr_write(hp, tregs, MII_BMCR,
  873. (BMCR_LOOPBACK|BMCR_PDOWN|BMCR_ISOLATE));
  874. result = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  875. if (result == TCVR_FAILURE) {
  876. ASD(("phyread_fail>\n"));
  877. return -1;
  878. }
  879. ASD(("phyread_ok,PSELECT>"));
  880. hme_write32(hp, tregs + TCVR_CFG, tconfig | TCV_CFG_PSELECT);
  881. hp->tcvr_type = external;
  882. hp->paddr = TCV_PADDR_ETX;
  883. } else {
  884. if (tconfig & TCV_CFG_MDIO1) {
  885. ASD(("internal<PSELECT,"));
  886. hme_write32(hp, tregs + TCVR_CFG, (tconfig | TCV_CFG_PSELECT));
  887. ASD(("ISOLATE,"));
  888. happy_meal_tcvr_write(hp, tregs, MII_BMCR,
  889. (BMCR_LOOPBACK|BMCR_PDOWN|BMCR_ISOLATE));
  890. result = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  891. if (result == TCVR_FAILURE) {
  892. ASD(("phyread_fail>\n"));
  893. return -1;
  894. }
  895. ASD(("phyread_ok,~PSELECT>"));
  896. hme_write32(hp, tregs + TCVR_CFG, (tconfig & ~(TCV_CFG_PSELECT)));
  897. hp->tcvr_type = internal;
  898. hp->paddr = TCV_PADDR_ITX;
  899. }
  900. }
  901. ASD(("BMCR_RESET "));
  902. happy_meal_tcvr_write(hp, tregs, MII_BMCR, BMCR_RESET);
  903. while (--tries) {
  904. result = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  905. if (result == TCVR_FAILURE)
  906. return -1;
  907. hp->sw_bmcr = result;
  908. if (!(result & BMCR_RESET))
  909. break;
  910. udelay(20);
  911. }
  912. if (!tries) {
  913. ASD(("BMCR RESET FAILED!\n"));
  914. return -1;
  915. }
  916. ASD(("RESET_OK\n"));
  917. /* Get fresh copies of the PHY registers. */
  918. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  919. hp->sw_physid1 = happy_meal_tcvr_read(hp, tregs, MII_PHYSID1);
  920. hp->sw_physid2 = happy_meal_tcvr_read(hp, tregs, MII_PHYSID2);
  921. hp->sw_advertise = happy_meal_tcvr_read(hp, tregs, MII_ADVERTISE);
  922. ASD(("UNISOLATE"));
  923. hp->sw_bmcr &= ~(BMCR_ISOLATE);
  924. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  925. tries = TCVR_UNISOLATE_TRIES;
  926. while (--tries) {
  927. result = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  928. if (result == TCVR_FAILURE)
  929. return -1;
  930. if (!(result & BMCR_ISOLATE))
  931. break;
  932. udelay(20);
  933. }
  934. if (!tries) {
  935. ASD((" FAILED!\n"));
  936. return -1;
  937. }
  938. ASD((" SUCCESS and CSCONFIG_DFBYPASS\n"));
  939. if (!is_lucent_phy(hp)) {
  940. result = happy_meal_tcvr_read(hp, tregs,
  941. DP83840_CSCONFIG);
  942. happy_meal_tcvr_write(hp, tregs,
  943. DP83840_CSCONFIG, (result | CSCONFIG_DFBYPASS));
  944. }
  945. return 0;
  946. }
  947. /* Figure out whether we have an internal or external transceiver.
  948. *
  949. * hp->happy_lock must be held
  950. */
  951. static void happy_meal_transceiver_check(struct happy_meal *hp, void __iomem *tregs)
  952. {
  953. unsigned long tconfig = hme_read32(hp, tregs + TCVR_CFG);
  954. ASD(("happy_meal_transceiver_check: tcfg=%08lx ", tconfig));
  955. if (hp->happy_flags & HFLAG_POLL) {
  956. /* If we are polling, we must stop to get the transceiver type. */
  957. ASD(("<polling> "));
  958. if (hp->tcvr_type == internal) {
  959. if (tconfig & TCV_CFG_MDIO1) {
  960. ASD(("<internal> <poll stop> "));
  961. happy_meal_poll_stop(hp, tregs);
  962. hp->paddr = TCV_PADDR_ETX;
  963. hp->tcvr_type = external;
  964. ASD(("<external>\n"));
  965. tconfig &= ~(TCV_CFG_PENABLE);
  966. tconfig |= TCV_CFG_PSELECT;
  967. hme_write32(hp, tregs + TCVR_CFG, tconfig);
  968. }
  969. } else {
  970. if (hp->tcvr_type == external) {
  971. ASD(("<external> "));
  972. if (!(hme_read32(hp, tregs + TCVR_STATUS) >> 16)) {
  973. ASD(("<poll stop> "));
  974. happy_meal_poll_stop(hp, tregs);
  975. hp->paddr = TCV_PADDR_ITX;
  976. hp->tcvr_type = internal;
  977. ASD(("<internal>\n"));
  978. hme_write32(hp, tregs + TCVR_CFG,
  979. hme_read32(hp, tregs + TCVR_CFG) &
  980. ~(TCV_CFG_PSELECT));
  981. }
  982. ASD(("\n"));
  983. } else {
  984. ASD(("<none>\n"));
  985. }
  986. }
  987. } else {
  988. u32 reread = hme_read32(hp, tregs + TCVR_CFG);
  989. /* Else we can just work off of the MDIO bits. */
  990. ASD(("<not polling> "));
  991. if (reread & TCV_CFG_MDIO1) {
  992. hme_write32(hp, tregs + TCVR_CFG, tconfig | TCV_CFG_PSELECT);
  993. hp->paddr = TCV_PADDR_ETX;
  994. hp->tcvr_type = external;
  995. ASD(("<external>\n"));
  996. } else {
  997. if (reread & TCV_CFG_MDIO0) {
  998. hme_write32(hp, tregs + TCVR_CFG,
  999. tconfig & ~(TCV_CFG_PSELECT));
  1000. hp->paddr = TCV_PADDR_ITX;
  1001. hp->tcvr_type = internal;
  1002. ASD(("<internal>\n"));
  1003. } else {
  1004. printk(KERN_ERR "happy meal: Transceiver and a coke please.");
  1005. hp->tcvr_type = none; /* Grrr... */
  1006. ASD(("<none>\n"));
  1007. }
  1008. }
  1009. }
  1010. }
  1011. /* The receive ring buffers are a bit tricky to get right. Here goes...
  1012. *
  1013. * The buffers we dma into must be 64 byte aligned. So we use a special
  1014. * alloc_skb() routine for the happy meal to allocate 64 bytes more than
  1015. * we really need.
  1016. *
  1017. * We use skb_reserve() to align the data block we get in the skb. We
  1018. * also program the etxregs->cfg register to use an offset of 2. This
  1019. * imperical constant plus the ethernet header size will always leave
  1020. * us with a nicely aligned ip header once we pass things up to the
  1021. * protocol layers.
  1022. *
  1023. * The numbers work out to:
  1024. *
  1025. * Max ethernet frame size 1518
  1026. * Ethernet header size 14
  1027. * Happy Meal base offset 2
  1028. *
  1029. * Say a skb data area is at 0xf001b010, and its size alloced is
  1030. * (ETH_FRAME_LEN + 64 + 2) = (1514 + 64 + 2) = 1580 bytes.
  1031. *
  1032. * First our alloc_skb() routine aligns the data base to a 64 byte
  1033. * boundary. We now have 0xf001b040 as our skb data address. We
  1034. * plug this into the receive descriptor address.
  1035. *
  1036. * Next, we skb_reserve() 2 bytes to account for the Happy Meal offset.
  1037. * So now the data we will end up looking at starts at 0xf001b042. When
  1038. * the packet arrives, we will check out the size received and subtract
  1039. * this from the skb->length. Then we just pass the packet up to the
  1040. * protocols as is, and allocate a new skb to replace this slot we have
  1041. * just received from.
  1042. *
  1043. * The ethernet layer will strip the ether header from the front of the
  1044. * skb we just sent to it, this leaves us with the ip header sitting
  1045. * nicely aligned at 0xf001b050. Also, for tcp and udp packets the
  1046. * Happy Meal has even checksummed the tcp/udp data for us. The 16
  1047. * bit checksum is obtained from the low bits of the receive descriptor
  1048. * flags, thus:
  1049. *
  1050. * skb->csum = rxd->rx_flags & 0xffff;
  1051. * skb->ip_summed = CHECKSUM_COMPLETE;
  1052. *
  1053. * before sending off the skb to the protocols, and we are good as gold.
  1054. */
  1055. static void happy_meal_clean_rings(struct happy_meal *hp)
  1056. {
  1057. int i;
  1058. for (i = 0; i < RX_RING_SIZE; i++) {
  1059. if (hp->rx_skbs[i] != NULL) {
  1060. struct sk_buff *skb = hp->rx_skbs[i];
  1061. struct happy_meal_rxd *rxd;
  1062. u32 dma_addr;
  1063. rxd = &hp->happy_block->happy_meal_rxd[i];
  1064. dma_addr = hme_read_desc32(hp, &rxd->rx_addr);
  1065. dma_unmap_single(hp->dma_dev, dma_addr,
  1066. RX_BUF_ALLOC_SIZE, DMA_FROM_DEVICE);
  1067. dev_kfree_skb_any(skb);
  1068. hp->rx_skbs[i] = NULL;
  1069. }
  1070. }
  1071. for (i = 0; i < TX_RING_SIZE; i++) {
  1072. if (hp->tx_skbs[i] != NULL) {
  1073. struct sk_buff *skb = hp->tx_skbs[i];
  1074. struct happy_meal_txd *txd;
  1075. u32 dma_addr;
  1076. int frag;
  1077. hp->tx_skbs[i] = NULL;
  1078. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1079. txd = &hp->happy_block->happy_meal_txd[i];
  1080. dma_addr = hme_read_desc32(hp, &txd->tx_addr);
  1081. if (!frag)
  1082. dma_unmap_single(hp->dma_dev, dma_addr,
  1083. (hme_read_desc32(hp, &txd->tx_flags)
  1084. & TXFLAG_SIZE),
  1085. DMA_TO_DEVICE);
  1086. else
  1087. dma_unmap_page(hp->dma_dev, dma_addr,
  1088. (hme_read_desc32(hp, &txd->tx_flags)
  1089. & TXFLAG_SIZE),
  1090. DMA_TO_DEVICE);
  1091. if (frag != skb_shinfo(skb)->nr_frags)
  1092. i++;
  1093. }
  1094. dev_kfree_skb_any(skb);
  1095. }
  1096. }
  1097. }
  1098. /* hp->happy_lock must be held */
  1099. static void happy_meal_init_rings(struct happy_meal *hp)
  1100. {
  1101. struct hmeal_init_block *hb = hp->happy_block;
  1102. int i;
  1103. HMD(("happy_meal_init_rings: counters to zero, "));
  1104. hp->rx_new = hp->rx_old = hp->tx_new = hp->tx_old = 0;
  1105. /* Free any skippy bufs left around in the rings. */
  1106. HMD(("clean, "));
  1107. happy_meal_clean_rings(hp);
  1108. /* Now get new skippy bufs for the receive ring. */
  1109. HMD(("init rxring, "));
  1110. for (i = 0; i < RX_RING_SIZE; i++) {
  1111. struct sk_buff *skb;
  1112. u32 mapping;
  1113. skb = happy_meal_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  1114. if (!skb) {
  1115. hme_write_rxd(hp, &hb->happy_meal_rxd[i], 0, 0);
  1116. continue;
  1117. }
  1118. hp->rx_skbs[i] = skb;
  1119. /* Because we reserve afterwards. */
  1120. skb_put(skb, (ETH_FRAME_LEN + RX_OFFSET + 4));
  1121. mapping = dma_map_single(hp->dma_dev, skb->data, RX_BUF_ALLOC_SIZE,
  1122. DMA_FROM_DEVICE);
  1123. if (dma_mapping_error(hp->dma_dev, mapping)) {
  1124. dev_kfree_skb_any(skb);
  1125. hme_write_rxd(hp, &hb->happy_meal_rxd[i], 0, 0);
  1126. continue;
  1127. }
  1128. hme_write_rxd(hp, &hb->happy_meal_rxd[i],
  1129. (RXFLAG_OWN | ((RX_BUF_ALLOC_SIZE - RX_OFFSET) << 16)),
  1130. mapping);
  1131. skb_reserve(skb, RX_OFFSET);
  1132. }
  1133. HMD(("init txring, "));
  1134. for (i = 0; i < TX_RING_SIZE; i++)
  1135. hme_write_txd(hp, &hb->happy_meal_txd[i], 0, 0);
  1136. HMD(("done\n"));
  1137. }
  1138. /* hp->happy_lock must be held */
  1139. static void happy_meal_begin_auto_negotiation(struct happy_meal *hp,
  1140. void __iomem *tregs,
  1141. struct ethtool_cmd *ep)
  1142. {
  1143. int timeout;
  1144. /* Read all of the registers we are interested in now. */
  1145. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  1146. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  1147. hp->sw_physid1 = happy_meal_tcvr_read(hp, tregs, MII_PHYSID1);
  1148. hp->sw_physid2 = happy_meal_tcvr_read(hp, tregs, MII_PHYSID2);
  1149. /* XXX Check BMSR_ANEGCAPABLE, should not be necessary though. */
  1150. hp->sw_advertise = happy_meal_tcvr_read(hp, tregs, MII_ADVERTISE);
  1151. if (ep == NULL || ep->autoneg == AUTONEG_ENABLE) {
  1152. /* Advertise everything we can support. */
  1153. if (hp->sw_bmsr & BMSR_10HALF)
  1154. hp->sw_advertise |= (ADVERTISE_10HALF);
  1155. else
  1156. hp->sw_advertise &= ~(ADVERTISE_10HALF);
  1157. if (hp->sw_bmsr & BMSR_10FULL)
  1158. hp->sw_advertise |= (ADVERTISE_10FULL);
  1159. else
  1160. hp->sw_advertise &= ~(ADVERTISE_10FULL);
  1161. if (hp->sw_bmsr & BMSR_100HALF)
  1162. hp->sw_advertise |= (ADVERTISE_100HALF);
  1163. else
  1164. hp->sw_advertise &= ~(ADVERTISE_100HALF);
  1165. if (hp->sw_bmsr & BMSR_100FULL)
  1166. hp->sw_advertise |= (ADVERTISE_100FULL);
  1167. else
  1168. hp->sw_advertise &= ~(ADVERTISE_100FULL);
  1169. happy_meal_tcvr_write(hp, tregs, MII_ADVERTISE, hp->sw_advertise);
  1170. /* XXX Currently no Happy Meal cards I know off support 100BaseT4,
  1171. * XXX and this is because the DP83840 does not support it, changes
  1172. * XXX would need to be made to the tx/rx logic in the driver as well
  1173. * XXX so I completely skip checking for it in the BMSR for now.
  1174. */
  1175. #ifdef AUTO_SWITCH_DEBUG
  1176. ASD(("%s: Advertising [ ", hp->dev->name));
  1177. if (hp->sw_advertise & ADVERTISE_10HALF)
  1178. ASD(("10H "));
  1179. if (hp->sw_advertise & ADVERTISE_10FULL)
  1180. ASD(("10F "));
  1181. if (hp->sw_advertise & ADVERTISE_100HALF)
  1182. ASD(("100H "));
  1183. if (hp->sw_advertise & ADVERTISE_100FULL)
  1184. ASD(("100F "));
  1185. #endif
  1186. /* Enable Auto-Negotiation, this is usually on already... */
  1187. hp->sw_bmcr |= BMCR_ANENABLE;
  1188. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  1189. /* Restart it to make sure it is going. */
  1190. hp->sw_bmcr |= BMCR_ANRESTART;
  1191. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  1192. /* BMCR_ANRESTART self clears when the process has begun. */
  1193. timeout = 64; /* More than enough. */
  1194. while (--timeout) {
  1195. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  1196. if (!(hp->sw_bmcr & BMCR_ANRESTART))
  1197. break; /* got it. */
  1198. udelay(10);
  1199. }
  1200. if (!timeout) {
  1201. printk(KERN_ERR "%s: Happy Meal would not start auto negotiation "
  1202. "BMCR=0x%04x\n", hp->dev->name, hp->sw_bmcr);
  1203. printk(KERN_NOTICE "%s: Performing force link detection.\n",
  1204. hp->dev->name);
  1205. goto force_link;
  1206. } else {
  1207. hp->timer_state = arbwait;
  1208. }
  1209. } else {
  1210. force_link:
  1211. /* Force the link up, trying first a particular mode.
  1212. * Either we are here at the request of ethtool or
  1213. * because the Happy Meal would not start to autoneg.
  1214. */
  1215. /* Disable auto-negotiation in BMCR, enable the duplex and
  1216. * speed setting, init the timer state machine, and fire it off.
  1217. */
  1218. if (ep == NULL || ep->autoneg == AUTONEG_ENABLE) {
  1219. hp->sw_bmcr = BMCR_SPEED100;
  1220. } else {
  1221. if (ethtool_cmd_speed(ep) == SPEED_100)
  1222. hp->sw_bmcr = BMCR_SPEED100;
  1223. else
  1224. hp->sw_bmcr = 0;
  1225. if (ep->duplex == DUPLEX_FULL)
  1226. hp->sw_bmcr |= BMCR_FULLDPLX;
  1227. }
  1228. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  1229. if (!is_lucent_phy(hp)) {
  1230. /* OK, seems we need do disable the transceiver for the first
  1231. * tick to make sure we get an accurate link state at the
  1232. * second tick.
  1233. */
  1234. hp->sw_csconfig = happy_meal_tcvr_read(hp, tregs,
  1235. DP83840_CSCONFIG);
  1236. hp->sw_csconfig &= ~(CSCONFIG_TCVDISAB);
  1237. happy_meal_tcvr_write(hp, tregs, DP83840_CSCONFIG,
  1238. hp->sw_csconfig);
  1239. }
  1240. hp->timer_state = ltrywait;
  1241. }
  1242. hp->timer_ticks = 0;
  1243. hp->happy_timer.expires = jiffies + (12 * HZ)/10; /* 1.2 sec. */
  1244. hp->happy_timer.data = (unsigned long) hp;
  1245. hp->happy_timer.function = happy_meal_timer;
  1246. add_timer(&hp->happy_timer);
  1247. }
  1248. /* hp->happy_lock must be held */
  1249. static int happy_meal_init(struct happy_meal *hp)
  1250. {
  1251. void __iomem *gregs = hp->gregs;
  1252. void __iomem *etxregs = hp->etxregs;
  1253. void __iomem *erxregs = hp->erxregs;
  1254. void __iomem *bregs = hp->bigmacregs;
  1255. void __iomem *tregs = hp->tcvregs;
  1256. u32 regtmp, rxcfg;
  1257. unsigned char *e = &hp->dev->dev_addr[0];
  1258. /* If auto-negotiation timer is running, kill it. */
  1259. del_timer(&hp->happy_timer);
  1260. HMD(("happy_meal_init: happy_flags[%08x] ",
  1261. hp->happy_flags));
  1262. if (!(hp->happy_flags & HFLAG_INIT)) {
  1263. HMD(("set HFLAG_INIT, "));
  1264. hp->happy_flags |= HFLAG_INIT;
  1265. happy_meal_get_counters(hp, bregs);
  1266. }
  1267. /* Stop polling. */
  1268. HMD(("to happy_meal_poll_stop\n"));
  1269. happy_meal_poll_stop(hp, tregs);
  1270. /* Stop transmitter and receiver. */
  1271. HMD(("happy_meal_init: to happy_meal_stop\n"));
  1272. happy_meal_stop(hp, gregs);
  1273. /* Alloc and reset the tx/rx descriptor chains. */
  1274. HMD(("happy_meal_init: to happy_meal_init_rings\n"));
  1275. happy_meal_init_rings(hp);
  1276. /* Shut up the MIF. */
  1277. HMD(("happy_meal_init: Disable all MIF irqs (old[%08x]), ",
  1278. hme_read32(hp, tregs + TCVR_IMASK)));
  1279. hme_write32(hp, tregs + TCVR_IMASK, 0xffff);
  1280. /* See if we can enable the MIF frame on this card to speak to the DP83840. */
  1281. if (hp->happy_flags & HFLAG_FENABLE) {
  1282. HMD(("use frame old[%08x], ",
  1283. hme_read32(hp, tregs + TCVR_CFG)));
  1284. hme_write32(hp, tregs + TCVR_CFG,
  1285. hme_read32(hp, tregs + TCVR_CFG) & ~(TCV_CFG_BENABLE));
  1286. } else {
  1287. HMD(("use bitbang old[%08x], ",
  1288. hme_read32(hp, tregs + TCVR_CFG)));
  1289. hme_write32(hp, tregs + TCVR_CFG,
  1290. hme_read32(hp, tregs + TCVR_CFG) | TCV_CFG_BENABLE);
  1291. }
  1292. /* Check the state of the transceiver. */
  1293. HMD(("to happy_meal_transceiver_check\n"));
  1294. happy_meal_transceiver_check(hp, tregs);
  1295. /* Put the Big Mac into a sane state. */
  1296. HMD(("happy_meal_init: "));
  1297. switch(hp->tcvr_type) {
  1298. case none:
  1299. /* Cannot operate if we don't know the transceiver type! */
  1300. HMD(("AAIEEE no transceiver type, EAGAIN"));
  1301. return -EAGAIN;
  1302. case internal:
  1303. /* Using the MII buffers. */
  1304. HMD(("internal, using MII, "));
  1305. hme_write32(hp, bregs + BMAC_XIFCFG, 0);
  1306. break;
  1307. case external:
  1308. /* Not using the MII, disable it. */
  1309. HMD(("external, disable MII, "));
  1310. hme_write32(hp, bregs + BMAC_XIFCFG, BIGMAC_XCFG_MIIDISAB);
  1311. break;
  1312. }
  1313. if (happy_meal_tcvr_reset(hp, tregs))
  1314. return -EAGAIN;
  1315. /* Reset the Happy Meal Big Mac transceiver and the receiver. */
  1316. HMD(("tx/rx reset, "));
  1317. happy_meal_tx_reset(hp, bregs);
  1318. happy_meal_rx_reset(hp, bregs);
  1319. /* Set jam size and inter-packet gaps to reasonable defaults. */
  1320. HMD(("jsize/ipg1/ipg2, "));
  1321. hme_write32(hp, bregs + BMAC_JSIZE, DEFAULT_JAMSIZE);
  1322. hme_write32(hp, bregs + BMAC_IGAP1, DEFAULT_IPG1);
  1323. hme_write32(hp, bregs + BMAC_IGAP2, DEFAULT_IPG2);
  1324. /* Load up the MAC address and random seed. */
  1325. HMD(("rseed/macaddr, "));
  1326. /* The docs recommend to use the 10LSB of our MAC here. */
  1327. hme_write32(hp, bregs + BMAC_RSEED, ((e[5] | e[4]<<8)&0x3ff));
  1328. hme_write32(hp, bregs + BMAC_MACADDR2, ((e[4] << 8) | e[5]));
  1329. hme_write32(hp, bregs + BMAC_MACADDR1, ((e[2] << 8) | e[3]));
  1330. hme_write32(hp, bregs + BMAC_MACADDR0, ((e[0] << 8) | e[1]));
  1331. HMD(("htable, "));
  1332. if ((hp->dev->flags & IFF_ALLMULTI) ||
  1333. (netdev_mc_count(hp->dev) > 64)) {
  1334. hme_write32(hp, bregs + BMAC_HTABLE0, 0xffff);
  1335. hme_write32(hp, bregs + BMAC_HTABLE1, 0xffff);
  1336. hme_write32(hp, bregs + BMAC_HTABLE2, 0xffff);
  1337. hme_write32(hp, bregs + BMAC_HTABLE3, 0xffff);
  1338. } else if ((hp->dev->flags & IFF_PROMISC) == 0) {
  1339. u16 hash_table[4];
  1340. struct netdev_hw_addr *ha;
  1341. u32 crc;
  1342. memset(hash_table, 0, sizeof(hash_table));
  1343. netdev_for_each_mc_addr(ha, hp->dev) {
  1344. crc = ether_crc_le(6, ha->addr);
  1345. crc >>= 26;
  1346. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  1347. }
  1348. hme_write32(hp, bregs + BMAC_HTABLE0, hash_table[0]);
  1349. hme_write32(hp, bregs + BMAC_HTABLE1, hash_table[1]);
  1350. hme_write32(hp, bregs + BMAC_HTABLE2, hash_table[2]);
  1351. hme_write32(hp, bregs + BMAC_HTABLE3, hash_table[3]);
  1352. } else {
  1353. hme_write32(hp, bregs + BMAC_HTABLE3, 0);
  1354. hme_write32(hp, bregs + BMAC_HTABLE2, 0);
  1355. hme_write32(hp, bregs + BMAC_HTABLE1, 0);
  1356. hme_write32(hp, bregs + BMAC_HTABLE0, 0);
  1357. }
  1358. /* Set the RX and TX ring ptrs. */
  1359. HMD(("ring ptrs rxr[%08x] txr[%08x]\n",
  1360. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_rxd, 0)),
  1361. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_txd, 0))));
  1362. hme_write32(hp, erxregs + ERX_RING,
  1363. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_rxd, 0)));
  1364. hme_write32(hp, etxregs + ETX_RING,
  1365. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_txd, 0)));
  1366. /* Parity issues in the ERX unit of some HME revisions can cause some
  1367. * registers to not be written unless their parity is even. Detect such
  1368. * lost writes and simply rewrite with a low bit set (which will be ignored
  1369. * since the rxring needs to be 2K aligned).
  1370. */
  1371. if (hme_read32(hp, erxregs + ERX_RING) !=
  1372. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_rxd, 0)))
  1373. hme_write32(hp, erxregs + ERX_RING,
  1374. ((__u32)hp->hblock_dvma + hblock_offset(happy_meal_rxd, 0))
  1375. | 0x4);
  1376. /* Set the supported burst sizes. */
  1377. HMD(("happy_meal_init: old[%08x] bursts<",
  1378. hme_read32(hp, gregs + GREG_CFG)));
  1379. #ifndef CONFIG_SPARC
  1380. /* It is always PCI and can handle 64byte bursts. */
  1381. hme_write32(hp, gregs + GREG_CFG, GREG_CFG_BURST64);
  1382. #else
  1383. if ((hp->happy_bursts & DMA_BURST64) &&
  1384. ((hp->happy_flags & HFLAG_PCI) != 0
  1385. #ifdef CONFIG_SBUS
  1386. || sbus_can_burst64()
  1387. #endif
  1388. || 0)) {
  1389. u32 gcfg = GREG_CFG_BURST64;
  1390. /* I have no idea if I should set the extended
  1391. * transfer mode bit for Cheerio, so for now I
  1392. * do not. -DaveM
  1393. */
  1394. #ifdef CONFIG_SBUS
  1395. if ((hp->happy_flags & HFLAG_PCI) == 0) {
  1396. struct platform_device *op = hp->happy_dev;
  1397. if (sbus_can_dma_64bit()) {
  1398. sbus_set_sbus64(&op->dev,
  1399. hp->happy_bursts);
  1400. gcfg |= GREG_CFG_64BIT;
  1401. }
  1402. }
  1403. #endif
  1404. HMD(("64>"));
  1405. hme_write32(hp, gregs + GREG_CFG, gcfg);
  1406. } else if (hp->happy_bursts & DMA_BURST32) {
  1407. HMD(("32>"));
  1408. hme_write32(hp, gregs + GREG_CFG, GREG_CFG_BURST32);
  1409. } else if (hp->happy_bursts & DMA_BURST16) {
  1410. HMD(("16>"));
  1411. hme_write32(hp, gregs + GREG_CFG, GREG_CFG_BURST16);
  1412. } else {
  1413. HMD(("XXX>"));
  1414. hme_write32(hp, gregs + GREG_CFG, 0);
  1415. }
  1416. #endif /* CONFIG_SPARC */
  1417. /* Turn off interrupts we do not want to hear. */
  1418. HMD((", enable global interrupts, "));
  1419. hme_write32(hp, gregs + GREG_IMASK,
  1420. (GREG_IMASK_GOTFRAME | GREG_IMASK_RCNTEXP |
  1421. GREG_IMASK_SENTFRAME | GREG_IMASK_TXPERR));
  1422. /* Set the transmit ring buffer size. */
  1423. HMD(("tx rsize=%d oreg[%08x], ", (int)TX_RING_SIZE,
  1424. hme_read32(hp, etxregs + ETX_RSIZE)));
  1425. hme_write32(hp, etxregs + ETX_RSIZE, (TX_RING_SIZE >> ETX_RSIZE_SHIFT) - 1);
  1426. /* Enable transmitter DVMA. */
  1427. HMD(("tx dma enable old[%08x], ",
  1428. hme_read32(hp, etxregs + ETX_CFG)));
  1429. hme_write32(hp, etxregs + ETX_CFG,
  1430. hme_read32(hp, etxregs + ETX_CFG) | ETX_CFG_DMAENABLE);
  1431. /* This chip really rots, for the receiver sometimes when you
  1432. * write to its control registers not all the bits get there
  1433. * properly. I cannot think of a sane way to provide complete
  1434. * coverage for this hardware bug yet.
  1435. */
  1436. HMD(("erx regs bug old[%08x]\n",
  1437. hme_read32(hp, erxregs + ERX_CFG)));
  1438. hme_write32(hp, erxregs + ERX_CFG, ERX_CFG_DEFAULT(RX_OFFSET));
  1439. regtmp = hme_read32(hp, erxregs + ERX_CFG);
  1440. hme_write32(hp, erxregs + ERX_CFG, ERX_CFG_DEFAULT(RX_OFFSET));
  1441. if (hme_read32(hp, erxregs + ERX_CFG) != ERX_CFG_DEFAULT(RX_OFFSET)) {
  1442. printk(KERN_ERR "happy meal: Eieee, rx config register gets greasy fries.\n");
  1443. printk(KERN_ERR "happy meal: Trying to set %08x, reread gives %08x\n",
  1444. ERX_CFG_DEFAULT(RX_OFFSET), regtmp);
  1445. /* XXX Should return failure here... */
  1446. }
  1447. /* Enable Big Mac hash table filter. */
  1448. HMD(("happy_meal_init: enable hash rx_cfg_old[%08x], ",
  1449. hme_read32(hp, bregs + BMAC_RXCFG)));
  1450. rxcfg = BIGMAC_RXCFG_HENABLE | BIGMAC_RXCFG_REJME;
  1451. if (hp->dev->flags & IFF_PROMISC)
  1452. rxcfg |= BIGMAC_RXCFG_PMISC;
  1453. hme_write32(hp, bregs + BMAC_RXCFG, rxcfg);
  1454. /* Let the bits settle in the chip. */
  1455. udelay(10);
  1456. /* Ok, configure the Big Mac transmitter. */
  1457. HMD(("BIGMAC init, "));
  1458. regtmp = 0;
  1459. if (hp->happy_flags & HFLAG_FULL)
  1460. regtmp |= BIGMAC_TXCFG_FULLDPLX;
  1461. /* Don't turn on the "don't give up" bit for now. It could cause hme
  1462. * to deadlock with the PHY if a Jabber occurs.
  1463. */
  1464. hme_write32(hp, bregs + BMAC_TXCFG, regtmp /*| BIGMAC_TXCFG_DGIVEUP*/);
  1465. /* Give up after 16 TX attempts. */
  1466. hme_write32(hp, bregs + BMAC_ALIMIT, 16);
  1467. /* Enable the output drivers no matter what. */
  1468. regtmp = BIGMAC_XCFG_ODENABLE;
  1469. /* If card can do lance mode, enable it. */
  1470. if (hp->happy_flags & HFLAG_LANCE)
  1471. regtmp |= (DEFAULT_IPG0 << 5) | BIGMAC_XCFG_LANCE;
  1472. /* Disable the MII buffers if using external transceiver. */
  1473. if (hp->tcvr_type == external)
  1474. regtmp |= BIGMAC_XCFG_MIIDISAB;
  1475. HMD(("XIF config old[%08x], ",
  1476. hme_read32(hp, bregs + BMAC_XIFCFG)));
  1477. hme_write32(hp, bregs + BMAC_XIFCFG, regtmp);
  1478. /* Start things up. */
  1479. HMD(("tx old[%08x] and rx [%08x] ON!\n",
  1480. hme_read32(hp, bregs + BMAC_TXCFG),
  1481. hme_read32(hp, bregs + BMAC_RXCFG)));
  1482. /* Set larger TX/RX size to allow for 802.1q */
  1483. hme_write32(hp, bregs + BMAC_TXMAX, ETH_FRAME_LEN + 8);
  1484. hme_write32(hp, bregs + BMAC_RXMAX, ETH_FRAME_LEN + 8);
  1485. hme_write32(hp, bregs + BMAC_TXCFG,
  1486. hme_read32(hp, bregs + BMAC_TXCFG) | BIGMAC_TXCFG_ENABLE);
  1487. hme_write32(hp, bregs + BMAC_RXCFG,
  1488. hme_read32(hp, bregs + BMAC_RXCFG) | BIGMAC_RXCFG_ENABLE);
  1489. /* Get the autonegotiation started, and the watch timer ticking. */
  1490. happy_meal_begin_auto_negotiation(hp, tregs, NULL);
  1491. /* Success. */
  1492. return 0;
  1493. }
  1494. /* hp->happy_lock must be held */
  1495. static void happy_meal_set_initial_advertisement(struct happy_meal *hp)
  1496. {
  1497. void __iomem *tregs = hp->tcvregs;
  1498. void __iomem *bregs = hp->bigmacregs;
  1499. void __iomem *gregs = hp->gregs;
  1500. happy_meal_stop(hp, gregs);
  1501. hme_write32(hp, tregs + TCVR_IMASK, 0xffff);
  1502. if (hp->happy_flags & HFLAG_FENABLE)
  1503. hme_write32(hp, tregs + TCVR_CFG,
  1504. hme_read32(hp, tregs + TCVR_CFG) & ~(TCV_CFG_BENABLE));
  1505. else
  1506. hme_write32(hp, tregs + TCVR_CFG,
  1507. hme_read32(hp, tregs + TCVR_CFG) | TCV_CFG_BENABLE);
  1508. happy_meal_transceiver_check(hp, tregs);
  1509. switch(hp->tcvr_type) {
  1510. case none:
  1511. return;
  1512. case internal:
  1513. hme_write32(hp, bregs + BMAC_XIFCFG, 0);
  1514. break;
  1515. case external:
  1516. hme_write32(hp, bregs + BMAC_XIFCFG, BIGMAC_XCFG_MIIDISAB);
  1517. break;
  1518. }
  1519. if (happy_meal_tcvr_reset(hp, tregs))
  1520. return;
  1521. /* Latch PHY registers as of now. */
  1522. hp->sw_bmsr = happy_meal_tcvr_read(hp, tregs, MII_BMSR);
  1523. hp->sw_advertise = happy_meal_tcvr_read(hp, tregs, MII_ADVERTISE);
  1524. /* Advertise everything we can support. */
  1525. if (hp->sw_bmsr & BMSR_10HALF)
  1526. hp->sw_advertise |= (ADVERTISE_10HALF);
  1527. else
  1528. hp->sw_advertise &= ~(ADVERTISE_10HALF);
  1529. if (hp->sw_bmsr & BMSR_10FULL)
  1530. hp->sw_advertise |= (ADVERTISE_10FULL);
  1531. else
  1532. hp->sw_advertise &= ~(ADVERTISE_10FULL);
  1533. if (hp->sw_bmsr & BMSR_100HALF)
  1534. hp->sw_advertise |= (ADVERTISE_100HALF);
  1535. else
  1536. hp->sw_advertise &= ~(ADVERTISE_100HALF);
  1537. if (hp->sw_bmsr & BMSR_100FULL)
  1538. hp->sw_advertise |= (ADVERTISE_100FULL);
  1539. else
  1540. hp->sw_advertise &= ~(ADVERTISE_100FULL);
  1541. /* Update the PHY advertisement register. */
  1542. happy_meal_tcvr_write(hp, tregs, MII_ADVERTISE, hp->sw_advertise);
  1543. }
  1544. /* Once status is latched (by happy_meal_interrupt) it is cleared by
  1545. * the hardware, so we cannot re-read it and get a correct value.
  1546. *
  1547. * hp->happy_lock must be held
  1548. */
  1549. static int happy_meal_is_not_so_happy(struct happy_meal *hp, u32 status)
  1550. {
  1551. int reset = 0;
  1552. /* Only print messages for non-counter related interrupts. */
  1553. if (status & (GREG_STAT_STSTERR | GREG_STAT_TFIFO_UND |
  1554. GREG_STAT_MAXPKTERR | GREG_STAT_RXERR |
  1555. GREG_STAT_RXPERR | GREG_STAT_RXTERR | GREG_STAT_EOPERR |
  1556. GREG_STAT_MIFIRQ | GREG_STAT_TXEACK | GREG_STAT_TXLERR |
  1557. GREG_STAT_TXPERR | GREG_STAT_TXTERR | GREG_STAT_SLVERR |
  1558. GREG_STAT_SLVPERR))
  1559. printk(KERN_ERR "%s: Error interrupt for happy meal, status = %08x\n",
  1560. hp->dev->name, status);
  1561. if (status & GREG_STAT_RFIFOVF) {
  1562. /* Receive FIFO overflow is harmless and the hardware will take
  1563. care of it, just some packets are lost. Who cares. */
  1564. printk(KERN_DEBUG "%s: Happy Meal receive FIFO overflow.\n", hp->dev->name);
  1565. }
  1566. if (status & GREG_STAT_STSTERR) {
  1567. /* BigMAC SQE link test failed. */
  1568. printk(KERN_ERR "%s: Happy Meal BigMAC SQE test failed.\n", hp->dev->name);
  1569. reset = 1;
  1570. }
  1571. if (status & GREG_STAT_TFIFO_UND) {
  1572. /* Transmit FIFO underrun, again DMA error likely. */
  1573. printk(KERN_ERR "%s: Happy Meal transmitter FIFO underrun, DMA error.\n",
  1574. hp->dev->name);
  1575. reset = 1;
  1576. }
  1577. if (status & GREG_STAT_MAXPKTERR) {
  1578. /* Driver error, tried to transmit something larger
  1579. * than ethernet max mtu.
  1580. */
  1581. printk(KERN_ERR "%s: Happy Meal MAX Packet size error.\n", hp->dev->name);
  1582. reset = 1;
  1583. }
  1584. if (status & GREG_STAT_NORXD) {
  1585. /* This is harmless, it just means the system is
  1586. * quite loaded and the incoming packet rate was
  1587. * faster than the interrupt handler could keep up
  1588. * with.
  1589. */
  1590. printk(KERN_INFO "%s: Happy Meal out of receive "
  1591. "descriptors, packet dropped.\n",
  1592. hp->dev->name);
  1593. }
  1594. if (status & (GREG_STAT_RXERR|GREG_STAT_RXPERR|GREG_STAT_RXTERR)) {
  1595. /* All sorts of DMA receive errors. */
  1596. printk(KERN_ERR "%s: Happy Meal rx DMA errors [ ", hp->dev->name);
  1597. if (status & GREG_STAT_RXERR)
  1598. printk("GenericError ");
  1599. if (status & GREG_STAT_RXPERR)
  1600. printk("ParityError ");
  1601. if (status & GREG_STAT_RXTERR)
  1602. printk("RxTagBotch ");
  1603. printk("]\n");
  1604. reset = 1;
  1605. }
  1606. if (status & GREG_STAT_EOPERR) {
  1607. /* Driver bug, didn't set EOP bit in tx descriptor given
  1608. * to the happy meal.
  1609. */
  1610. printk(KERN_ERR "%s: EOP not set in happy meal transmit descriptor!\n",
  1611. hp->dev->name);
  1612. reset = 1;
  1613. }
  1614. if (status & GREG_STAT_MIFIRQ) {
  1615. /* MIF signalled an interrupt, were we polling it? */
  1616. printk(KERN_ERR "%s: Happy Meal MIF interrupt.\n", hp->dev->name);
  1617. }
  1618. if (status &
  1619. (GREG_STAT_TXEACK|GREG_STAT_TXLERR|GREG_STAT_TXPERR|GREG_STAT_TXTERR)) {
  1620. /* All sorts of transmit DMA errors. */
  1621. printk(KERN_ERR "%s: Happy Meal tx DMA errors [ ", hp->dev->name);
  1622. if (status & GREG_STAT_TXEACK)
  1623. printk("GenericError ");
  1624. if (status & GREG_STAT_TXLERR)
  1625. printk("LateError ");
  1626. if (status & GREG_STAT_TXPERR)
  1627. printk("ParityErro ");
  1628. if (status & GREG_STAT_TXTERR)
  1629. printk("TagBotch ");
  1630. printk("]\n");
  1631. reset = 1;
  1632. }
  1633. if (status & (GREG_STAT_SLVERR|GREG_STAT_SLVPERR)) {
  1634. /* Bus or parity error when cpu accessed happy meal registers
  1635. * or it's internal FIFO's. Should never see this.
  1636. */
  1637. printk(KERN_ERR "%s: Happy Meal register access SBUS slave (%s) error.\n",
  1638. hp->dev->name,
  1639. (status & GREG_STAT_SLVPERR) ? "parity" : "generic");
  1640. reset = 1;
  1641. }
  1642. if (reset) {
  1643. printk(KERN_NOTICE "%s: Resetting...\n", hp->dev->name);
  1644. happy_meal_init(hp);
  1645. return 1;
  1646. }
  1647. return 0;
  1648. }
  1649. /* hp->happy_lock must be held */
  1650. static void happy_meal_mif_interrupt(struct happy_meal *hp)
  1651. {
  1652. void __iomem *tregs = hp->tcvregs;
  1653. printk(KERN_INFO "%s: Link status change.\n", hp->dev->name);
  1654. hp->sw_bmcr = happy_meal_tcvr_read(hp, tregs, MII_BMCR);
  1655. hp->sw_lpa = happy_meal_tcvr_read(hp, tregs, MII_LPA);
  1656. /* Use the fastest transmission protocol possible. */
  1657. if (hp->sw_lpa & LPA_100FULL) {
  1658. printk(KERN_INFO "%s: Switching to 100Mbps at full duplex.", hp->dev->name);
  1659. hp->sw_bmcr |= (BMCR_FULLDPLX | BMCR_SPEED100);
  1660. } else if (hp->sw_lpa & LPA_100HALF) {
  1661. printk(KERN_INFO "%s: Switching to 100MBps at half duplex.", hp->dev->name);
  1662. hp->sw_bmcr |= BMCR_SPEED100;
  1663. } else if (hp->sw_lpa & LPA_10FULL) {
  1664. printk(KERN_INFO "%s: Switching to 10MBps at full duplex.", hp->dev->name);
  1665. hp->sw_bmcr |= BMCR_FULLDPLX;
  1666. } else {
  1667. printk(KERN_INFO "%s: Using 10Mbps at half duplex.", hp->dev->name);
  1668. }
  1669. happy_meal_tcvr_write(hp, tregs, MII_BMCR, hp->sw_bmcr);
  1670. /* Finally stop polling and shut up the MIF. */
  1671. happy_meal_poll_stop(hp, tregs);
  1672. }
  1673. #ifdef TXDEBUG
  1674. #define TXD(x) printk x
  1675. #else
  1676. #define TXD(x)
  1677. #endif
  1678. /* hp->happy_lock must be held */
  1679. static void happy_meal_tx(struct happy_meal *hp)
  1680. {
  1681. struct happy_meal_txd *txbase = &hp->happy_block->happy_meal_txd[0];
  1682. struct happy_meal_txd *this;
  1683. struct net_device *dev = hp->dev;
  1684. int elem;
  1685. elem = hp->tx_old;
  1686. TXD(("TX<"));
  1687. while (elem != hp->tx_new) {
  1688. struct sk_buff *skb;
  1689. u32 flags, dma_addr, dma_len;
  1690. int frag;
  1691. TXD(("[%d]", elem));
  1692. this = &txbase[elem];
  1693. flags = hme_read_desc32(hp, &this->tx_flags);
  1694. if (flags & TXFLAG_OWN)
  1695. break;
  1696. skb = hp->tx_skbs[elem];
  1697. if (skb_shinfo(skb)->nr_frags) {
  1698. int last;
  1699. last = elem + skb_shinfo(skb)->nr_frags;
  1700. last &= (TX_RING_SIZE - 1);
  1701. flags = hme_read_desc32(hp, &txbase[last].tx_flags);
  1702. if (flags & TXFLAG_OWN)
  1703. break;
  1704. }
  1705. hp->tx_skbs[elem] = NULL;
  1706. hp->net_stats.tx_bytes += skb->len;
  1707. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1708. dma_addr = hme_read_desc32(hp, &this->tx_addr);
  1709. dma_len = hme_read_desc32(hp, &this->tx_flags);
  1710. dma_len &= TXFLAG_SIZE;
  1711. if (!frag)
  1712. dma_unmap_single(hp->dma_dev, dma_addr, dma_len, DMA_TO_DEVICE);
  1713. else
  1714. dma_unmap_page(hp->dma_dev, dma_addr, dma_len, DMA_TO_DEVICE);
  1715. elem = NEXT_TX(elem);
  1716. this = &txbase[elem];
  1717. }
  1718. dev_kfree_skb_irq(skb);
  1719. hp->net_stats.tx_packets++;
  1720. }
  1721. hp->tx_old = elem;
  1722. TXD((">"));
  1723. if (netif_queue_stopped(dev) &&
  1724. TX_BUFFS_AVAIL(hp) > (MAX_SKB_FRAGS + 1))
  1725. netif_wake_queue(dev);
  1726. }
  1727. #ifdef RXDEBUG
  1728. #define RXD(x) printk x
  1729. #else
  1730. #define RXD(x)
  1731. #endif
  1732. /* Originally I used to handle the allocation failure by just giving back just
  1733. * that one ring buffer to the happy meal. Problem is that usually when that
  1734. * condition is triggered, the happy meal expects you to do something reasonable
  1735. * with all of the packets it has DMA'd in. So now I just drop the entire
  1736. * ring when we cannot get a new skb and give them all back to the happy meal,
  1737. * maybe things will be "happier" now.
  1738. *
  1739. * hp->happy_lock must be held
  1740. */
  1741. static void happy_meal_rx(struct happy_meal *hp, struct net_device *dev)
  1742. {
  1743. struct happy_meal_rxd *rxbase = &hp->happy_block->happy_meal_rxd[0];
  1744. struct happy_meal_rxd *this;
  1745. int elem = hp->rx_new, drops = 0;
  1746. u32 flags;
  1747. RXD(("RX<"));
  1748. this = &rxbase[elem];
  1749. while (!((flags = hme_read_desc32(hp, &this->rx_flags)) & RXFLAG_OWN)) {
  1750. struct sk_buff *skb;
  1751. int len = flags >> 16;
  1752. u16 csum = flags & RXFLAG_CSUM;
  1753. u32 dma_addr = hme_read_desc32(hp, &this->rx_addr);
  1754. RXD(("[%d ", elem));
  1755. /* Check for errors. */
  1756. if ((len < ETH_ZLEN) || (flags & RXFLAG_OVERFLOW)) {
  1757. RXD(("ERR(%08x)]", flags));
  1758. hp->net_stats.rx_errors++;
  1759. if (len < ETH_ZLEN)
  1760. hp->net_stats.rx_length_errors++;
  1761. if (len & (RXFLAG_OVERFLOW >> 16)) {
  1762. hp->net_stats.rx_over_errors++;
  1763. hp->net_stats.rx_fifo_errors++;
  1764. }
  1765. /* Return it to the Happy meal. */
  1766. drop_it:
  1767. hp->net_stats.rx_dropped++;
  1768. hme_write_rxd(hp, this,
  1769. (RXFLAG_OWN|((RX_BUF_ALLOC_SIZE-RX_OFFSET)<<16)),
  1770. dma_addr);
  1771. goto next;
  1772. }
  1773. skb = hp->rx_skbs[elem];
  1774. if (len > RX_COPY_THRESHOLD) {
  1775. struct sk_buff *new_skb;
  1776. u32 mapping;
  1777. /* Now refill the entry, if we can. */
  1778. new_skb = happy_meal_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  1779. if (new_skb == NULL) {
  1780. drops++;
  1781. goto drop_it;
  1782. }
  1783. skb_put(new_skb, (ETH_FRAME_LEN + RX_OFFSET + 4));
  1784. mapping = dma_map_single(hp->dma_dev, new_skb->data,
  1785. RX_BUF_ALLOC_SIZE,
  1786. DMA_FROM_DEVICE);
  1787. if (unlikely(dma_mapping_error(hp->dma_dev, mapping))) {
  1788. dev_kfree_skb_any(new_skb);
  1789. drops++;
  1790. goto drop_it;
  1791. }
  1792. dma_unmap_single(hp->dma_dev, dma_addr, RX_BUF_ALLOC_SIZE, DMA_FROM_DEVICE);
  1793. hp->rx_skbs[elem] = new_skb;
  1794. hme_write_rxd(hp, this,
  1795. (RXFLAG_OWN|((RX_BUF_ALLOC_SIZE-RX_OFFSET)<<16)),
  1796. mapping);
  1797. skb_reserve(new_skb, RX_OFFSET);
  1798. /* Trim the original skb for the netif. */
  1799. skb_trim(skb, len);
  1800. } else {
  1801. struct sk_buff *copy_skb = netdev_alloc_skb(dev, len + 2);
  1802. if (copy_skb == NULL) {
  1803. drops++;
  1804. goto drop_it;
  1805. }
  1806. skb_reserve(copy_skb, 2);
  1807. skb_put(copy_skb, len);
  1808. dma_sync_single_for_cpu(hp->dma_dev, dma_addr, len, DMA_FROM_DEVICE);
  1809. skb_copy_from_linear_data(skb, copy_skb->data, len);
  1810. dma_sync_single_for_device(hp->dma_dev, dma_addr, len, DMA_FROM_DEVICE);
  1811. /* Reuse original ring buffer. */
  1812. hme_write_rxd(hp, this,
  1813. (RXFLAG_OWN|((RX_BUF_ALLOC_SIZE-RX_OFFSET)<<16)),
  1814. dma_addr);
  1815. skb = copy_skb;
  1816. }
  1817. /* This card is _fucking_ hot... */
  1818. skb->csum = csum_unfold(~(__force __sum16)htons(csum));
  1819. skb->ip_summed = CHECKSUM_COMPLETE;
  1820. RXD(("len=%d csum=%4x]", len, csum));
  1821. skb->protocol = eth_type_trans(skb, dev);
  1822. netif_rx(skb);
  1823. hp->net_stats.rx_packets++;
  1824. hp->net_stats.rx_bytes += len;
  1825. next:
  1826. elem = NEXT_RX(elem);
  1827. this = &rxbase[elem];
  1828. }
  1829. hp->rx_new = elem;
  1830. if (drops)
  1831. printk(KERN_INFO "%s: Memory squeeze, deferring packet.\n", hp->dev->name);
  1832. RXD((">"));
  1833. }
  1834. static irqreturn_t happy_meal_interrupt(int irq, void *dev_id)
  1835. {
  1836. struct net_device *dev = dev_id;
  1837. struct happy_meal *hp = netdev_priv(dev);
  1838. u32 happy_status = hme_read32(hp, hp->gregs + GREG_STAT);
  1839. HMD(("happy_meal_interrupt: status=%08x ", happy_status));
  1840. spin_lock(&hp->happy_lock);
  1841. if (happy_status & GREG_STAT_ERRORS) {
  1842. HMD(("ERRORS "));
  1843. if (happy_meal_is_not_so_happy(hp, /* un- */ happy_status))
  1844. goto out;
  1845. }
  1846. if (happy_status & GREG_STAT_MIFIRQ) {
  1847. HMD(("MIFIRQ "));
  1848. happy_meal_mif_interrupt(hp);
  1849. }
  1850. if (happy_status & GREG_STAT_TXALL) {
  1851. HMD(("TXALL "));
  1852. happy_meal_tx(hp);
  1853. }
  1854. if (happy_status & GREG_STAT_RXTOHOST) {
  1855. HMD(("RXTOHOST "));
  1856. happy_meal_rx(hp, dev);
  1857. }
  1858. HMD(("done\n"));
  1859. out:
  1860. spin_unlock(&hp->happy_lock);
  1861. return IRQ_HANDLED;
  1862. }
  1863. #ifdef CONFIG_SBUS
  1864. static irqreturn_t quattro_sbus_interrupt(int irq, void *cookie)
  1865. {
  1866. struct quattro *qp = (struct quattro *) cookie;
  1867. int i;
  1868. for (i = 0; i < 4; i++) {
  1869. struct net_device *dev = qp->happy_meals[i];
  1870. struct happy_meal *hp = netdev_priv(dev);
  1871. u32 happy_status = hme_read32(hp, hp->gregs + GREG_STAT);
  1872. HMD(("quattro_interrupt: status=%08x ", happy_status));
  1873. if (!(happy_status & (GREG_STAT_ERRORS |
  1874. GREG_STAT_MIFIRQ |
  1875. GREG_STAT_TXALL |
  1876. GREG_STAT_RXTOHOST)))
  1877. continue;
  1878. spin_lock(&hp->happy_lock);
  1879. if (happy_status & GREG_STAT_ERRORS) {
  1880. HMD(("ERRORS "));
  1881. if (happy_meal_is_not_so_happy(hp, happy_status))
  1882. goto next;
  1883. }
  1884. if (happy_status & GREG_STAT_MIFIRQ) {
  1885. HMD(("MIFIRQ "));
  1886. happy_meal_mif_interrupt(hp);
  1887. }
  1888. if (happy_status & GREG_STAT_TXALL) {
  1889. HMD(("TXALL "));
  1890. happy_meal_tx(hp);
  1891. }
  1892. if (happy_status & GREG_STAT_RXTOHOST) {
  1893. HMD(("RXTOHOST "));
  1894. happy_meal_rx(hp, dev);
  1895. }
  1896. next:
  1897. spin_unlock(&hp->happy_lock);
  1898. }
  1899. HMD(("done\n"));
  1900. return IRQ_HANDLED;
  1901. }
  1902. #endif
  1903. static int happy_meal_open(struct net_device *dev)
  1904. {
  1905. struct happy_meal *hp = netdev_priv(dev);
  1906. int res;
  1907. HMD(("happy_meal_open: "));
  1908. /* On SBUS Quattro QFE cards, all hme interrupts are concentrated
  1909. * into a single source which we register handling at probe time.
  1910. */
  1911. if ((hp->happy_flags & (HFLAG_QUATTRO|HFLAG_PCI)) != HFLAG_QUATTRO) {
  1912. res = request_irq(hp->irq, happy_meal_interrupt, IRQF_SHARED,
  1913. dev->name, dev);
  1914. if (res) {
  1915. HMD(("EAGAIN\n"));
  1916. printk(KERN_ERR "happy_meal(SBUS): Can't order irq %d to go.\n",
  1917. hp->irq);
  1918. return -EAGAIN;
  1919. }
  1920. }
  1921. HMD(("to happy_meal_init\n"));
  1922. spin_lock_irq(&hp->happy_lock);
  1923. res = happy_meal_init(hp);
  1924. spin_unlock_irq(&hp->happy_lock);
  1925. if (res && ((hp->happy_flags & (HFLAG_QUATTRO|HFLAG_PCI)) != HFLAG_QUATTRO))
  1926. free_irq(hp->irq, dev);
  1927. return res;
  1928. }
  1929. static int happy_meal_close(struct net_device *dev)
  1930. {
  1931. struct happy_meal *hp = netdev_priv(dev);
  1932. spin_lock_irq(&hp->happy_lock);
  1933. happy_meal_stop(hp, hp->gregs);
  1934. happy_meal_clean_rings(hp);
  1935. /* If auto-negotiation timer is running, kill it. */
  1936. del_timer(&hp->happy_timer);
  1937. spin_unlock_irq(&hp->happy_lock);
  1938. /* On Quattro QFE cards, all hme interrupts are concentrated
  1939. * into a single source which we register handling at probe
  1940. * time and never unregister.
  1941. */
  1942. if ((hp->happy_flags & (HFLAG_QUATTRO|HFLAG_PCI)) != HFLAG_QUATTRO)
  1943. free_irq(hp->irq, dev);
  1944. return 0;
  1945. }
  1946. #ifdef SXDEBUG
  1947. #define SXD(x) printk x
  1948. #else
  1949. #define SXD(x)
  1950. #endif
  1951. static void happy_meal_tx_timeout(struct net_device *dev)
  1952. {
  1953. struct happy_meal *hp = netdev_priv(dev);
  1954. printk (KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  1955. tx_dump_log();
  1956. printk (KERN_ERR "%s: Happy Status %08x TX[%08x:%08x]\n", dev->name,
  1957. hme_read32(hp, hp->gregs + GREG_STAT),
  1958. hme_read32(hp, hp->etxregs + ETX_CFG),
  1959. hme_read32(hp, hp->bigmacregs + BMAC_TXCFG));
  1960. spin_lock_irq(&hp->happy_lock);
  1961. happy_meal_init(hp);
  1962. spin_unlock_irq(&hp->happy_lock);
  1963. netif_wake_queue(dev);
  1964. }
  1965. static void unmap_partial_tx_skb(struct happy_meal *hp, u32 first_mapping,
  1966. u32 first_len, u32 first_entry, u32 entry)
  1967. {
  1968. struct happy_meal_txd *txbase = &hp->happy_block->happy_meal_txd[0];
  1969. dma_unmap_single(hp->dma_dev, first_mapping, first_len, DMA_TO_DEVICE);
  1970. first_entry = NEXT_TX(first_entry);
  1971. while (first_entry != entry) {
  1972. struct happy_meal_txd *this = &txbase[first_entry];
  1973. u32 addr, len;
  1974. addr = hme_read_desc32(hp, &this->tx_addr);
  1975. len = hme_read_desc32(hp, &this->tx_flags);
  1976. len &= TXFLAG_SIZE;
  1977. dma_unmap_page(hp->dma_dev, addr, len, DMA_TO_DEVICE);
  1978. }
  1979. }
  1980. static netdev_tx_t happy_meal_start_xmit(struct sk_buff *skb,
  1981. struct net_device *dev)
  1982. {
  1983. struct happy_meal *hp = netdev_priv(dev);
  1984. int entry;
  1985. u32 tx_flags;
  1986. tx_flags = TXFLAG_OWN;
  1987. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1988. const u32 csum_start_off = skb_checksum_start_offset(skb);
  1989. const u32 csum_stuff_off = csum_start_off + skb->csum_offset;
  1990. tx_flags = (TXFLAG_OWN | TXFLAG_CSENABLE |
  1991. ((csum_start_off << 14) & TXFLAG_CSBUFBEGIN) |
  1992. ((csum_stuff_off << 20) & TXFLAG_CSLOCATION));
  1993. }
  1994. spin_lock_irq(&hp->happy_lock);
  1995. if (TX_BUFFS_AVAIL(hp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  1996. netif_stop_queue(dev);
  1997. spin_unlock_irq(&hp->happy_lock);
  1998. printk(KERN_ERR "%s: BUG! Tx Ring full when queue awake!\n",
  1999. dev->name);
  2000. return NETDEV_TX_BUSY;
  2001. }
  2002. entry = hp->tx_new;
  2003. SXD(("SX<l[%d]e[%d]>", len, entry));
  2004. hp->tx_skbs[entry] = skb;
  2005. if (skb_shinfo(skb)->nr_frags == 0) {
  2006. u32 mapping, len;
  2007. len = skb->len;
  2008. mapping = dma_map_single(hp->dma_dev, skb->data, len, DMA_TO_DEVICE);
  2009. if (unlikely(dma_mapping_error(hp->dma_dev, mapping)))
  2010. goto out_dma_error;
  2011. tx_flags |= (TXFLAG_SOP | TXFLAG_EOP);
  2012. hme_write_txd(hp, &hp->happy_block->happy_meal_txd[entry],
  2013. (tx_flags | (len & TXFLAG_SIZE)),
  2014. mapping);
  2015. entry = NEXT_TX(entry);
  2016. } else {
  2017. u32 first_len, first_mapping;
  2018. int frag, first_entry = entry;
  2019. /* We must give this initial chunk to the device last.
  2020. * Otherwise we could race with the device.
  2021. */
  2022. first_len = skb_headlen(skb);
  2023. first_mapping = dma_map_single(hp->dma_dev, skb->data, first_len,
  2024. DMA_TO_DEVICE);
  2025. if (unlikely(dma_mapping_error(hp->dma_dev, first_mapping)))
  2026. goto out_dma_error;
  2027. entry = NEXT_TX(entry);
  2028. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  2029. const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  2030. u32 len, mapping, this_txflags;
  2031. len = skb_frag_size(this_frag);
  2032. mapping = skb_frag_dma_map(hp->dma_dev, this_frag,
  2033. 0, len, DMA_TO_DEVICE);
  2034. if (unlikely(dma_mapping_error(hp->dma_dev, mapping))) {
  2035. unmap_partial_tx_skb(hp, first_mapping, first_len,
  2036. first_entry, entry);
  2037. goto out_dma_error;
  2038. }
  2039. this_txflags = tx_flags;
  2040. if (frag == skb_shinfo(skb)->nr_frags - 1)
  2041. this_txflags |= TXFLAG_EOP;
  2042. hme_write_txd(hp, &hp->happy_block->happy_meal_txd[entry],
  2043. (this_txflags | (len & TXFLAG_SIZE)),
  2044. mapping);
  2045. entry = NEXT_TX(entry);
  2046. }
  2047. hme_write_txd(hp, &hp->happy_block->happy_meal_txd[first_entry],
  2048. (tx_flags | TXFLAG_SOP | (first_len & TXFLAG_SIZE)),
  2049. first_mapping);
  2050. }
  2051. hp->tx_new = entry;
  2052. if (TX_BUFFS_AVAIL(hp) <= (MAX_SKB_FRAGS + 1))
  2053. netif_stop_queue(dev);
  2054. /* Get it going. */
  2055. hme_write32(hp, hp->etxregs + ETX_PENDING, ETX_TP_DMAWAKEUP);
  2056. spin_unlock_irq(&hp->happy_lock);
  2057. tx_add_log(hp, TXLOG_ACTION_TXMIT, 0);
  2058. return NETDEV_TX_OK;
  2059. out_dma_error:
  2060. hp->tx_skbs[hp->tx_new] = NULL;
  2061. spin_unlock_irq(&hp->happy_lock);
  2062. dev_kfree_skb_any(skb);
  2063. dev->stats.tx_dropped++;
  2064. return NETDEV_TX_OK;
  2065. }
  2066. static struct net_device_stats *happy_meal_get_stats(struct net_device *dev)
  2067. {
  2068. struct happy_meal *hp = netdev_priv(dev);
  2069. spin_lock_irq(&hp->happy_lock);
  2070. happy_meal_get_counters(hp, hp->bigmacregs);
  2071. spin_unlock_irq(&hp->happy_lock);
  2072. return &hp->net_stats;
  2073. }
  2074. static void happy_meal_set_multicast(struct net_device *dev)
  2075. {
  2076. struct happy_meal *hp = netdev_priv(dev);
  2077. void __iomem *bregs = hp->bigmacregs;
  2078. struct netdev_hw_addr *ha;
  2079. u32 crc;
  2080. spin_lock_irq(&hp->happy_lock);
  2081. if ((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 64)) {
  2082. hme_write32(hp, bregs + BMAC_HTABLE0, 0xffff);
  2083. hme_write32(hp, bregs + BMAC_HTABLE1, 0xffff);
  2084. hme_write32(hp, bregs + BMAC_HTABLE2, 0xffff);
  2085. hme_write32(hp, bregs + BMAC_HTABLE3, 0xffff);
  2086. } else if (dev->flags & IFF_PROMISC) {
  2087. hme_write32(hp, bregs + BMAC_RXCFG,
  2088. hme_read32(hp, bregs + BMAC_RXCFG) | BIGMAC_RXCFG_PMISC);
  2089. } else {
  2090. u16 hash_table[4];
  2091. memset(hash_table, 0, sizeof(hash_table));
  2092. netdev_for_each_mc_addr(ha, dev) {
  2093. crc = ether_crc_le(6, ha->addr);
  2094. crc >>= 26;
  2095. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  2096. }
  2097. hme_write32(hp, bregs + BMAC_HTABLE0, hash_table[0]);
  2098. hme_write32(hp, bregs + BMAC_HTABLE1, hash_table[1]);
  2099. hme_write32(hp, bregs + BMAC_HTABLE2, hash_table[2]);
  2100. hme_write32(hp, bregs + BMAC_HTABLE3, hash_table[3]);
  2101. }
  2102. spin_unlock_irq(&hp->happy_lock);
  2103. }
  2104. /* Ethtool support... */
  2105. static int hme_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2106. {
  2107. struct happy_meal *hp = netdev_priv(dev);
  2108. u32 speed;
  2109. cmd->supported =
  2110. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2111. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2112. SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII);
  2113. /* XXX hardcoded stuff for now */
  2114. cmd->port = PORT_TP; /* XXX no MII support */
  2115. cmd->transceiver = XCVR_INTERNAL; /* XXX no external xcvr support */
  2116. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2117. /* Record PHY settings. */
  2118. spin_lock_irq(&hp->happy_lock);
  2119. hp->sw_bmcr = happy_meal_tcvr_read(hp, hp->tcvregs, MII_BMCR);
  2120. hp->sw_lpa = happy_meal_tcvr_read(hp, hp->tcvregs, MII_LPA);
  2121. spin_unlock_irq(&hp->happy_lock);
  2122. if (hp->sw_bmcr & BMCR_ANENABLE) {
  2123. cmd->autoneg = AUTONEG_ENABLE;
  2124. speed = ((hp->sw_lpa & (LPA_100HALF | LPA_100FULL)) ?
  2125. SPEED_100 : SPEED_10);
  2126. if (speed == SPEED_100)
  2127. cmd->duplex =
  2128. (hp->sw_lpa & (LPA_100FULL)) ?
  2129. DUPLEX_FULL : DUPLEX_HALF;
  2130. else
  2131. cmd->duplex =
  2132. (hp->sw_lpa & (LPA_10FULL)) ?
  2133. DUPLEX_FULL : DUPLEX_HALF;
  2134. } else {
  2135. cmd->autoneg = AUTONEG_DISABLE;
  2136. speed = (hp->sw_bmcr & BMCR_SPEED100) ? SPEED_100 : SPEED_10;
  2137. cmd->duplex =
  2138. (hp->sw_bmcr & BMCR_FULLDPLX) ?
  2139. DUPLEX_FULL : DUPLEX_HALF;
  2140. }
  2141. ethtool_cmd_speed_set(cmd, speed);
  2142. return 0;
  2143. }
  2144. static int hme_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2145. {
  2146. struct happy_meal *hp = netdev_priv(dev);
  2147. /* Verify the settings we care about. */
  2148. if (cmd->autoneg != AUTONEG_ENABLE &&
  2149. cmd->autoneg != AUTONEG_DISABLE)
  2150. return -EINVAL;
  2151. if (cmd->autoneg == AUTONEG_DISABLE &&
  2152. ((ethtool_cmd_speed(cmd) != SPEED_100 &&
  2153. ethtool_cmd_speed(cmd) != SPEED_10) ||
  2154. (cmd->duplex != DUPLEX_HALF &&
  2155. cmd->duplex != DUPLEX_FULL)))
  2156. return -EINVAL;
  2157. /* Ok, do it to it. */
  2158. spin_lock_irq(&hp->happy_lock);
  2159. del_timer(&hp->happy_timer);
  2160. happy_meal_begin_auto_negotiation(hp, hp->tcvregs, cmd);
  2161. spin_unlock_irq(&hp->happy_lock);
  2162. return 0;
  2163. }
  2164. static void hme_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2165. {
  2166. struct happy_meal *hp = netdev_priv(dev);
  2167. strlcpy(info->driver, "sunhme", sizeof(info->driver));
  2168. strlcpy(info->version, "2.02", sizeof(info->version));
  2169. if (hp->happy_flags & HFLAG_PCI) {
  2170. struct pci_dev *pdev = hp->happy_dev;
  2171. strlcpy(info->bus_info, pci_name(pdev), sizeof(info->bus_info));
  2172. }
  2173. #ifdef CONFIG_SBUS
  2174. else {
  2175. const struct linux_prom_registers *regs;
  2176. struct platform_device *op = hp->happy_dev;
  2177. regs = of_get_property(op->dev.of_node, "regs", NULL);
  2178. if (regs)
  2179. snprintf(info->bus_info, sizeof(info->bus_info),
  2180. "SBUS:%d",
  2181. regs->which_io);
  2182. }
  2183. #endif
  2184. }
  2185. static u32 hme_get_link(struct net_device *dev)
  2186. {
  2187. struct happy_meal *hp = netdev_priv(dev);
  2188. spin_lock_irq(&hp->happy_lock);
  2189. hp->sw_bmcr = happy_meal_tcvr_read(hp, hp->tcvregs, MII_BMCR);
  2190. spin_unlock_irq(&hp->happy_lock);
  2191. return hp->sw_bmsr & BMSR_LSTATUS;
  2192. }
  2193. static const struct ethtool_ops hme_ethtool_ops = {
  2194. .get_settings = hme_get_settings,
  2195. .set_settings = hme_set_settings,
  2196. .get_drvinfo = hme_get_drvinfo,
  2197. .get_link = hme_get_link,
  2198. };
  2199. static int hme_version_printed;
  2200. #ifdef CONFIG_SBUS
  2201. /* Given a happy meal sbus device, find it's quattro parent.
  2202. * If none exist, allocate and return a new one.
  2203. *
  2204. * Return NULL on failure.
  2205. */
  2206. static struct quattro *quattro_sbus_find(struct platform_device *child)
  2207. {
  2208. struct device *parent = child->dev.parent;
  2209. struct platform_device *op;
  2210. struct quattro *qp;
  2211. op = to_platform_device(parent);
  2212. qp = platform_get_drvdata(op);
  2213. if (qp)
  2214. return qp;
  2215. qp = kmalloc(sizeof(struct quattro), GFP_KERNEL);
  2216. if (qp != NULL) {
  2217. int i;
  2218. for (i = 0; i < 4; i++)
  2219. qp->happy_meals[i] = NULL;
  2220. qp->quattro_dev = child;
  2221. qp->next = qfe_sbus_list;
  2222. qfe_sbus_list = qp;
  2223. platform_set_drvdata(op, qp);
  2224. }
  2225. return qp;
  2226. }
  2227. /* After all quattro cards have been probed, we call these functions
  2228. * to register the IRQ handlers for the cards that have been
  2229. * successfully probed and skip the cards that failed to initialize
  2230. */
  2231. static int __init quattro_sbus_register_irqs(void)
  2232. {
  2233. struct quattro *qp;
  2234. for (qp = qfe_sbus_list; qp != NULL; qp = qp->next) {
  2235. struct platform_device *op = qp->quattro_dev;
  2236. int err, qfe_slot, skip = 0;
  2237. for (qfe_slot = 0; qfe_slot < 4; qfe_slot++) {
  2238. if (!qp->happy_meals[qfe_slot])
  2239. skip = 1;
  2240. }
  2241. if (skip)
  2242. continue;
  2243. err = request_irq(op->archdata.irqs[0],
  2244. quattro_sbus_interrupt,
  2245. IRQF_SHARED, "Quattro",
  2246. qp);
  2247. if (err != 0) {
  2248. printk(KERN_ERR "Quattro HME: IRQ registration "
  2249. "error %d.\n", err);
  2250. return err;
  2251. }
  2252. }
  2253. return 0;
  2254. }
  2255. static void quattro_sbus_free_irqs(void)
  2256. {
  2257. struct quattro *qp;
  2258. for (qp = qfe_sbus_list; qp != NULL; qp = qp->next) {
  2259. struct platform_device *op = qp->quattro_dev;
  2260. int qfe_slot, skip = 0;
  2261. for (qfe_slot = 0; qfe_slot < 4; qfe_slot++) {
  2262. if (!qp->happy_meals[qfe_slot])
  2263. skip = 1;
  2264. }
  2265. if (skip)
  2266. continue;
  2267. free_irq(op->archdata.irqs[0], qp);
  2268. }
  2269. }
  2270. #endif /* CONFIG_SBUS */
  2271. #ifdef CONFIG_PCI
  2272. static struct quattro *quattro_pci_find(struct pci_dev *pdev)
  2273. {
  2274. struct pci_dev *bdev = pdev->bus->self;
  2275. struct quattro *qp;
  2276. if (!bdev) return NULL;
  2277. for (qp = qfe_pci_list; qp != NULL; qp = qp->next) {
  2278. struct pci_dev *qpdev = qp->quattro_dev;
  2279. if (qpdev == bdev)
  2280. return qp;
  2281. }
  2282. qp = kmalloc(sizeof(struct quattro), GFP_KERNEL);
  2283. if (qp != NULL) {
  2284. int i;
  2285. for (i = 0; i < 4; i++)
  2286. qp->happy_meals[i] = NULL;
  2287. qp->quattro_dev = bdev;
  2288. qp->next = qfe_pci_list;
  2289. qfe_pci_list = qp;
  2290. /* No range tricks necessary on PCI. */
  2291. qp->nranges = 0;
  2292. }
  2293. return qp;
  2294. }
  2295. #endif /* CONFIG_PCI */
  2296. static const struct net_device_ops hme_netdev_ops = {
  2297. .ndo_open = happy_meal_open,
  2298. .ndo_stop = happy_meal_close,
  2299. .ndo_start_xmit = happy_meal_start_xmit,
  2300. .ndo_tx_timeout = happy_meal_tx_timeout,
  2301. .ndo_get_stats = happy_meal_get_stats,
  2302. .ndo_set_rx_mode = happy_meal_set_multicast,
  2303. .ndo_change_mtu = eth_change_mtu,
  2304. .ndo_set_mac_address = eth_mac_addr,
  2305. .ndo_validate_addr = eth_validate_addr,
  2306. };
  2307. #ifdef CONFIG_SBUS
  2308. static int happy_meal_sbus_probe_one(struct platform_device *op, int is_qfe)
  2309. {
  2310. struct device_node *dp = op->dev.of_node, *sbus_dp;
  2311. struct quattro *qp = NULL;
  2312. struct happy_meal *hp;
  2313. struct net_device *dev;
  2314. int i, qfe_slot = -1;
  2315. int err = -ENODEV;
  2316. sbus_dp = op->dev.parent->of_node;
  2317. /* We can match PCI devices too, do not accept those here. */
  2318. if (strcmp(sbus_dp->name, "sbus") && strcmp(sbus_dp->name, "sbi"))
  2319. return err;
  2320. if (is_qfe) {
  2321. qp = quattro_sbus_find(op);
  2322. if (qp == NULL)
  2323. goto err_out;
  2324. for (qfe_slot = 0; qfe_slot < 4; qfe_slot++)
  2325. if (qp->happy_meals[qfe_slot] == NULL)
  2326. break;
  2327. if (qfe_slot == 4)
  2328. goto err_out;
  2329. }
  2330. err = -ENOMEM;
  2331. dev = alloc_etherdev(sizeof(struct happy_meal));
  2332. if (!dev)
  2333. goto err_out;
  2334. SET_NETDEV_DEV(dev, &op->dev);
  2335. if (hme_version_printed++ == 0)
  2336. printk(KERN_INFO "%s", version);
  2337. /* If user did not specify a MAC address specifically, use
  2338. * the Quattro local-mac-address property...
  2339. */
  2340. for (i = 0; i < 6; i++) {
  2341. if (macaddr[i] != 0)
  2342. break;
  2343. }
  2344. if (i < 6) { /* a mac address was given */
  2345. for (i = 0; i < 6; i++)
  2346. dev->dev_addr[i] = macaddr[i];
  2347. macaddr[5]++;
  2348. } else {
  2349. const unsigned char *addr;
  2350. int len;
  2351. addr = of_get_property(dp, "local-mac-address", &len);
  2352. if (qfe_slot != -1 && addr && len == ETH_ALEN)
  2353. memcpy(dev->dev_addr, addr, ETH_ALEN);
  2354. else
  2355. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  2356. }
  2357. hp = netdev_priv(dev);
  2358. hp->happy_dev = op;
  2359. hp->dma_dev = &op->dev;
  2360. spin_lock_init(&hp->happy_lock);
  2361. err = -ENODEV;
  2362. if (qp != NULL) {
  2363. hp->qfe_parent = qp;
  2364. hp->qfe_ent = qfe_slot;
  2365. qp->happy_meals[qfe_slot] = dev;
  2366. }
  2367. hp->gregs = of_ioremap(&op->resource[0], 0,
  2368. GREG_REG_SIZE, "HME Global Regs");
  2369. if (!hp->gregs) {
  2370. printk(KERN_ERR "happymeal: Cannot map global registers.\n");
  2371. goto err_out_free_netdev;
  2372. }
  2373. hp->etxregs = of_ioremap(&op->resource[1], 0,
  2374. ETX_REG_SIZE, "HME TX Regs");
  2375. if (!hp->etxregs) {
  2376. printk(KERN_ERR "happymeal: Cannot map MAC TX registers.\n");
  2377. goto err_out_iounmap;
  2378. }
  2379. hp->erxregs = of_ioremap(&op->resource[2], 0,
  2380. ERX_REG_SIZE, "HME RX Regs");
  2381. if (!hp->erxregs) {
  2382. printk(KERN_ERR "happymeal: Cannot map MAC RX registers.\n");
  2383. goto err_out_iounmap;
  2384. }
  2385. hp->bigmacregs = of_ioremap(&op->resource[3], 0,
  2386. BMAC_REG_SIZE, "HME BIGMAC Regs");
  2387. if (!hp->bigmacregs) {
  2388. printk(KERN_ERR "happymeal: Cannot map BIGMAC registers.\n");
  2389. goto err_out_iounmap;
  2390. }
  2391. hp->tcvregs = of_ioremap(&op->resource[4], 0,
  2392. TCVR_REG_SIZE, "HME Tranceiver Regs");
  2393. if (!hp->tcvregs) {
  2394. printk(KERN_ERR "happymeal: Cannot map TCVR registers.\n");
  2395. goto err_out_iounmap;
  2396. }
  2397. hp->hm_revision = of_getintprop_default(dp, "hm-rev", 0xff);
  2398. if (hp->hm_revision == 0xff)
  2399. hp->hm_revision = 0xa0;
  2400. /* Now enable the feature flags we can. */
  2401. if (hp->hm_revision == 0x20 || hp->hm_revision == 0x21)
  2402. hp->happy_flags = HFLAG_20_21;
  2403. else if (hp->hm_revision != 0xa0)
  2404. hp->happy_flags = HFLAG_NOT_A0;
  2405. if (qp != NULL)
  2406. hp->happy_flags |= HFLAG_QUATTRO;
  2407. /* Get the supported DVMA burst sizes from our Happy SBUS. */
  2408. hp->happy_bursts = of_getintprop_default(sbus_dp,
  2409. "burst-sizes", 0x00);
  2410. hp->happy_block = dma_alloc_coherent(hp->dma_dev,
  2411. PAGE_SIZE,
  2412. &hp->hblock_dvma,
  2413. GFP_ATOMIC);
  2414. err = -ENOMEM;
  2415. if (!hp->happy_block)
  2416. goto err_out_iounmap;
  2417. /* Force check of the link first time we are brought up. */
  2418. hp->linkcheck = 0;
  2419. /* Force timer state to 'asleep' with count of zero. */
  2420. hp->timer_state = asleep;
  2421. hp->timer_ticks = 0;
  2422. init_timer(&hp->happy_timer);
  2423. hp->dev = dev;
  2424. dev->netdev_ops = &hme_netdev_ops;
  2425. dev->watchdog_timeo = 5*HZ;
  2426. dev->ethtool_ops = &hme_ethtool_ops;
  2427. /* Happy Meal can do it all... */
  2428. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
  2429. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  2430. hp->irq = op->archdata.irqs[0];
  2431. #if defined(CONFIG_SBUS) && defined(CONFIG_PCI)
  2432. /* Hook up SBUS register/descriptor accessors. */
  2433. hp->read_desc32 = sbus_hme_read_desc32;
  2434. hp->write_txd = sbus_hme_write_txd;
  2435. hp->write_rxd = sbus_hme_write_rxd;
  2436. hp->read32 = sbus_hme_read32;
  2437. hp->write32 = sbus_hme_write32;
  2438. #endif
  2439. /* Grrr, Happy Meal comes up by default not advertising
  2440. * full duplex 100baseT capabilities, fix this.
  2441. */
  2442. spin_lock_irq(&hp->happy_lock);
  2443. happy_meal_set_initial_advertisement(hp);
  2444. spin_unlock_irq(&hp->happy_lock);
  2445. err = register_netdev(hp->dev);
  2446. if (err) {
  2447. printk(KERN_ERR "happymeal: Cannot register net device, "
  2448. "aborting.\n");
  2449. goto err_out_free_coherent;
  2450. }
  2451. platform_set_drvdata(op, hp);
  2452. if (qfe_slot != -1)
  2453. printk(KERN_INFO "%s: Quattro HME slot %d (SBUS) 10/100baseT Ethernet ",
  2454. dev->name, qfe_slot);
  2455. else
  2456. printk(KERN_INFO "%s: HAPPY MEAL (SBUS) 10/100baseT Ethernet ",
  2457. dev->name);
  2458. printk("%pM\n", dev->dev_addr);
  2459. return 0;
  2460. err_out_free_coherent:
  2461. dma_free_coherent(hp->dma_dev,
  2462. PAGE_SIZE,
  2463. hp->happy_block,
  2464. hp->hblock_dvma);
  2465. err_out_iounmap:
  2466. if (hp->gregs)
  2467. of_iounmap(&op->resource[0], hp->gregs, GREG_REG_SIZE);
  2468. if (hp->etxregs)
  2469. of_iounmap(&op->resource[1], hp->etxregs, ETX_REG_SIZE);
  2470. if (hp->erxregs)
  2471. of_iounmap(&op->resource[2], hp->erxregs, ERX_REG_SIZE);
  2472. if (hp->bigmacregs)
  2473. of_iounmap(&op->resource[3], hp->bigmacregs, BMAC_REG_SIZE);
  2474. if (hp->tcvregs)
  2475. of_iounmap(&op->resource[4], hp->tcvregs, TCVR_REG_SIZE);
  2476. if (qp)
  2477. qp->happy_meals[qfe_slot] = NULL;
  2478. err_out_free_netdev:
  2479. free_netdev(dev);
  2480. err_out:
  2481. return err;
  2482. }
  2483. #endif
  2484. #ifdef CONFIG_PCI
  2485. #ifndef CONFIG_SPARC
  2486. static int is_quattro_p(struct pci_dev *pdev)
  2487. {
  2488. struct pci_dev *busdev = pdev->bus->self;
  2489. struct pci_dev *this_pdev;
  2490. int n_hmes;
  2491. if (busdev == NULL ||
  2492. busdev->vendor != PCI_VENDOR_ID_DEC ||
  2493. busdev->device != PCI_DEVICE_ID_DEC_21153)
  2494. return 0;
  2495. n_hmes = 0;
  2496. list_for_each_entry(this_pdev, &pdev->bus->devices, bus_list) {
  2497. if (this_pdev->vendor == PCI_VENDOR_ID_SUN &&
  2498. this_pdev->device == PCI_DEVICE_ID_SUN_HAPPYMEAL)
  2499. n_hmes++;
  2500. }
  2501. if (n_hmes != 4)
  2502. return 0;
  2503. return 1;
  2504. }
  2505. /* Fetch MAC address from vital product data of PCI ROM. */
  2506. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, int index, unsigned char *dev_addr)
  2507. {
  2508. int this_offset;
  2509. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2510. void __iomem *p = rom_base + this_offset;
  2511. if (readb(p + 0) != 0x90 ||
  2512. readb(p + 1) != 0x00 ||
  2513. readb(p + 2) != 0x09 ||
  2514. readb(p + 3) != 0x4e ||
  2515. readb(p + 4) != 0x41 ||
  2516. readb(p + 5) != 0x06)
  2517. continue;
  2518. this_offset += 6;
  2519. p += 6;
  2520. if (index == 0) {
  2521. int i;
  2522. for (i = 0; i < 6; i++)
  2523. dev_addr[i] = readb(p + i);
  2524. return 1;
  2525. }
  2526. index--;
  2527. }
  2528. return 0;
  2529. }
  2530. static void get_hme_mac_nonsparc(struct pci_dev *pdev, unsigned char *dev_addr)
  2531. {
  2532. size_t size;
  2533. void __iomem *p = pci_map_rom(pdev, &size);
  2534. if (p) {
  2535. int index = 0;
  2536. int found;
  2537. if (is_quattro_p(pdev))
  2538. index = PCI_SLOT(pdev->devfn);
  2539. found = readb(p) == 0x55 &&
  2540. readb(p + 1) == 0xaa &&
  2541. find_eth_addr_in_vpd(p, (64 * 1024), index, dev_addr);
  2542. pci_unmap_rom(pdev, p);
  2543. if (found)
  2544. return;
  2545. }
  2546. /* Sun MAC prefix then 3 random bytes. */
  2547. dev_addr[0] = 0x08;
  2548. dev_addr[1] = 0x00;
  2549. dev_addr[2] = 0x20;
  2550. get_random_bytes(&dev_addr[3], 3);
  2551. }
  2552. #endif /* !(CONFIG_SPARC) */
  2553. static int happy_meal_pci_probe(struct pci_dev *pdev,
  2554. const struct pci_device_id *ent)
  2555. {
  2556. struct quattro *qp = NULL;
  2557. #ifdef CONFIG_SPARC
  2558. struct device_node *dp;
  2559. #endif
  2560. struct happy_meal *hp;
  2561. struct net_device *dev;
  2562. void __iomem *hpreg_base;
  2563. unsigned long hpreg_res;
  2564. int i, qfe_slot = -1;
  2565. char prom_name[64];
  2566. int err;
  2567. /* Now make sure pci_dev cookie is there. */
  2568. #ifdef CONFIG_SPARC
  2569. dp = pci_device_to_OF_node(pdev);
  2570. strcpy(prom_name, dp->name);
  2571. #else
  2572. if (is_quattro_p(pdev))
  2573. strcpy(prom_name, "SUNW,qfe");
  2574. else
  2575. strcpy(prom_name, "SUNW,hme");
  2576. #endif
  2577. err = -ENODEV;
  2578. if (pci_enable_device(pdev))
  2579. goto err_out;
  2580. pci_set_master(pdev);
  2581. if (!strcmp(prom_name, "SUNW,qfe") || !strcmp(prom_name, "qfe")) {
  2582. qp = quattro_pci_find(pdev);
  2583. if (qp == NULL)
  2584. goto err_out;
  2585. for (qfe_slot = 0; qfe_slot < 4; qfe_slot++)
  2586. if (qp->happy_meals[qfe_slot] == NULL)
  2587. break;
  2588. if (qfe_slot == 4)
  2589. goto err_out;
  2590. }
  2591. dev = alloc_etherdev(sizeof(struct happy_meal));
  2592. err = -ENOMEM;
  2593. if (!dev)
  2594. goto err_out;
  2595. SET_NETDEV_DEV(dev, &pdev->dev);
  2596. if (hme_version_printed++ == 0)
  2597. printk(KERN_INFO "%s", version);
  2598. hp = netdev_priv(dev);
  2599. hp->happy_dev = pdev;
  2600. hp->dma_dev = &pdev->dev;
  2601. spin_lock_init(&hp->happy_lock);
  2602. if (qp != NULL) {
  2603. hp->qfe_parent = qp;
  2604. hp->qfe_ent = qfe_slot;
  2605. qp->happy_meals[qfe_slot] = dev;
  2606. }
  2607. hpreg_res = pci_resource_start(pdev, 0);
  2608. err = -ENODEV;
  2609. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2610. printk(KERN_ERR "happymeal(PCI): Cannot find proper PCI device base address.\n");
  2611. goto err_out_clear_quattro;
  2612. }
  2613. if (pci_request_regions(pdev, DRV_NAME)) {
  2614. printk(KERN_ERR "happymeal(PCI): Cannot obtain PCI resources, "
  2615. "aborting.\n");
  2616. goto err_out_clear_quattro;
  2617. }
  2618. if ((hpreg_base = ioremap(hpreg_res, 0x8000)) == NULL) {
  2619. printk(KERN_ERR "happymeal(PCI): Unable to remap card memory.\n");
  2620. goto err_out_free_res;
  2621. }
  2622. for (i = 0; i < 6; i++) {
  2623. if (macaddr[i] != 0)
  2624. break;
  2625. }
  2626. if (i < 6) { /* a mac address was given */
  2627. for (i = 0; i < 6; i++)
  2628. dev->dev_addr[i] = macaddr[i];
  2629. macaddr[5]++;
  2630. } else {
  2631. #ifdef CONFIG_SPARC
  2632. const unsigned char *addr;
  2633. int len;
  2634. if (qfe_slot != -1 &&
  2635. (addr = of_get_property(dp, "local-mac-address", &len))
  2636. != NULL &&
  2637. len == 6) {
  2638. memcpy(dev->dev_addr, addr, ETH_ALEN);
  2639. } else {
  2640. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  2641. }
  2642. #else
  2643. get_hme_mac_nonsparc(pdev, &dev->dev_addr[0]);
  2644. #endif
  2645. }
  2646. /* Layout registers. */
  2647. hp->gregs = (hpreg_base + 0x0000UL);
  2648. hp->etxregs = (hpreg_base + 0x2000UL);
  2649. hp->erxregs = (hpreg_base + 0x4000UL);
  2650. hp->bigmacregs = (hpreg_base + 0x6000UL);
  2651. hp->tcvregs = (hpreg_base + 0x7000UL);
  2652. #ifdef CONFIG_SPARC
  2653. hp->hm_revision = of_getintprop_default(dp, "hm-rev", 0xff);
  2654. if (hp->hm_revision == 0xff)
  2655. hp->hm_revision = 0xc0 | (pdev->revision & 0x0f);
  2656. #else
  2657. /* works with this on non-sparc hosts */
  2658. hp->hm_revision = 0x20;
  2659. #endif
  2660. /* Now enable the feature flags we can. */
  2661. if (hp->hm_revision == 0x20 || hp->hm_revision == 0x21)
  2662. hp->happy_flags = HFLAG_20_21;
  2663. else if (hp->hm_revision != 0xa0 && hp->hm_revision != 0xc0)
  2664. hp->happy_flags = HFLAG_NOT_A0;
  2665. if (qp != NULL)
  2666. hp->happy_flags |= HFLAG_QUATTRO;
  2667. /* And of course, indicate this is PCI. */
  2668. hp->happy_flags |= HFLAG_PCI;
  2669. #ifdef CONFIG_SPARC
  2670. /* Assume PCI happy meals can handle all burst sizes. */
  2671. hp->happy_bursts = DMA_BURSTBITS;
  2672. #endif
  2673. hp->happy_block = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  2674. &hp->hblock_dvma, GFP_KERNEL);
  2675. err = -ENODEV;
  2676. if (!hp->happy_block)
  2677. goto err_out_iounmap;
  2678. hp->linkcheck = 0;
  2679. hp->timer_state = asleep;
  2680. hp->timer_ticks = 0;
  2681. init_timer(&hp->happy_timer);
  2682. hp->irq = pdev->irq;
  2683. hp->dev = dev;
  2684. dev->netdev_ops = &hme_netdev_ops;
  2685. dev->watchdog_timeo = 5*HZ;
  2686. dev->ethtool_ops = &hme_ethtool_ops;
  2687. /* Happy Meal can do it all... */
  2688. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
  2689. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  2690. #if defined(CONFIG_SBUS) && defined(CONFIG_PCI)
  2691. /* Hook up PCI register/descriptor accessors. */
  2692. hp->read_desc32 = pci_hme_read_desc32;
  2693. hp->write_txd = pci_hme_write_txd;
  2694. hp->write_rxd = pci_hme_write_rxd;
  2695. hp->read32 = pci_hme_read32;
  2696. hp->write32 = pci_hme_write32;
  2697. #endif
  2698. /* Grrr, Happy Meal comes up by default not advertising
  2699. * full duplex 100baseT capabilities, fix this.
  2700. */
  2701. spin_lock_irq(&hp->happy_lock);
  2702. happy_meal_set_initial_advertisement(hp);
  2703. spin_unlock_irq(&hp->happy_lock);
  2704. err = register_netdev(hp->dev);
  2705. if (err) {
  2706. printk(KERN_ERR "happymeal(PCI): Cannot register net device, "
  2707. "aborting.\n");
  2708. goto err_out_iounmap;
  2709. }
  2710. pci_set_drvdata(pdev, hp);
  2711. if (!qfe_slot) {
  2712. struct pci_dev *qpdev = qp->quattro_dev;
  2713. prom_name[0] = 0;
  2714. if (!strncmp(dev->name, "eth", 3)) {
  2715. int i = simple_strtoul(dev->name + 3, NULL, 10);
  2716. sprintf(prom_name, "-%d", i + 3);
  2717. }
  2718. printk(KERN_INFO "%s%s: Quattro HME (PCI/CheerIO) 10/100baseT Ethernet ", dev->name, prom_name);
  2719. if (qpdev->vendor == PCI_VENDOR_ID_DEC &&
  2720. qpdev->device == PCI_DEVICE_ID_DEC_21153)
  2721. printk("DEC 21153 PCI Bridge\n");
  2722. else
  2723. printk("unknown bridge %04x.%04x\n",
  2724. qpdev->vendor, qpdev->device);
  2725. }
  2726. if (qfe_slot != -1)
  2727. printk(KERN_INFO "%s: Quattro HME slot %d (PCI/CheerIO) 10/100baseT Ethernet ",
  2728. dev->name, qfe_slot);
  2729. else
  2730. printk(KERN_INFO "%s: HAPPY MEAL (PCI/CheerIO) 10/100BaseT Ethernet ",
  2731. dev->name);
  2732. printk("%pM\n", dev->dev_addr);
  2733. return 0;
  2734. err_out_iounmap:
  2735. iounmap(hp->gregs);
  2736. err_out_free_res:
  2737. pci_release_regions(pdev);
  2738. err_out_clear_quattro:
  2739. if (qp != NULL)
  2740. qp->happy_meals[qfe_slot] = NULL;
  2741. free_netdev(dev);
  2742. err_out:
  2743. return err;
  2744. }
  2745. static void happy_meal_pci_remove(struct pci_dev *pdev)
  2746. {
  2747. struct happy_meal *hp = pci_get_drvdata(pdev);
  2748. struct net_device *net_dev = hp->dev;
  2749. unregister_netdev(net_dev);
  2750. dma_free_coherent(hp->dma_dev, PAGE_SIZE,
  2751. hp->happy_block, hp->hblock_dvma);
  2752. iounmap(hp->gregs);
  2753. pci_release_regions(hp->happy_dev);
  2754. free_netdev(net_dev);
  2755. }
  2756. static const struct pci_device_id happymeal_pci_ids[] = {
  2757. { PCI_DEVICE(PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_HAPPYMEAL) },
  2758. { } /* Terminating entry */
  2759. };
  2760. MODULE_DEVICE_TABLE(pci, happymeal_pci_ids);
  2761. static struct pci_driver hme_pci_driver = {
  2762. .name = "hme",
  2763. .id_table = happymeal_pci_ids,
  2764. .probe = happy_meal_pci_probe,
  2765. .remove = happy_meal_pci_remove,
  2766. };
  2767. static int __init happy_meal_pci_init(void)
  2768. {
  2769. return pci_register_driver(&hme_pci_driver);
  2770. }
  2771. static void happy_meal_pci_exit(void)
  2772. {
  2773. pci_unregister_driver(&hme_pci_driver);
  2774. while (qfe_pci_list) {
  2775. struct quattro *qfe = qfe_pci_list;
  2776. struct quattro *next = qfe->next;
  2777. kfree(qfe);
  2778. qfe_pci_list = next;
  2779. }
  2780. }
  2781. #endif
  2782. #ifdef CONFIG_SBUS
  2783. static const struct of_device_id hme_sbus_match[];
  2784. static int hme_sbus_probe(struct platform_device *op)
  2785. {
  2786. const struct of_device_id *match;
  2787. struct device_node *dp = op->dev.of_node;
  2788. const char *model = of_get_property(dp, "model", NULL);
  2789. int is_qfe;
  2790. match = of_match_device(hme_sbus_match, &op->dev);
  2791. if (!match)
  2792. return -EINVAL;
  2793. is_qfe = (match->data != NULL);
  2794. if (!is_qfe && model && !strcmp(model, "SUNW,sbus-qfe"))
  2795. is_qfe = 1;
  2796. return happy_meal_sbus_probe_one(op, is_qfe);
  2797. }
  2798. static int hme_sbus_remove(struct platform_device *op)
  2799. {
  2800. struct happy_meal *hp = platform_get_drvdata(op);
  2801. struct net_device *net_dev = hp->dev;
  2802. unregister_netdev(net_dev);
  2803. /* XXX qfe parent interrupt... */
  2804. of_iounmap(&op->resource[0], hp->gregs, GREG_REG_SIZE);
  2805. of_iounmap(&op->resource[1], hp->etxregs, ETX_REG_SIZE);
  2806. of_iounmap(&op->resource[2], hp->erxregs, ERX_REG_SIZE);
  2807. of_iounmap(&op->resource[3], hp->bigmacregs, BMAC_REG_SIZE);
  2808. of_iounmap(&op->resource[4], hp->tcvregs, TCVR_REG_SIZE);
  2809. dma_free_coherent(hp->dma_dev,
  2810. PAGE_SIZE,
  2811. hp->happy_block,
  2812. hp->hblock_dvma);
  2813. free_netdev(net_dev);
  2814. return 0;
  2815. }
  2816. static const struct of_device_id hme_sbus_match[] = {
  2817. {
  2818. .name = "SUNW,hme",
  2819. },
  2820. {
  2821. .name = "SUNW,qfe",
  2822. .data = (void *) 1,
  2823. },
  2824. {
  2825. .name = "qfe",
  2826. .data = (void *) 1,
  2827. },
  2828. {},
  2829. };
  2830. MODULE_DEVICE_TABLE(of, hme_sbus_match);
  2831. static struct platform_driver hme_sbus_driver = {
  2832. .driver = {
  2833. .name = "hme",
  2834. .of_match_table = hme_sbus_match,
  2835. },
  2836. .probe = hme_sbus_probe,
  2837. .remove = hme_sbus_remove,
  2838. };
  2839. static int __init happy_meal_sbus_init(void)
  2840. {
  2841. int err;
  2842. err = platform_driver_register(&hme_sbus_driver);
  2843. if (!err)
  2844. err = quattro_sbus_register_irqs();
  2845. return err;
  2846. }
  2847. static void happy_meal_sbus_exit(void)
  2848. {
  2849. platform_driver_unregister(&hme_sbus_driver);
  2850. quattro_sbus_free_irqs();
  2851. while (qfe_sbus_list) {
  2852. struct quattro *qfe = qfe_sbus_list;
  2853. struct quattro *next = qfe->next;
  2854. kfree(qfe);
  2855. qfe_sbus_list = next;
  2856. }
  2857. }
  2858. #endif
  2859. static int __init happy_meal_probe(void)
  2860. {
  2861. int err = 0;
  2862. #ifdef CONFIG_SBUS
  2863. err = happy_meal_sbus_init();
  2864. #endif
  2865. #ifdef CONFIG_PCI
  2866. if (!err) {
  2867. err = happy_meal_pci_init();
  2868. #ifdef CONFIG_SBUS
  2869. if (err)
  2870. happy_meal_sbus_exit();
  2871. #endif
  2872. }
  2873. #endif
  2874. return err;
  2875. }
  2876. static void __exit happy_meal_exit(void)
  2877. {
  2878. #ifdef CONFIG_SBUS
  2879. happy_meal_sbus_exit();
  2880. #endif
  2881. #ifdef CONFIG_PCI
  2882. happy_meal_pci_exit();
  2883. #endif
  2884. }
  2885. module_init(happy_meal_probe);
  2886. module_exit(happy_meal_exit);