e1000_phy.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #ifndef _E1000_PHY_H_
  24. #define _E1000_PHY_H_
  25. enum e1000_ms_type {
  26. e1000_ms_hw_default = 0,
  27. e1000_ms_force_master,
  28. e1000_ms_force_slave,
  29. e1000_ms_auto
  30. };
  31. enum e1000_smart_speed {
  32. e1000_smart_speed_default = 0,
  33. e1000_smart_speed_on,
  34. e1000_smart_speed_off
  35. };
  36. s32 igb_check_downshift(struct e1000_hw *hw);
  37. s32 igb_check_reset_block(struct e1000_hw *hw);
  38. s32 igb_copper_link_setup_igp(struct e1000_hw *hw);
  39. s32 igb_copper_link_setup_m88(struct e1000_hw *hw);
  40. s32 igb_copper_link_setup_m88_gen2(struct e1000_hw *hw);
  41. s32 igb_phy_force_speed_duplex_igp(struct e1000_hw *hw);
  42. s32 igb_phy_force_speed_duplex_m88(struct e1000_hw *hw);
  43. s32 igb_get_cable_length_m88(struct e1000_hw *hw);
  44. s32 igb_get_cable_length_m88_gen2(struct e1000_hw *hw);
  45. s32 igb_get_cable_length_igp_2(struct e1000_hw *hw);
  46. s32 igb_get_phy_id(struct e1000_hw *hw);
  47. s32 igb_get_phy_info_igp(struct e1000_hw *hw);
  48. s32 igb_get_phy_info_m88(struct e1000_hw *hw);
  49. s32 igb_phy_sw_reset(struct e1000_hw *hw);
  50. s32 igb_phy_hw_reset(struct e1000_hw *hw);
  51. s32 igb_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data);
  52. s32 igb_set_d3_lplu_state(struct e1000_hw *hw, bool active);
  53. s32 igb_setup_copper_link(struct e1000_hw *hw);
  54. s32 igb_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data);
  55. s32 igb_phy_has_link(struct e1000_hw *hw, u32 iterations,
  56. u32 usec_interval, bool *success);
  57. void igb_power_up_phy_copper(struct e1000_hw *hw);
  58. void igb_power_down_phy_copper(struct e1000_hw *hw);
  59. s32 igb_phy_init_script_igp3(struct e1000_hw *hw);
  60. s32 igb_initialize_M88E1512_phy(struct e1000_hw *hw);
  61. s32 igb_initialize_M88E1543_phy(struct e1000_hw *hw);
  62. s32 igb_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data);
  63. s32 igb_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data);
  64. s32 igb_read_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 *data);
  65. s32 igb_write_phy_reg_i2c(struct e1000_hw *hw, u32 offset, u16 data);
  66. s32 igb_read_sfp_data_byte(struct e1000_hw *hw, u16 offset, u8 *data);
  67. s32 igb_copper_link_setup_82580(struct e1000_hw *hw);
  68. s32 igb_get_phy_info_82580(struct e1000_hw *hw);
  69. s32 igb_phy_force_speed_duplex_82580(struct e1000_hw *hw);
  70. s32 igb_get_cable_length_82580(struct e1000_hw *hw);
  71. s32 igb_read_phy_reg_82580(struct e1000_hw *hw, u32 offset, u16 *data);
  72. s32 igb_write_phy_reg_82580(struct e1000_hw *hw, u32 offset, u16 data);
  73. s32 igb_check_polarity_m88(struct e1000_hw *hw);
  74. /* IGP01E1000 Specific Registers */
  75. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
  76. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
  77. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
  78. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
  79. #define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
  80. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
  81. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  82. #define IGP01E1000_PHY_POLARITY_MASK 0x0078
  83. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  84. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
  85. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  86. #define I82580_ADDR_REG 16
  87. #define I82580_CFG_REG 22
  88. #define I82580_CFG_ASSERT_CRS_ON_TX BIT(15)
  89. #define I82580_CFG_ENABLE_DOWNSHIFT (3u << 10) /* auto downshift 100/10 */
  90. #define I82580_CTRL_REG 23
  91. #define I82580_CTRL_DOWNSHIFT_MASK (7u << 10)
  92. /* 82580 specific PHY registers */
  93. #define I82580_PHY_CTRL_2 18
  94. #define I82580_PHY_LBK_CTRL 19
  95. #define I82580_PHY_STATUS_2 26
  96. #define I82580_PHY_DIAG_STATUS 31
  97. /* I82580 PHY Status 2 */
  98. #define I82580_PHY_STATUS2_REV_POLARITY 0x0400
  99. #define I82580_PHY_STATUS2_MDIX 0x0800
  100. #define I82580_PHY_STATUS2_SPEED_MASK 0x0300
  101. #define I82580_PHY_STATUS2_SPEED_1000MBPS 0x0200
  102. #define I82580_PHY_STATUS2_SPEED_100MBPS 0x0100
  103. /* I82580 PHY Control 2 */
  104. #define I82580_PHY_CTRL2_MANUAL_MDIX 0x0200
  105. #define I82580_PHY_CTRL2_AUTO_MDI_MDIX 0x0400
  106. #define I82580_PHY_CTRL2_MDIX_CFG_MASK 0x0600
  107. /* I82580 PHY Diagnostics Status */
  108. #define I82580_DSTATUS_CABLE_LENGTH 0x03FC
  109. #define I82580_DSTATUS_CABLE_LENGTH_SHIFT 2
  110. /* 82580 PHY Power Management */
  111. #define E1000_82580_PHY_POWER_MGMT 0xE14
  112. #define E1000_82580_PM_SPD 0x0001 /* Smart Power Down */
  113. #define E1000_82580_PM_D0_LPLU 0x0002 /* For D0a states */
  114. #define E1000_82580_PM_D3_LPLU 0x0004 /* For all other states */
  115. #define E1000_82580_PM_GO_LINKD 0x0020 /* Go Link Disconnect */
  116. /* Enable flexible speed on link-up */
  117. #define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
  118. #define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
  119. #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
  120. #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
  121. #define IGP01E1000_PSSR_MDIX 0x0800
  122. #define IGP01E1000_PSSR_SPEED_MASK 0xC000
  123. #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
  124. #define IGP02E1000_PHY_CHANNEL_NUM 4
  125. #define IGP02E1000_PHY_AGC_A 0x11B1
  126. #define IGP02E1000_PHY_AGC_B 0x12B1
  127. #define IGP02E1000_PHY_AGC_C 0x14B1
  128. #define IGP02E1000_PHY_AGC_D 0x18B1
  129. #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */
  130. #define IGP02E1000_AGC_LENGTH_MASK 0x7F
  131. #define IGP02E1000_AGC_RANGE 15
  132. #define E1000_CABLE_LENGTH_UNDEFINED 0xFF
  133. /* SFP modules ID memory locations */
  134. #define E1000_SFF_IDENTIFIER_OFFSET 0x00
  135. #define E1000_SFF_IDENTIFIER_SFF 0x02
  136. #define E1000_SFF_IDENTIFIER_SFP 0x03
  137. #define E1000_SFF_ETH_FLAGS_OFFSET 0x06
  138. /* Flags for SFP modules compatible with ETH up to 1Gb */
  139. struct e1000_sfp_flags {
  140. u8 e1000_base_sx:1;
  141. u8 e1000_base_lx:1;
  142. u8 e1000_base_cx:1;
  143. u8 e1000_base_t:1;
  144. u8 e100_base_lx:1;
  145. u8 e100_base_fx:1;
  146. u8 e10_base_bx10:1;
  147. u8 e10_base_px:1;
  148. };
  149. #endif