i40e_ptp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e.h"
  27. #include <linux/ptp_classify.h>
  28. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  29. * the fundamental clock design. However, the clock operations are much simpler
  30. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  31. * Because the field is so wide, we can forgo the cycle counter and just
  32. * operate with the nanosecond field directly without fear of overflow.
  33. *
  34. * Much like the 82599, the update period is dependent upon the link speed:
  35. * At 40Gb link or no link, the period is 1.6ns.
  36. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  37. * At 1Gb link, the period is multiplied by 20. (32ns)
  38. * 1588 functionality is not supported at 100Mbps.
  39. */
  40. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  41. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  42. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  43. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  44. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \
  45. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  46. /**
  47. * i40e_ptp_read - Read the PHC time from the device
  48. * @pf: Board private structure
  49. * @ts: timespec structure to hold the current time value
  50. *
  51. * This function reads the PRTTSYN_TIME registers and stores them in a
  52. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  53. * convert the result to a timespec before we can return.
  54. **/
  55. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
  56. {
  57. struct i40e_hw *hw = &pf->hw;
  58. u32 hi, lo;
  59. u64 ns;
  60. /* The timer latches on the lowest register read. */
  61. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  62. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  63. ns = (((u64)hi) << 32) | lo;
  64. *ts = ns_to_timespec64(ns);
  65. }
  66. /**
  67. * i40e_ptp_write - Write the PHC time to the device
  68. * @pf: Board private structure
  69. * @ts: timespec structure that holds the new time value
  70. *
  71. * This function writes the PRTTSYN_TIME registers with the user value. Since
  72. * we receive a timespec from the stack, we must convert that timespec into
  73. * nanoseconds before programming the registers.
  74. **/
  75. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
  76. {
  77. struct i40e_hw *hw = &pf->hw;
  78. u64 ns = timespec64_to_ns(ts);
  79. /* The timer will not update until the high register is written, so
  80. * write the low register first.
  81. */
  82. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  83. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  84. }
  85. /**
  86. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  87. * @hwtstamps: Timestamp structure to update
  88. * @timestamp: Timestamp from the hardware
  89. *
  90. * We need to convert the NIC clock value into a hwtstamp which can be used by
  91. * the upper level timestamping functions. Since the timestamp is simply a 64-
  92. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  93. **/
  94. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  95. u64 timestamp)
  96. {
  97. memset(hwtstamps, 0, sizeof(*hwtstamps));
  98. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  99. }
  100. /**
  101. * i40e_ptp_adjfreq - Adjust the PHC frequency
  102. * @ptp: The PTP clock structure
  103. * @ppb: Parts per billion adjustment from the base
  104. *
  105. * Adjust the frequency of the PHC by the indicated parts per billion from the
  106. * base frequency.
  107. **/
  108. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  109. {
  110. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  111. struct i40e_hw *hw = &pf->hw;
  112. u64 adj, freq, diff;
  113. int neg_adj = 0;
  114. if (ppb < 0) {
  115. neg_adj = 1;
  116. ppb = -ppb;
  117. }
  118. smp_mb(); /* Force any pending update before accessing. */
  119. adj = ACCESS_ONCE(pf->ptp_base_adj);
  120. freq = adj;
  121. freq *= ppb;
  122. diff = div_u64(freq, 1000000000ULL);
  123. if (neg_adj)
  124. adj -= diff;
  125. else
  126. adj += diff;
  127. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  128. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  129. return 0;
  130. }
  131. /**
  132. * i40e_ptp_adjtime - Adjust the PHC time
  133. * @ptp: The PTP clock structure
  134. * @delta: Offset in nanoseconds to adjust the PHC time by
  135. *
  136. * Adjust the frequency of the PHC by the indicated parts per billion from the
  137. * base frequency.
  138. **/
  139. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  140. {
  141. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  142. struct timespec64 now, then;
  143. unsigned long flags;
  144. then = ns_to_timespec64(delta);
  145. spin_lock_irqsave(&pf->tmreg_lock, flags);
  146. i40e_ptp_read(pf, &now);
  147. now = timespec64_add(now, then);
  148. i40e_ptp_write(pf, (const struct timespec64 *)&now);
  149. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  150. return 0;
  151. }
  152. /**
  153. * i40e_ptp_gettime - Get the time of the PHC
  154. * @ptp: The PTP clock structure
  155. * @ts: timespec structure to hold the current time value
  156. *
  157. * Read the device clock and return the correct value on ns, after converting it
  158. * into a timespec struct.
  159. **/
  160. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  161. {
  162. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  163. unsigned long flags;
  164. spin_lock_irqsave(&pf->tmreg_lock, flags);
  165. i40e_ptp_read(pf, ts);
  166. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  167. return 0;
  168. }
  169. /**
  170. * i40e_ptp_settime - Set the time of the PHC
  171. * @ptp: The PTP clock structure
  172. * @ts: timespec structure that holds the new time value
  173. *
  174. * Set the device clock to the user input value. The conversion from timespec
  175. * to ns happens in the write function.
  176. **/
  177. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  178. const struct timespec64 *ts)
  179. {
  180. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  181. unsigned long flags;
  182. spin_lock_irqsave(&pf->tmreg_lock, flags);
  183. i40e_ptp_write(pf, ts);
  184. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  185. return 0;
  186. }
  187. /**
  188. * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
  189. * @ptp: The PTP clock structure
  190. * @rq: The requested feature to change
  191. * @on: Enable/disable flag
  192. *
  193. * The XL710 does not support any of the ancillary features of the PHC
  194. * subsystem, so this function may just return.
  195. **/
  196. static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
  197. struct ptp_clock_request *rq, int on)
  198. {
  199. return -EOPNOTSUPP;
  200. }
  201. /**
  202. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  203. * @vsi: The VSI with the rings relevant to 1588
  204. *
  205. * This watchdog task is scheduled to detect error case where hardware has
  206. * dropped an Rx packet that was timestamped when the ring is full. The
  207. * particular error is rare but leaves the device in a state unable to timestamp
  208. * any future packets.
  209. **/
  210. void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
  211. {
  212. struct i40e_pf *pf = vsi->back;
  213. struct i40e_hw *hw = &pf->hw;
  214. struct i40e_ring *rx_ring;
  215. unsigned long rx_event;
  216. u32 prttsyn_stat;
  217. int n;
  218. /* Since we cannot turn off the Rx timestamp logic if the device is
  219. * configured for Tx timestamping, we check if Rx timestamping is
  220. * configured. We don't want to spuriously warn about Rx timestamp
  221. * hangs if we don't care about the timestamps.
  222. */
  223. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  224. return;
  225. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  226. /* Unless all four receive timestamp registers are latched, we are not
  227. * concerned about a possible PTP Rx hang, so just update the timeout
  228. * counter and exit.
  229. */
  230. if (!(prttsyn_stat & ((I40E_PRTTSYN_STAT_1_RXT0_MASK <<
  231. I40E_PRTTSYN_STAT_1_RXT0_SHIFT) |
  232. (I40E_PRTTSYN_STAT_1_RXT1_MASK <<
  233. I40E_PRTTSYN_STAT_1_RXT1_SHIFT) |
  234. (I40E_PRTTSYN_STAT_1_RXT2_MASK <<
  235. I40E_PRTTSYN_STAT_1_RXT2_SHIFT) |
  236. (I40E_PRTTSYN_STAT_1_RXT3_MASK <<
  237. I40E_PRTTSYN_STAT_1_RXT3_SHIFT)))) {
  238. pf->last_rx_ptp_check = jiffies;
  239. return;
  240. }
  241. /* Determine the most recent watchdog or rx_timestamp event. */
  242. rx_event = pf->last_rx_ptp_check;
  243. for (n = 0; n < vsi->num_queue_pairs; n++) {
  244. rx_ring = vsi->rx_rings[n];
  245. if (time_after(rx_ring->last_rx_timestamp, rx_event))
  246. rx_event = rx_ring->last_rx_timestamp;
  247. }
  248. /* Only need to read the high RXSTMP register to clear the lock */
  249. if (time_is_before_jiffies(rx_event + 5 * HZ)) {
  250. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  251. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  252. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  253. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  254. pf->last_rx_ptp_check = jiffies;
  255. pf->rx_hwtstamp_cleared++;
  256. WARN_ONCE(1, "Detected Rx timestamp register hang\n");
  257. }
  258. }
  259. /**
  260. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  261. * @pf: Board private structure
  262. *
  263. * Read the value of the Tx timestamp from the registers, convert it into a
  264. * value consumable by the stack, and store that result into the shhwtstamps
  265. * struct before returning it up the stack.
  266. **/
  267. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  268. {
  269. struct skb_shared_hwtstamps shhwtstamps;
  270. struct i40e_hw *hw = &pf->hw;
  271. u32 hi, lo;
  272. u64 ns;
  273. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  274. return;
  275. /* don't attempt to timestamp if we don't have an skb */
  276. if (!pf->ptp_tx_skb)
  277. return;
  278. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  279. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  280. ns = (((u64)hi) << 32) | lo;
  281. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  282. skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps);
  283. dev_kfree_skb_any(pf->ptp_tx_skb);
  284. pf->ptp_tx_skb = NULL;
  285. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
  286. }
  287. /**
  288. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  289. * @pf: Board private structure
  290. * @skb: Particular skb to send timestamp with
  291. * @index: Index into the receive timestamp registers for the timestamp
  292. *
  293. * The XL710 receives a notification in the receive descriptor with an offset
  294. * into the set of RXTIME registers where the timestamp is for that skb. This
  295. * function goes and fetches the receive timestamp from that offset, if a valid
  296. * one exists. The RXTIME registers are in ns, so we must convert the result
  297. * first.
  298. **/
  299. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  300. {
  301. u32 prttsyn_stat, hi, lo;
  302. struct i40e_hw *hw;
  303. u64 ns;
  304. /* Since we cannot turn off the Rx timestamp logic if the device is
  305. * doing Tx timestamping, check if Rx timestamping is configured.
  306. */
  307. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  308. return;
  309. hw = &pf->hw;
  310. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  311. if (!(prttsyn_stat & BIT(index)))
  312. return;
  313. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  314. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  315. ns = (((u64)hi) << 32) | lo;
  316. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  317. }
  318. /**
  319. * i40e_ptp_set_increment - Utility function to update clock increment rate
  320. * @pf: Board private structure
  321. *
  322. * During a link change, the DMA frequency that drives the 1588 logic will
  323. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  324. * we must update the increment value per clock tick.
  325. **/
  326. void i40e_ptp_set_increment(struct i40e_pf *pf)
  327. {
  328. struct i40e_link_status *hw_link_info;
  329. struct i40e_hw *hw = &pf->hw;
  330. u64 incval;
  331. hw_link_info = &hw->phy.link_info;
  332. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  333. switch (hw_link_info->link_speed) {
  334. case I40E_LINK_SPEED_10GB:
  335. incval = I40E_PTP_10GB_INCVAL;
  336. break;
  337. case I40E_LINK_SPEED_1GB:
  338. incval = I40E_PTP_1GB_INCVAL;
  339. break;
  340. case I40E_LINK_SPEED_100MB:
  341. {
  342. static int warn_once;
  343. if (!warn_once) {
  344. dev_warn(&pf->pdev->dev,
  345. "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
  346. warn_once++;
  347. }
  348. incval = 0;
  349. break;
  350. }
  351. case I40E_LINK_SPEED_40GB:
  352. default:
  353. incval = I40E_PTP_40GB_INCVAL;
  354. break;
  355. }
  356. /* Write the new increment value into the increment register. The
  357. * hardware will not update the clock until both registers have been
  358. * written.
  359. */
  360. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  361. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  362. /* Update the base adjustement value. */
  363. ACCESS_ONCE(pf->ptp_base_adj) = incval;
  364. smp_mb(); /* Force the above update. */
  365. }
  366. /**
  367. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  368. * @pf: Board private structure
  369. * @ifreq: ioctl data
  370. *
  371. * Obtain the current hardware timestamping settigs as requested. To do this,
  372. * keep a shadow copy of the timestamp settings rather than attempting to
  373. * deconstruct it from the registers.
  374. **/
  375. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  376. {
  377. struct hwtstamp_config *config = &pf->tstamp_config;
  378. if (!(pf->flags & I40E_FLAG_PTP))
  379. return -EOPNOTSUPP;
  380. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  381. -EFAULT : 0;
  382. }
  383. /**
  384. * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
  385. * @pf: Board private structure
  386. * @config: hwtstamp settings requested or saved
  387. *
  388. * Control hardware registers to enter the specific mode requested by the
  389. * user. Also used during reset path to ensure that timestamp settings are
  390. * maintained.
  391. *
  392. * Note: modifies config in place, and may update the requested mode to be
  393. * more broad if the specific filter is not directly supported.
  394. **/
  395. static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
  396. struct hwtstamp_config *config)
  397. {
  398. struct i40e_hw *hw = &pf->hw;
  399. u32 tsyntype, regval;
  400. /* Reserved for future extensions. */
  401. if (config->flags)
  402. return -EINVAL;
  403. switch (config->tx_type) {
  404. case HWTSTAMP_TX_OFF:
  405. pf->ptp_tx = false;
  406. break;
  407. case HWTSTAMP_TX_ON:
  408. pf->ptp_tx = true;
  409. break;
  410. default:
  411. return -ERANGE;
  412. }
  413. switch (config->rx_filter) {
  414. case HWTSTAMP_FILTER_NONE:
  415. pf->ptp_rx = false;
  416. /* We set the type to V1, but do not enable UDP packet
  417. * recognition. In this way, we should be as close to
  418. * disabling PTP Rx timestamps as possible since V1 packets
  419. * are always UDP, since L2 packets are a V2 feature.
  420. */
  421. tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
  422. break;
  423. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  424. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  425. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  426. pf->ptp_rx = true;
  427. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  428. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  429. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  430. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  431. break;
  432. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  433. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  434. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  435. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  436. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  437. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  438. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  439. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  440. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  441. pf->ptp_rx = true;
  442. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  443. I40E_PRTTSYN_CTL1_TSYNTYPE_V2 |
  444. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  445. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  446. break;
  447. case HWTSTAMP_FILTER_ALL:
  448. default:
  449. return -ERANGE;
  450. }
  451. /* Clear out all 1588-related registers to clear and unlatch them. */
  452. rd32(hw, I40E_PRTTSYN_STAT_0);
  453. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  454. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  455. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  456. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  457. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  458. /* Enable/disable the Tx timestamp interrupt based on user input. */
  459. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  460. if (pf->ptp_tx)
  461. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  462. else
  463. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  464. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  465. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  466. if (pf->ptp_tx)
  467. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  468. else
  469. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  470. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  471. /* Although there is no simple on/off switch for Rx, we "disable" Rx
  472. * timestamps by setting to V1 only mode and clear the UDP
  473. * recognition. This ought to disable all PTP Rx timestamps as V1
  474. * packets are always over UDP. Note that software is configured to
  475. * ignore Rx timestamps via the pf->ptp_rx flag.
  476. */
  477. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  478. /* clear everything but the enable bit */
  479. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  480. /* now enable bits for desired Rx timestamps */
  481. regval |= tsyntype;
  482. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  483. return 0;
  484. }
  485. /**
  486. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  487. * @pf: Board private structure
  488. * @ifreq: ioctl data
  489. *
  490. * Respond to the user filter requests and make the appropriate hardware
  491. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  492. * logic, so keep track in software of whether to indicate these timestamps
  493. * or not.
  494. *
  495. * It is permissible to "upgrade" the user request to a broader filter, as long
  496. * as the user receives the timestamps they care about and the user is notified
  497. * the filter has been broadened.
  498. **/
  499. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  500. {
  501. struct hwtstamp_config config;
  502. int err;
  503. if (!(pf->flags & I40E_FLAG_PTP))
  504. return -EOPNOTSUPP;
  505. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  506. return -EFAULT;
  507. err = i40e_ptp_set_timestamp_mode(pf, &config);
  508. if (err)
  509. return err;
  510. /* save these settings for future reference */
  511. pf->tstamp_config = config;
  512. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  513. -EFAULT : 0;
  514. }
  515. /**
  516. * i40e_ptp_create_clock - Create PTP clock device for userspace
  517. * @pf: Board private structure
  518. *
  519. * This function creates a new PTP clock device. It only creates one if we
  520. * don't already have one, so it is safe to call. Will return error if it
  521. * can't create one, but success if we already have a device. Should be used
  522. * by i40e_ptp_init to create clock initially, and prevent global resets from
  523. * creating new clock devices.
  524. **/
  525. static long i40e_ptp_create_clock(struct i40e_pf *pf)
  526. {
  527. /* no need to create a clock device if we already have one */
  528. if (!IS_ERR_OR_NULL(pf->ptp_clock))
  529. return 0;
  530. strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
  531. pf->ptp_caps.owner = THIS_MODULE;
  532. pf->ptp_caps.max_adj = 999999999;
  533. pf->ptp_caps.n_ext_ts = 0;
  534. pf->ptp_caps.pps = 0;
  535. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  536. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  537. pf->ptp_caps.gettime64 = i40e_ptp_gettime;
  538. pf->ptp_caps.settime64 = i40e_ptp_settime;
  539. pf->ptp_caps.enable = i40e_ptp_feature_enable;
  540. /* Attempt to register the clock before enabling the hardware. */
  541. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  542. if (IS_ERR(pf->ptp_clock))
  543. return PTR_ERR(pf->ptp_clock);
  544. /* clear the hwtstamp settings here during clock create, instead of
  545. * during regular init, so that we can maintain settings across a
  546. * reset or suspend.
  547. */
  548. pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
  549. pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
  550. return 0;
  551. }
  552. /**
  553. * i40e_ptp_init - Initialize the 1588 support after device probe or reset
  554. * @pf: Board private structure
  555. *
  556. * This function sets device up for 1588 support. The first time it is run, it
  557. * will create a PHC clock device. It does not create a clock device if one
  558. * already exists. It also reconfigures the device after a reset.
  559. **/
  560. void i40e_ptp_init(struct i40e_pf *pf)
  561. {
  562. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  563. struct i40e_hw *hw = &pf->hw;
  564. u32 pf_id;
  565. long err;
  566. /* Only one PF is assigned to control 1588 logic per port. Do not
  567. * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
  568. */
  569. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  570. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  571. if (hw->pf_id != pf_id) {
  572. pf->flags &= ~I40E_FLAG_PTP;
  573. dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
  574. __func__,
  575. netdev->name);
  576. return;
  577. }
  578. /* we have to initialize the lock first, since we can't control
  579. * when the user will enter the PHC device entry points
  580. */
  581. spin_lock_init(&pf->tmreg_lock);
  582. /* ensure we have a clock device */
  583. err = i40e_ptp_create_clock(pf);
  584. if (err) {
  585. pf->ptp_clock = NULL;
  586. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  587. __func__);
  588. } else if (pf->ptp_clock) {
  589. struct timespec64 ts;
  590. u32 regval;
  591. if (pf->hw.debug_mask & I40E_DEBUG_LAN)
  592. dev_info(&pf->pdev->dev, "PHC enabled\n");
  593. pf->flags |= I40E_FLAG_PTP;
  594. /* Ensure the clocks are running. */
  595. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  596. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  597. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  598. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  599. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  600. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  601. /* Set the increment value per clock tick. */
  602. i40e_ptp_set_increment(pf);
  603. /* reset timestamping mode */
  604. i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
  605. /* Set the clock value. */
  606. ts = ktime_to_timespec64(ktime_get_real());
  607. i40e_ptp_settime(&pf->ptp_caps, &ts);
  608. }
  609. }
  610. /**
  611. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  612. * @pf: Board private structure
  613. *
  614. * This function handles the cleanup work required from the initialization by
  615. * clearing out the important information and unregistering the PHC.
  616. **/
  617. void i40e_ptp_stop(struct i40e_pf *pf)
  618. {
  619. pf->flags &= ~I40E_FLAG_PTP;
  620. pf->ptp_tx = false;
  621. pf->ptp_rx = false;
  622. if (pf->ptp_tx_skb) {
  623. dev_kfree_skb_any(pf->ptp_tx_skb);
  624. pf->ptp_tx_skb = NULL;
  625. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
  626. }
  627. if (pf->ptp_clock) {
  628. ptp_clock_unregister(pf->ptp_clock);
  629. pf->ptp_clock = NULL;
  630. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  631. pf->vsi[pf->lan_vsi]->netdev->name);
  632. }
  633. }