hns_dsaf_rcb.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #include <linux/cdev.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <asm/cacheflush.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/spinlock.h>
  22. #include "hns_dsaf_main.h"
  23. #include "hns_dsaf_ppe.h"
  24. #include "hns_dsaf_rcb.h"
  25. #define RCB_COMMON_REG_OFFSET 0x80000
  26. #define TX_RING 0
  27. #define RX_RING 1
  28. #define RCB_RESET_WAIT_TIMES 30
  29. #define RCB_RESET_TRY_TIMES 10
  30. /**
  31. *hns_rcb_wait_fbd_clean - clean fbd
  32. *@qs: ring struct pointer array
  33. *@qnum: num of array
  34. *@flag: tx or rx flag
  35. */
  36. void hns_rcb_wait_fbd_clean(struct hnae_queue **qs, int q_num, u32 flag)
  37. {
  38. int i, wait_cnt;
  39. u32 fbd_num;
  40. for (wait_cnt = i = 0; i < q_num; wait_cnt++) {
  41. usleep_range(200, 300);
  42. fbd_num = 0;
  43. if (flag & RCB_INT_FLAG_TX)
  44. fbd_num += dsaf_read_dev(qs[i],
  45. RCB_RING_TX_RING_FBDNUM_REG);
  46. if (flag & RCB_INT_FLAG_RX)
  47. fbd_num += dsaf_read_dev(qs[i],
  48. RCB_RING_RX_RING_FBDNUM_REG);
  49. if (!fbd_num)
  50. i++;
  51. if (wait_cnt >= 10000)
  52. break;
  53. }
  54. if (i < q_num)
  55. dev_err(qs[i]->handle->owner_dev,
  56. "queue(%d) wait fbd(%d) clean fail!!\n", i, fbd_num);
  57. }
  58. /**
  59. *hns_rcb_reset_ring_hw - ring reset
  60. *@q: ring struct pointer
  61. */
  62. void hns_rcb_reset_ring_hw(struct hnae_queue *q)
  63. {
  64. u32 wait_cnt;
  65. u32 try_cnt = 0;
  66. u32 could_ret;
  67. u32 tx_fbd_num;
  68. while (try_cnt++ < RCB_RESET_TRY_TIMES) {
  69. usleep_range(100, 200);
  70. tx_fbd_num = dsaf_read_dev(q, RCB_RING_TX_RING_FBDNUM_REG);
  71. if (tx_fbd_num)
  72. continue;
  73. dsaf_write_dev(q, RCB_RING_PREFETCH_EN_REG, 0);
  74. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 1);
  75. msleep(20);
  76. could_ret = dsaf_read_dev(q, RCB_RING_COULD_BE_RST);
  77. wait_cnt = 0;
  78. while (!could_ret && (wait_cnt < RCB_RESET_WAIT_TIMES)) {
  79. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 0);
  80. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 1);
  81. msleep(20);
  82. could_ret = dsaf_read_dev(q, RCB_RING_COULD_BE_RST);
  83. wait_cnt++;
  84. }
  85. dsaf_write_dev(q, RCB_RING_T0_BE_RST, 0);
  86. if (could_ret)
  87. break;
  88. }
  89. if (try_cnt >= RCB_RESET_TRY_TIMES)
  90. dev_err(q->dev->dev, "port%d reset ring fail\n",
  91. hns_ae_get_vf_cb(q->handle)->port_index);
  92. }
  93. /**
  94. *hns_rcb_int_ctrl_hw - rcb irq enable control
  95. *@q: hnae queue struct pointer
  96. *@flag:ring flag tx or rx
  97. *@mask:mask
  98. */
  99. void hns_rcb_int_ctrl_hw(struct hnae_queue *q, u32 flag, u32 mask)
  100. {
  101. u32 int_mask_en = !!mask;
  102. if (flag & RCB_INT_FLAG_TX) {
  103. dsaf_write_dev(q, RCB_RING_INTMSK_TXWL_REG, int_mask_en);
  104. dsaf_write_dev(q, RCB_RING_INTMSK_TX_OVERTIME_REG,
  105. int_mask_en);
  106. }
  107. if (flag & RCB_INT_FLAG_RX) {
  108. dsaf_write_dev(q, RCB_RING_INTMSK_RXWL_REG, int_mask_en);
  109. dsaf_write_dev(q, RCB_RING_INTMSK_RX_OVERTIME_REG,
  110. int_mask_en);
  111. }
  112. }
  113. void hns_rcb_int_clr_hw(struct hnae_queue *q, u32 flag)
  114. {
  115. if (flag & RCB_INT_FLAG_TX) {
  116. dsaf_write_dev(q, RCB_RING_INTSTS_TX_RING_REG, 1);
  117. dsaf_write_dev(q, RCB_RING_INTSTS_TX_OVERTIME_REG, 1);
  118. }
  119. if (flag & RCB_INT_FLAG_RX) {
  120. dsaf_write_dev(q, RCB_RING_INTSTS_RX_RING_REG, 1);
  121. dsaf_write_dev(q, RCB_RING_INTSTS_RX_OVERTIME_REG, 1);
  122. }
  123. }
  124. void hns_rcbv2_int_ctrl_hw(struct hnae_queue *q, u32 flag, u32 mask)
  125. {
  126. u32 int_mask_en = !!mask;
  127. if (flag & RCB_INT_FLAG_TX)
  128. dsaf_write_dev(q, RCB_RING_INTMSK_TXWL_REG, int_mask_en);
  129. if (flag & RCB_INT_FLAG_RX)
  130. dsaf_write_dev(q, RCB_RING_INTMSK_RXWL_REG, int_mask_en);
  131. }
  132. void hns_rcbv2_int_clr_hw(struct hnae_queue *q, u32 flag)
  133. {
  134. if (flag & RCB_INT_FLAG_TX)
  135. dsaf_write_dev(q, RCBV2_TX_RING_INT_STS_REG, 1);
  136. if (flag & RCB_INT_FLAG_RX)
  137. dsaf_write_dev(q, RCBV2_RX_RING_INT_STS_REG, 1);
  138. }
  139. /**
  140. *hns_rcb_ring_enable_hw - enable ring
  141. *@ring: rcb ring
  142. */
  143. void hns_rcb_ring_enable_hw(struct hnae_queue *q, u32 val)
  144. {
  145. dsaf_write_dev(q, RCB_RING_PREFETCH_EN_REG, !!val);
  146. }
  147. void hns_rcb_start(struct hnae_queue *q, u32 val)
  148. {
  149. hns_rcb_ring_enable_hw(q, val);
  150. }
  151. /**
  152. *hns_rcb_common_init_commit_hw - make rcb common init completed
  153. *@rcb_common: rcb common device
  154. */
  155. void hns_rcb_common_init_commit_hw(struct rcb_common_cb *rcb_common)
  156. {
  157. wmb(); /* Sync point before breakpoint */
  158. dsaf_write_dev(rcb_common, RCB_COM_CFG_SYS_FSH_REG, 1);
  159. wmb(); /* Sync point after breakpoint */
  160. }
  161. /**
  162. *hns_rcb_ring_init - init rcb ring
  163. *@ring_pair: ring pair control block
  164. *@ring_type: ring type, RX_RING or TX_RING
  165. */
  166. static void hns_rcb_ring_init(struct ring_pair_cb *ring_pair, int ring_type)
  167. {
  168. struct hnae_queue *q = &ring_pair->q;
  169. struct rcb_common_cb *rcb_common = ring_pair->rcb_common;
  170. u32 bd_size_type = rcb_common->dsaf_dev->buf_size_type;
  171. struct hnae_ring *ring =
  172. (ring_type == RX_RING) ? &q->rx_ring : &q->tx_ring;
  173. dma_addr_t dma = ring->desc_dma_addr;
  174. if (ring_type == RX_RING) {
  175. dsaf_write_dev(q, RCB_RING_RX_RING_BASEADDR_L_REG,
  176. (u32)dma);
  177. dsaf_write_dev(q, RCB_RING_RX_RING_BASEADDR_H_REG,
  178. (u32)((dma >> 31) >> 1));
  179. dsaf_write_dev(q, RCB_RING_RX_RING_BD_LEN_REG,
  180. bd_size_type);
  181. dsaf_write_dev(q, RCB_RING_RX_RING_BD_NUM_REG,
  182. ring_pair->port_id_in_comm);
  183. dsaf_write_dev(q, RCB_RING_RX_RING_PKTLINE_REG,
  184. ring_pair->port_id_in_comm);
  185. } else {
  186. dsaf_write_dev(q, RCB_RING_TX_RING_BASEADDR_L_REG,
  187. (u32)dma);
  188. dsaf_write_dev(q, RCB_RING_TX_RING_BASEADDR_H_REG,
  189. (u32)((dma >> 31) >> 1));
  190. dsaf_write_dev(q, RCB_RING_TX_RING_BD_LEN_REG,
  191. bd_size_type);
  192. dsaf_write_dev(q, RCB_RING_TX_RING_BD_NUM_REG,
  193. ring_pair->port_id_in_comm);
  194. dsaf_write_dev(q, RCB_RING_TX_RING_PKTLINE_REG,
  195. ring_pair->port_id_in_comm);
  196. }
  197. }
  198. /**
  199. *hns_rcb_init_hw - init rcb hardware
  200. *@ring: rcb ring
  201. */
  202. void hns_rcb_init_hw(struct ring_pair_cb *ring)
  203. {
  204. hns_rcb_ring_init(ring, RX_RING);
  205. hns_rcb_ring_init(ring, TX_RING);
  206. }
  207. /**
  208. *hns_rcb_set_port_desc_cnt - set rcb port description num
  209. *@rcb_common: rcb_common device
  210. *@port_idx:port index
  211. *@desc_cnt:BD num
  212. */
  213. static void hns_rcb_set_port_desc_cnt(struct rcb_common_cb *rcb_common,
  214. u32 port_idx, u32 desc_cnt)
  215. {
  216. dsaf_write_dev(rcb_common, RCB_CFG_BD_NUM_REG + port_idx * 4,
  217. desc_cnt);
  218. }
  219. static void hns_rcb_set_port_timeout(
  220. struct rcb_common_cb *rcb_common, u32 port_idx, u32 timeout)
  221. {
  222. if (AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver))
  223. dsaf_write_dev(rcb_common, RCB_CFG_OVERTIME_REG,
  224. timeout * HNS_RCB_CLK_FREQ_MHZ);
  225. else
  226. dsaf_write_dev(rcb_common,
  227. RCB_PORT_CFG_OVERTIME_REG + port_idx * 4,
  228. timeout);
  229. }
  230. static int hns_rcb_common_get_port_num(struct rcb_common_cb *rcb_common)
  231. {
  232. if (!HNS_DSAF_IS_DEBUG(rcb_common->dsaf_dev))
  233. return HNS_RCB_SERVICE_NW_ENGINE_NUM;
  234. else
  235. return HNS_RCB_DEBUG_NW_ENGINE_NUM;
  236. }
  237. /*clr rcb comm exception irq**/
  238. static void hns_rcb_comm_exc_irq_en(
  239. struct rcb_common_cb *rcb_common, int en)
  240. {
  241. u32 clr_vlue = 0xfffffffful;
  242. u32 msk_vlue = en ? 0 : 0xfffffffful;
  243. /* clr int*/
  244. dsaf_write_dev(rcb_common, RCB_COM_INTSTS_ECC_ERR_REG, clr_vlue);
  245. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_RING_STS, clr_vlue);
  246. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_BD_RINT_STS, clr_vlue);
  247. dsaf_write_dev(rcb_common, RCB_COM_RINT_TX_PKT_REG, clr_vlue);
  248. dsaf_write_dev(rcb_common, RCB_COM_AXI_ERR_STS, clr_vlue);
  249. /*en msk*/
  250. dsaf_write_dev(rcb_common, RCB_COM_INTMASK_ECC_ERR_REG, msk_vlue);
  251. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_INTMASK_RING, msk_vlue);
  252. /*for tx bd neednot cacheline, so msk sf_txring_fbd_intmask (bit 1)**/
  253. dsaf_write_dev(rcb_common, RCB_COM_SF_CFG_INTMASK_BD, msk_vlue | 2);
  254. dsaf_write_dev(rcb_common, RCB_COM_INTMSK_TX_PKT_REG, msk_vlue);
  255. dsaf_write_dev(rcb_common, RCB_COM_AXI_WR_ERR_INTMASK, msk_vlue);
  256. }
  257. /**
  258. *hns_rcb_common_init_hw - init rcb common hardware
  259. *@rcb_common: rcb_common device
  260. *retuen 0 - success , negative --fail
  261. */
  262. int hns_rcb_common_init_hw(struct rcb_common_cb *rcb_common)
  263. {
  264. u32 reg_val;
  265. int i;
  266. int port_num = hns_rcb_common_get_port_num(rcb_common);
  267. hns_rcb_comm_exc_irq_en(rcb_common, 0);
  268. reg_val = dsaf_read_dev(rcb_common, RCB_COM_CFG_INIT_FLAG_REG);
  269. if (0x1 != (reg_val & 0x1)) {
  270. dev_err(rcb_common->dsaf_dev->dev,
  271. "RCB_COM_CFG_INIT_FLAG_REG reg = 0x%x\n", reg_val);
  272. return -EBUSY;
  273. }
  274. for (i = 0; i < port_num; i++) {
  275. hns_rcb_set_port_desc_cnt(rcb_common, i, rcb_common->desc_num);
  276. (void)hns_rcb_set_coalesced_frames(
  277. rcb_common, i, HNS_RCB_DEF_COALESCED_FRAMES);
  278. hns_rcb_set_port_timeout(
  279. rcb_common, i, HNS_RCB_DEF_COALESCED_USECS);
  280. }
  281. dsaf_write_dev(rcb_common, RCB_COM_CFG_ENDIAN_REG,
  282. HNS_RCB_COMMON_ENDIAN);
  283. if (AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver)) {
  284. dsaf_write_dev(rcb_common, RCB_COM_CFG_FNA_REG, 0x0);
  285. dsaf_write_dev(rcb_common, RCB_COM_CFG_FA_REG, 0x1);
  286. } else {
  287. dsaf_set_dev_bit(rcb_common, RCBV2_COM_CFG_USER_REG,
  288. RCB_COM_CFG_FNA_B, false);
  289. dsaf_set_dev_bit(rcb_common, RCBV2_COM_CFG_USER_REG,
  290. RCB_COM_CFG_FA_B, true);
  291. dsaf_set_dev_bit(rcb_common, RCBV2_COM_CFG_TSO_MODE_REG,
  292. RCB_COM_TSO_MODE_B, HNS_TSO_MODE_8BD_32K);
  293. }
  294. return 0;
  295. }
  296. int hns_rcb_buf_size2type(u32 buf_size)
  297. {
  298. int bd_size_type;
  299. switch (buf_size) {
  300. case 512:
  301. bd_size_type = HNS_BD_SIZE_512_TYPE;
  302. break;
  303. case 1024:
  304. bd_size_type = HNS_BD_SIZE_1024_TYPE;
  305. break;
  306. case 2048:
  307. bd_size_type = HNS_BD_SIZE_2048_TYPE;
  308. break;
  309. case 4096:
  310. bd_size_type = HNS_BD_SIZE_4096_TYPE;
  311. break;
  312. default:
  313. bd_size_type = -EINVAL;
  314. }
  315. return bd_size_type;
  316. }
  317. static void hns_rcb_ring_get_cfg(struct hnae_queue *q, int ring_type)
  318. {
  319. struct hnae_ring *ring;
  320. struct rcb_common_cb *rcb_common;
  321. struct ring_pair_cb *ring_pair_cb;
  322. u32 buf_size;
  323. u16 desc_num, mdnum_ppkt;
  324. bool irq_idx, is_ver1;
  325. ring_pair_cb = container_of(q, struct ring_pair_cb, q);
  326. is_ver1 = AE_IS_VER1(ring_pair_cb->rcb_common->dsaf_dev->dsaf_ver);
  327. if (ring_type == RX_RING) {
  328. ring = &q->rx_ring;
  329. ring->io_base = ring_pair_cb->q.io_base;
  330. irq_idx = HNS_RCB_IRQ_IDX_RX;
  331. mdnum_ppkt = HNS_RCB_RING_MAX_BD_PER_PKT;
  332. } else {
  333. ring = &q->tx_ring;
  334. ring->io_base = (u8 __iomem *)ring_pair_cb->q.io_base +
  335. HNS_RCB_TX_REG_OFFSET;
  336. irq_idx = HNS_RCB_IRQ_IDX_TX;
  337. mdnum_ppkt = is_ver1 ? HNS_RCB_RING_MAX_TXBD_PER_PKT :
  338. HNS_RCBV2_RING_MAX_TXBD_PER_PKT;
  339. }
  340. rcb_common = ring_pair_cb->rcb_common;
  341. buf_size = rcb_common->dsaf_dev->buf_size;
  342. desc_num = rcb_common->dsaf_dev->desc_num;
  343. ring->desc = NULL;
  344. ring->desc_cb = NULL;
  345. ring->irq = ring_pair_cb->virq[irq_idx];
  346. ring->desc_dma_addr = 0;
  347. ring->buf_size = buf_size;
  348. ring->desc_num = desc_num;
  349. ring->max_desc_num_per_pkt = mdnum_ppkt;
  350. ring->max_raw_data_sz_per_desc = HNS_RCB_MAX_PKT_SIZE;
  351. ring->max_pkt_size = HNS_RCB_MAX_PKT_SIZE;
  352. ring->next_to_use = 0;
  353. ring->next_to_clean = 0;
  354. }
  355. static void hns_rcb_ring_pair_get_cfg(struct ring_pair_cb *ring_pair_cb)
  356. {
  357. ring_pair_cb->q.handle = NULL;
  358. hns_rcb_ring_get_cfg(&ring_pair_cb->q, RX_RING);
  359. hns_rcb_ring_get_cfg(&ring_pair_cb->q, TX_RING);
  360. }
  361. static int hns_rcb_get_port_in_comm(
  362. struct rcb_common_cb *rcb_common, int ring_idx)
  363. {
  364. return ring_idx / (rcb_common->max_q_per_vf * rcb_common->max_vfn);
  365. }
  366. #define SERVICE_RING_IRQ_IDX(v1) \
  367. ((v1) ? HNS_SERVICE_RING_IRQ_IDX : HNSV2_SERVICE_RING_IRQ_IDX)
  368. static int hns_rcb_get_base_irq_idx(struct rcb_common_cb *rcb_common)
  369. {
  370. bool is_ver1 = AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver);
  371. if (!HNS_DSAF_IS_DEBUG(rcb_common->dsaf_dev))
  372. return SERVICE_RING_IRQ_IDX(is_ver1);
  373. else
  374. return HNS_DEBUG_RING_IRQ_IDX;
  375. }
  376. #define RCB_COMM_BASE_TO_RING_BASE(base, ringid)\
  377. ((base) + 0x10000 + HNS_RCB_REG_OFFSET * (ringid))
  378. /**
  379. *hns_rcb_get_cfg - get rcb config
  380. *@rcb_common: rcb common device
  381. */
  382. void hns_rcb_get_cfg(struct rcb_common_cb *rcb_common)
  383. {
  384. struct ring_pair_cb *ring_pair_cb;
  385. u32 i;
  386. u32 ring_num = rcb_common->ring_num;
  387. int base_irq_idx = hns_rcb_get_base_irq_idx(rcb_common);
  388. struct platform_device *pdev =
  389. to_platform_device(rcb_common->dsaf_dev->dev);
  390. bool is_ver1 = AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver);
  391. for (i = 0; i < ring_num; i++) {
  392. ring_pair_cb = &rcb_common->ring_pair_cb[i];
  393. ring_pair_cb->rcb_common = rcb_common;
  394. ring_pair_cb->dev = rcb_common->dsaf_dev->dev;
  395. ring_pair_cb->index = i;
  396. ring_pair_cb->q.io_base =
  397. RCB_COMM_BASE_TO_RING_BASE(rcb_common->io_base, i);
  398. ring_pair_cb->port_id_in_comm =
  399. hns_rcb_get_port_in_comm(rcb_common, i);
  400. ring_pair_cb->virq[HNS_RCB_IRQ_IDX_TX] =
  401. is_ver1 ? platform_get_irq(pdev, base_irq_idx + i * 2) :
  402. platform_get_irq(pdev, base_irq_idx + i * 3 + 1);
  403. ring_pair_cb->virq[HNS_RCB_IRQ_IDX_RX] =
  404. is_ver1 ? platform_get_irq(pdev, base_irq_idx + i * 2 + 1) :
  405. platform_get_irq(pdev, base_irq_idx + i * 3);
  406. ring_pair_cb->q.phy_base =
  407. RCB_COMM_BASE_TO_RING_BASE(rcb_common->phy_base, i);
  408. hns_rcb_ring_pair_get_cfg(ring_pair_cb);
  409. }
  410. }
  411. /**
  412. *hns_rcb_get_coalesced_frames - get rcb port coalesced frames
  413. *@rcb_common: rcb_common device
  414. *@port_idx:port id in comm
  415. *
  416. *Returns: coalesced_frames
  417. */
  418. u32 hns_rcb_get_coalesced_frames(
  419. struct rcb_common_cb *rcb_common, u32 port_idx)
  420. {
  421. return dsaf_read_dev(rcb_common, RCB_CFG_PKTLINE_REG + port_idx * 4);
  422. }
  423. /**
  424. *hns_rcb_get_coalesce_usecs - get rcb port coalesced time_out
  425. *@rcb_common: rcb_common device
  426. *@port_idx:port id in comm
  427. *
  428. *Returns: time_out
  429. */
  430. u32 hns_rcb_get_coalesce_usecs(
  431. struct rcb_common_cb *rcb_common, u32 port_idx)
  432. {
  433. if (AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver))
  434. return dsaf_read_dev(rcb_common, RCB_CFG_OVERTIME_REG) /
  435. HNS_RCB_CLK_FREQ_MHZ;
  436. else
  437. return dsaf_read_dev(rcb_common,
  438. RCB_PORT_CFG_OVERTIME_REG + port_idx * 4);
  439. }
  440. /**
  441. *hns_rcb_set_coalesce_usecs - set rcb port coalesced time_out
  442. *@rcb_common: rcb_common device
  443. *@port_idx:port id in comm
  444. *@timeout:tx/rx time for coalesced time_out
  445. *
  446. * Returns:
  447. * Zero for success, or an error code in case of failure
  448. */
  449. int hns_rcb_set_coalesce_usecs(
  450. struct rcb_common_cb *rcb_common, u32 port_idx, u32 timeout)
  451. {
  452. u32 old_timeout = hns_rcb_get_coalesce_usecs(rcb_common, port_idx);
  453. if (timeout == old_timeout)
  454. return 0;
  455. if (AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver)) {
  456. if (!HNS_DSAF_IS_DEBUG(rcb_common->dsaf_dev)) {
  457. dev_err(rcb_common->dsaf_dev->dev,
  458. "error: not support coalesce_usecs setting!\n");
  459. return -EINVAL;
  460. }
  461. }
  462. if (timeout > HNS_RCB_MAX_COALESCED_USECS) {
  463. dev_err(rcb_common->dsaf_dev->dev,
  464. "error: coalesce_usecs setting supports 0~1023us\n");
  465. return -EINVAL;
  466. }
  467. if (!AE_IS_VER1(rcb_common->dsaf_dev->dsaf_ver)) {
  468. if (timeout == 0)
  469. /* set timeout to 0, Disable gap time */
  470. dsaf_set_reg_field(rcb_common->io_base,
  471. RCB_INT_GAP_TIME_REG + port_idx * 4,
  472. PPE_INT_GAPTIME_M, PPE_INT_GAPTIME_B,
  473. 0);
  474. else
  475. /* set timeout non 0, restore gap time to 1 */
  476. dsaf_set_reg_field(rcb_common->io_base,
  477. RCB_INT_GAP_TIME_REG + port_idx * 4,
  478. PPE_INT_GAPTIME_M, PPE_INT_GAPTIME_B,
  479. 1);
  480. }
  481. hns_rcb_set_port_timeout(rcb_common, port_idx, timeout);
  482. return 0;
  483. }
  484. /**
  485. *hns_rcb_set_coalesced_frames - set rcb coalesced frames
  486. *@rcb_common: rcb_common device
  487. *@port_idx:port id in comm
  488. *@coalesced_frames:tx/rx BD num for coalesced frames
  489. *
  490. * Returns:
  491. * Zero for success, or an error code in case of failure
  492. */
  493. int hns_rcb_set_coalesced_frames(
  494. struct rcb_common_cb *rcb_common, u32 port_idx, u32 coalesced_frames)
  495. {
  496. u32 old_waterline = hns_rcb_get_coalesced_frames(rcb_common, port_idx);
  497. if (coalesced_frames == old_waterline)
  498. return 0;
  499. if (coalesced_frames >= rcb_common->desc_num ||
  500. coalesced_frames > HNS_RCB_MAX_COALESCED_FRAMES ||
  501. coalesced_frames < HNS_RCB_MIN_COALESCED_FRAMES) {
  502. dev_err(rcb_common->dsaf_dev->dev,
  503. "error: not support coalesce_frames setting!\n");
  504. return -EINVAL;
  505. }
  506. dsaf_write_dev(rcb_common, RCB_CFG_PKTLINE_REG + port_idx * 4,
  507. coalesced_frames);
  508. return 0;
  509. }
  510. /**
  511. *hns_rcb_get_queue_mode - get max VM number and max ring number per VM
  512. * accordding to dsaf mode
  513. *@dsaf_mode: dsaf mode
  514. *@max_vfn : max vfn number
  515. *@max_q_per_vf:max ring number per vm
  516. */
  517. void hns_rcb_get_queue_mode(enum dsaf_mode dsaf_mode, u16 *max_vfn,
  518. u16 *max_q_per_vf)
  519. {
  520. switch (dsaf_mode) {
  521. case DSAF_MODE_DISABLE_6PORT_0VM:
  522. *max_vfn = 1;
  523. *max_q_per_vf = 16;
  524. break;
  525. case DSAF_MODE_DISABLE_FIX:
  526. case DSAF_MODE_DISABLE_SP:
  527. *max_vfn = 1;
  528. *max_q_per_vf = 1;
  529. break;
  530. case DSAF_MODE_DISABLE_2PORT_64VM:
  531. *max_vfn = 64;
  532. *max_q_per_vf = 1;
  533. break;
  534. case DSAF_MODE_DISABLE_6PORT_16VM:
  535. *max_vfn = 16;
  536. *max_q_per_vf = 1;
  537. break;
  538. default:
  539. *max_vfn = 1;
  540. *max_q_per_vf = 16;
  541. break;
  542. }
  543. }
  544. int hns_rcb_get_ring_num(struct dsaf_device *dsaf_dev)
  545. {
  546. switch (dsaf_dev->dsaf_mode) {
  547. case DSAF_MODE_ENABLE_FIX:
  548. case DSAF_MODE_DISABLE_SP:
  549. return 1;
  550. case DSAF_MODE_DISABLE_FIX:
  551. return 6;
  552. case DSAF_MODE_ENABLE_0VM:
  553. return 32;
  554. case DSAF_MODE_DISABLE_6PORT_0VM:
  555. case DSAF_MODE_ENABLE_16VM:
  556. case DSAF_MODE_DISABLE_6PORT_2VM:
  557. case DSAF_MODE_DISABLE_6PORT_16VM:
  558. case DSAF_MODE_DISABLE_6PORT_4VM:
  559. case DSAF_MODE_ENABLE_8VM:
  560. return 96;
  561. case DSAF_MODE_DISABLE_2PORT_16VM:
  562. case DSAF_MODE_DISABLE_2PORT_8VM:
  563. case DSAF_MODE_ENABLE_32VM:
  564. case DSAF_MODE_DISABLE_2PORT_64VM:
  565. case DSAF_MODE_ENABLE_128VM:
  566. return 128;
  567. default:
  568. dev_warn(dsaf_dev->dev,
  569. "get ring num fail,use default!dsaf_mode=%d\n",
  570. dsaf_dev->dsaf_mode);
  571. return 128;
  572. }
  573. }
  574. void __iomem *hns_rcb_common_get_vaddr(struct rcb_common_cb *rcb_common)
  575. {
  576. struct dsaf_device *dsaf_dev = rcb_common->dsaf_dev;
  577. return dsaf_dev->ppe_base + RCB_COMMON_REG_OFFSET;
  578. }
  579. static phys_addr_t hns_rcb_common_get_paddr(struct rcb_common_cb *rcb_common)
  580. {
  581. struct dsaf_device *dsaf_dev = rcb_common->dsaf_dev;
  582. return dsaf_dev->ppe_paddr + RCB_COMMON_REG_OFFSET;
  583. }
  584. int hns_rcb_common_get_cfg(struct dsaf_device *dsaf_dev,
  585. int comm_index)
  586. {
  587. struct rcb_common_cb *rcb_common;
  588. enum dsaf_mode dsaf_mode = dsaf_dev->dsaf_mode;
  589. u16 max_vfn;
  590. u16 max_q_per_vf;
  591. int ring_num = hns_rcb_get_ring_num(dsaf_dev);
  592. rcb_common =
  593. devm_kzalloc(dsaf_dev->dev, sizeof(*rcb_common) +
  594. ring_num * sizeof(struct ring_pair_cb), GFP_KERNEL);
  595. if (!rcb_common) {
  596. dev_err(dsaf_dev->dev, "rcb common devm_kzalloc fail!\n");
  597. return -ENOMEM;
  598. }
  599. rcb_common->comm_index = comm_index;
  600. rcb_common->ring_num = ring_num;
  601. rcb_common->dsaf_dev = dsaf_dev;
  602. rcb_common->desc_num = dsaf_dev->desc_num;
  603. hns_rcb_get_queue_mode(dsaf_mode, &max_vfn, &max_q_per_vf);
  604. rcb_common->max_vfn = max_vfn;
  605. rcb_common->max_q_per_vf = max_q_per_vf;
  606. rcb_common->io_base = hns_rcb_common_get_vaddr(rcb_common);
  607. rcb_common->phy_base = hns_rcb_common_get_paddr(rcb_common);
  608. dsaf_dev->rcb_common[comm_index] = rcb_common;
  609. return 0;
  610. }
  611. void hns_rcb_common_free_cfg(struct dsaf_device *dsaf_dev,
  612. u32 comm_index)
  613. {
  614. dsaf_dev->rcb_common[comm_index] = NULL;
  615. }
  616. void hns_rcb_update_stats(struct hnae_queue *queue)
  617. {
  618. struct ring_pair_cb *ring =
  619. container_of(queue, struct ring_pair_cb, q);
  620. struct dsaf_device *dsaf_dev = ring->rcb_common->dsaf_dev;
  621. struct ppe_common_cb *ppe_common
  622. = dsaf_dev->ppe_common[ring->rcb_common->comm_index];
  623. struct hns_ring_hw_stats *hw_stats = &ring->hw_stats;
  624. hw_stats->rx_pkts += dsaf_read_dev(queue,
  625. RCB_RING_RX_RING_PKTNUM_RECORD_REG);
  626. dsaf_write_dev(queue, RCB_RING_RX_RING_PKTNUM_RECORD_REG, 0x1);
  627. hw_stats->ppe_rx_ok_pkts += dsaf_read_dev(ppe_common,
  628. PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG + 4 * ring->index);
  629. hw_stats->ppe_rx_drop_pkts += dsaf_read_dev(ppe_common,
  630. PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG + 4 * ring->index);
  631. hw_stats->tx_pkts += dsaf_read_dev(queue,
  632. RCB_RING_TX_RING_PKTNUM_RECORD_REG);
  633. dsaf_write_dev(queue, RCB_RING_TX_RING_PKTNUM_RECORD_REG, 0x1);
  634. hw_stats->ppe_tx_ok_pkts += dsaf_read_dev(ppe_common,
  635. PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG + 4 * ring->index);
  636. hw_stats->ppe_tx_drop_pkts += dsaf_read_dev(ppe_common,
  637. PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG + 4 * ring->index);
  638. }
  639. /**
  640. *hns_rcb_get_stats - get rcb statistic
  641. *@ring: rcb ring
  642. *@data:statistic value
  643. */
  644. void hns_rcb_get_stats(struct hnae_queue *queue, u64 *data)
  645. {
  646. u64 *regs_buff = data;
  647. struct ring_pair_cb *ring =
  648. container_of(queue, struct ring_pair_cb, q);
  649. struct hns_ring_hw_stats *hw_stats = &ring->hw_stats;
  650. regs_buff[0] = hw_stats->tx_pkts;
  651. regs_buff[1] = hw_stats->ppe_tx_ok_pkts;
  652. regs_buff[2] = hw_stats->ppe_tx_drop_pkts;
  653. regs_buff[3] =
  654. dsaf_read_dev(queue, RCB_RING_TX_RING_FBDNUM_REG);
  655. regs_buff[4] = queue->tx_ring.stats.tx_pkts;
  656. regs_buff[5] = queue->tx_ring.stats.tx_bytes;
  657. regs_buff[6] = queue->tx_ring.stats.tx_err_cnt;
  658. regs_buff[7] = queue->tx_ring.stats.io_err_cnt;
  659. regs_buff[8] = queue->tx_ring.stats.sw_err_cnt;
  660. regs_buff[9] = queue->tx_ring.stats.seg_pkt_cnt;
  661. regs_buff[10] = queue->tx_ring.stats.restart_queue;
  662. regs_buff[11] = queue->tx_ring.stats.tx_busy;
  663. regs_buff[12] = hw_stats->rx_pkts;
  664. regs_buff[13] = hw_stats->ppe_rx_ok_pkts;
  665. regs_buff[14] = hw_stats->ppe_rx_drop_pkts;
  666. regs_buff[15] =
  667. dsaf_read_dev(queue, RCB_RING_RX_RING_FBDNUM_REG);
  668. regs_buff[16] = queue->rx_ring.stats.rx_pkts;
  669. regs_buff[17] = queue->rx_ring.stats.rx_bytes;
  670. regs_buff[18] = queue->rx_ring.stats.rx_err_cnt;
  671. regs_buff[19] = queue->rx_ring.stats.io_err_cnt;
  672. regs_buff[20] = queue->rx_ring.stats.sw_err_cnt;
  673. regs_buff[21] = queue->rx_ring.stats.seg_pkt_cnt;
  674. regs_buff[22] = queue->rx_ring.stats.reuse_pg_cnt;
  675. regs_buff[23] = queue->rx_ring.stats.err_pkt_len;
  676. regs_buff[24] = queue->rx_ring.stats.non_vld_descs;
  677. regs_buff[25] = queue->rx_ring.stats.err_bd_num;
  678. regs_buff[26] = queue->rx_ring.stats.l2_err;
  679. regs_buff[27] = queue->rx_ring.stats.l3l4_csum_err;
  680. }
  681. /**
  682. *hns_rcb_get_ring_sset_count - rcb string set count
  683. *@stringset:ethtool cmd
  684. *return rcb ring string set count
  685. */
  686. int hns_rcb_get_ring_sset_count(int stringset)
  687. {
  688. if (stringset == ETH_SS_STATS)
  689. return HNS_RING_STATIC_REG_NUM;
  690. return 0;
  691. }
  692. /**
  693. *hns_rcb_get_common_regs_count - rcb common regs count
  694. *return regs count
  695. */
  696. int hns_rcb_get_common_regs_count(void)
  697. {
  698. return HNS_RCB_COMMON_DUMP_REG_NUM;
  699. }
  700. /**
  701. *rcb_get_sset_count - rcb ring regs count
  702. *return regs count
  703. */
  704. int hns_rcb_get_ring_regs_count(void)
  705. {
  706. return HNS_RCB_RING_DUMP_REG_NUM;
  707. }
  708. /**
  709. *hns_rcb_get_strings - get rcb string set
  710. *@stringset:string set index
  711. *@data:strings name value
  712. *@index:queue index
  713. */
  714. void hns_rcb_get_strings(int stringset, u8 *data, int index)
  715. {
  716. char *buff = (char *)data;
  717. if (stringset != ETH_SS_STATS)
  718. return;
  719. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_rcb_pkt_num", index);
  720. buff = buff + ETH_GSTRING_LEN;
  721. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_ppe_tx_pkt_num", index);
  722. buff = buff + ETH_GSTRING_LEN;
  723. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_ppe_drop_pkt_num", index);
  724. buff = buff + ETH_GSTRING_LEN;
  725. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_fbd_num", index);
  726. buff = buff + ETH_GSTRING_LEN;
  727. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_pkt_num", index);
  728. buff = buff + ETH_GSTRING_LEN;
  729. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_bytes", index);
  730. buff = buff + ETH_GSTRING_LEN;
  731. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_err_cnt", index);
  732. buff = buff + ETH_GSTRING_LEN;
  733. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_io_err", index);
  734. buff = buff + ETH_GSTRING_LEN;
  735. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_sw_err", index);
  736. buff = buff + ETH_GSTRING_LEN;
  737. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_seg_pkt", index);
  738. buff = buff + ETH_GSTRING_LEN;
  739. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_restart_queue", index);
  740. buff = buff + ETH_GSTRING_LEN;
  741. snprintf(buff, ETH_GSTRING_LEN, "tx_ring%d_tx_busy", index);
  742. buff = buff + ETH_GSTRING_LEN;
  743. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_rcb_pkt_num", index);
  744. buff = buff + ETH_GSTRING_LEN;
  745. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_ppe_pkt_num", index);
  746. buff = buff + ETH_GSTRING_LEN;
  747. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_ppe_drop_pkt_num", index);
  748. buff = buff + ETH_GSTRING_LEN;
  749. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_fbd_num", index);
  750. buff = buff + ETH_GSTRING_LEN;
  751. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_pkt_num", index);
  752. buff = buff + ETH_GSTRING_LEN;
  753. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_bytes", index);
  754. buff = buff + ETH_GSTRING_LEN;
  755. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_err_cnt", index);
  756. buff = buff + ETH_GSTRING_LEN;
  757. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_io_err", index);
  758. buff = buff + ETH_GSTRING_LEN;
  759. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_sw_err", index);
  760. buff = buff + ETH_GSTRING_LEN;
  761. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_seg_pkt", index);
  762. buff = buff + ETH_GSTRING_LEN;
  763. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_reuse_pg", index);
  764. buff = buff + ETH_GSTRING_LEN;
  765. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_len_err", index);
  766. buff = buff + ETH_GSTRING_LEN;
  767. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_non_vld_desc_err", index);
  768. buff = buff + ETH_GSTRING_LEN;
  769. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_bd_num_err", index);
  770. buff = buff + ETH_GSTRING_LEN;
  771. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_l2_err", index);
  772. buff = buff + ETH_GSTRING_LEN;
  773. snprintf(buff, ETH_GSTRING_LEN, "rx_ring%d_l3l4csum_err", index);
  774. }
  775. void hns_rcb_get_common_regs(struct rcb_common_cb *rcb_com, void *data)
  776. {
  777. u32 *regs = data;
  778. bool is_ver1 = AE_IS_VER1(rcb_com->dsaf_dev->dsaf_ver);
  779. bool is_dbg = HNS_DSAF_IS_DEBUG(rcb_com->dsaf_dev);
  780. u32 reg_tmp;
  781. u32 reg_num_tmp;
  782. u32 i = 0;
  783. /*rcb common registers */
  784. regs[0] = dsaf_read_dev(rcb_com, RCB_COM_CFG_ENDIAN_REG);
  785. regs[1] = dsaf_read_dev(rcb_com, RCB_COM_CFG_SYS_FSH_REG);
  786. regs[2] = dsaf_read_dev(rcb_com, RCB_COM_CFG_INIT_FLAG_REG);
  787. regs[3] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PKT_REG);
  788. regs[4] = dsaf_read_dev(rcb_com, RCB_COM_CFG_RINVLD_REG);
  789. regs[5] = dsaf_read_dev(rcb_com, RCB_COM_CFG_FNA_REG);
  790. regs[6] = dsaf_read_dev(rcb_com, RCB_COM_CFG_FA_REG);
  791. regs[7] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PKT_TC_BP_REG);
  792. regs[8] = dsaf_read_dev(rcb_com, RCB_COM_CFG_PPE_TNL_CLKEN_REG);
  793. regs[9] = dsaf_read_dev(rcb_com, RCB_COM_INTMSK_TX_PKT_REG);
  794. regs[10] = dsaf_read_dev(rcb_com, RCB_COM_RINT_TX_PKT_REG);
  795. regs[11] = dsaf_read_dev(rcb_com, RCB_COM_INTMASK_ECC_ERR_REG);
  796. regs[12] = dsaf_read_dev(rcb_com, RCB_COM_INTSTS_ECC_ERR_REG);
  797. regs[13] = dsaf_read_dev(rcb_com, RCB_COM_EBD_SRAM_ERR_REG);
  798. regs[14] = dsaf_read_dev(rcb_com, RCB_COM_RXRING_ERR_REG);
  799. regs[15] = dsaf_read_dev(rcb_com, RCB_COM_TXRING_ERR_REG);
  800. regs[16] = dsaf_read_dev(rcb_com, RCB_COM_TX_FBD_ERR_REG);
  801. regs[17] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK_EN_REG);
  802. regs[18] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK0_REG);
  803. regs[19] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK1_REG);
  804. regs[20] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK2_REG);
  805. regs[21] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK3_REG);
  806. regs[22] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK4_REG);
  807. regs[23] = dsaf_read_dev(rcb_com, RCB_SRAM_ECC_CHK5_REG);
  808. regs[24] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR0_REG);
  809. regs[25] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR3_REG);
  810. regs[26] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR4_REG);
  811. regs[27] = dsaf_read_dev(rcb_com, RCB_ECC_ERR_ADDR5_REG);
  812. regs[28] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_INTMASK_RING);
  813. regs[29] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_RING_STS);
  814. regs[30] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_RING);
  815. regs[31] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_INTMASK_BD);
  816. regs[32] = dsaf_read_dev(rcb_com, RCB_COM_SF_CFG_BD_RINT_STS);
  817. regs[33] = dsaf_read_dev(rcb_com, RCB_COM_RCB_RD_BD_BUSY);
  818. regs[34] = dsaf_read_dev(rcb_com, RCB_COM_RCB_FBD_CRT_EN);
  819. regs[35] = dsaf_read_dev(rcb_com, RCB_COM_AXI_WR_ERR_INTMASK);
  820. regs[36] = dsaf_read_dev(rcb_com, RCB_COM_AXI_ERR_STS);
  821. regs[37] = dsaf_read_dev(rcb_com, RCB_COM_CHK_TX_FBD_NUM_REG);
  822. /* rcb common entry registers */
  823. for (i = 0; i < 16; i++) { /* total 16 model registers */
  824. regs[38 + i]
  825. = dsaf_read_dev(rcb_com, RCB_CFG_BD_NUM_REG + 4 * i);
  826. regs[54 + i]
  827. = dsaf_read_dev(rcb_com, RCB_CFG_PKTLINE_REG + 4 * i);
  828. }
  829. reg_tmp = is_ver1 ? RCB_CFG_OVERTIME_REG : RCB_PORT_CFG_OVERTIME_REG;
  830. reg_num_tmp = (is_ver1 || is_dbg) ? 1 : 6;
  831. for (i = 0; i < reg_num_tmp; i++)
  832. regs[70 + i] = dsaf_read_dev(rcb_com, reg_tmp);
  833. regs[76] = dsaf_read_dev(rcb_com, RCB_CFG_PKTLINE_INT_NUM_REG);
  834. regs[77] = dsaf_read_dev(rcb_com, RCB_CFG_OVERTIME_INT_NUM_REG);
  835. /* mark end of rcb common regs */
  836. for (i = 78; i < 80; i++)
  837. regs[i] = 0xcccccccc;
  838. }
  839. void hns_rcb_get_ring_regs(struct hnae_queue *queue, void *data)
  840. {
  841. u32 *regs = data;
  842. struct ring_pair_cb *ring_pair
  843. = container_of(queue, struct ring_pair_cb, q);
  844. u32 i = 0;
  845. /*rcb ring registers */
  846. regs[0] = dsaf_read_dev(queue, RCB_RING_RX_RING_BASEADDR_L_REG);
  847. regs[1] = dsaf_read_dev(queue, RCB_RING_RX_RING_BASEADDR_H_REG);
  848. regs[2] = dsaf_read_dev(queue, RCB_RING_RX_RING_BD_NUM_REG);
  849. regs[3] = dsaf_read_dev(queue, RCB_RING_RX_RING_BD_LEN_REG);
  850. regs[4] = dsaf_read_dev(queue, RCB_RING_RX_RING_PKTLINE_REG);
  851. regs[5] = dsaf_read_dev(queue, RCB_RING_RX_RING_TAIL_REG);
  852. regs[6] = dsaf_read_dev(queue, RCB_RING_RX_RING_HEAD_REG);
  853. regs[7] = dsaf_read_dev(queue, RCB_RING_RX_RING_FBDNUM_REG);
  854. regs[8] = dsaf_read_dev(queue, RCB_RING_RX_RING_PKTNUM_RECORD_REG);
  855. regs[9] = dsaf_read_dev(queue, RCB_RING_TX_RING_BASEADDR_L_REG);
  856. regs[10] = dsaf_read_dev(queue, RCB_RING_TX_RING_BASEADDR_H_REG);
  857. regs[11] = dsaf_read_dev(queue, RCB_RING_TX_RING_BD_NUM_REG);
  858. regs[12] = dsaf_read_dev(queue, RCB_RING_TX_RING_BD_LEN_REG);
  859. regs[13] = dsaf_read_dev(queue, RCB_RING_TX_RING_PKTLINE_REG);
  860. regs[15] = dsaf_read_dev(queue, RCB_RING_TX_RING_TAIL_REG);
  861. regs[16] = dsaf_read_dev(queue, RCB_RING_TX_RING_HEAD_REG);
  862. regs[17] = dsaf_read_dev(queue, RCB_RING_TX_RING_FBDNUM_REG);
  863. regs[18] = dsaf_read_dev(queue, RCB_RING_TX_RING_OFFSET_REG);
  864. regs[19] = dsaf_read_dev(queue, RCB_RING_TX_RING_PKTNUM_RECORD_REG);
  865. regs[20] = dsaf_read_dev(queue, RCB_RING_PREFETCH_EN_REG);
  866. regs[21] = dsaf_read_dev(queue, RCB_RING_CFG_VF_NUM_REG);
  867. regs[22] = dsaf_read_dev(queue, RCB_RING_ASID_REG);
  868. regs[23] = dsaf_read_dev(queue, RCB_RING_RX_VM_REG);
  869. regs[24] = dsaf_read_dev(queue, RCB_RING_T0_BE_RST);
  870. regs[25] = dsaf_read_dev(queue, RCB_RING_COULD_BE_RST);
  871. regs[26] = dsaf_read_dev(queue, RCB_RING_WRR_WEIGHT_REG);
  872. regs[27] = dsaf_read_dev(queue, RCB_RING_INTMSK_RXWL_REG);
  873. regs[28] = dsaf_read_dev(queue, RCB_RING_INTSTS_RX_RING_REG);
  874. regs[29] = dsaf_read_dev(queue, RCB_RING_INTMSK_TXWL_REG);
  875. regs[30] = dsaf_read_dev(queue, RCB_RING_INTSTS_TX_RING_REG);
  876. regs[31] = dsaf_read_dev(queue, RCB_RING_INTMSK_RX_OVERTIME_REG);
  877. regs[32] = dsaf_read_dev(queue, RCB_RING_INTSTS_RX_OVERTIME_REG);
  878. regs[33] = dsaf_read_dev(queue, RCB_RING_INTMSK_TX_OVERTIME_REG);
  879. regs[34] = dsaf_read_dev(queue, RCB_RING_INTSTS_TX_OVERTIME_REG);
  880. /* mark end of ring regs */
  881. for (i = 35; i < 40; i++)
  882. regs[i] = 0xcccccc00 + ring_pair->index;
  883. }