b53_srab.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * B53 register access through Switch Register Access Bridge Registers
  3. *
  4. * Copyright (C) 2013 Hauke Mehrtens <hauke@hauke-m.de>
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/delay.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/platform_data/b53.h>
  23. #include <linux/of.h>
  24. #include "b53_priv.h"
  25. /* command and status register of the SRAB */
  26. #define B53_SRAB_CMDSTAT 0x2c
  27. #define B53_SRAB_CMDSTAT_RST BIT(2)
  28. #define B53_SRAB_CMDSTAT_WRITE BIT(1)
  29. #define B53_SRAB_CMDSTAT_GORDYN BIT(0)
  30. #define B53_SRAB_CMDSTAT_PAGE 24
  31. #define B53_SRAB_CMDSTAT_REG 16
  32. /* high order word of write data to switch registe */
  33. #define B53_SRAB_WD_H 0x30
  34. /* low order word of write data to switch registe */
  35. #define B53_SRAB_WD_L 0x34
  36. /* high order word of read data from switch register */
  37. #define B53_SRAB_RD_H 0x38
  38. /* low order word of read data from switch register */
  39. #define B53_SRAB_RD_L 0x3c
  40. /* command and status register of the SRAB */
  41. #define B53_SRAB_CTRLS 0x40
  42. #define B53_SRAB_CTRLS_RCAREQ BIT(3)
  43. #define B53_SRAB_CTRLS_RCAGNT BIT(4)
  44. #define B53_SRAB_CTRLS_SW_INIT_DONE BIT(6)
  45. /* the register captures interrupt pulses from the switch */
  46. #define B53_SRAB_INTR 0x44
  47. #define B53_SRAB_INTR_P(x) BIT(x)
  48. #define B53_SRAB_SWITCH_PHY BIT(8)
  49. #define B53_SRAB_1588_SYNC BIT(9)
  50. #define B53_SRAB_IMP1_SLEEP_TIMER BIT(10)
  51. #define B53_SRAB_P7_SLEEP_TIMER BIT(11)
  52. #define B53_SRAB_IMP0_SLEEP_TIMER BIT(12)
  53. struct b53_srab_priv {
  54. void __iomem *regs;
  55. };
  56. static int b53_srab_request_grant(struct b53_device *dev)
  57. {
  58. struct b53_srab_priv *priv = dev->priv;
  59. u8 __iomem *regs = priv->regs;
  60. u32 ctrls;
  61. int i;
  62. ctrls = readl(regs + B53_SRAB_CTRLS);
  63. ctrls |= B53_SRAB_CTRLS_RCAREQ;
  64. writel(ctrls, regs + B53_SRAB_CTRLS);
  65. for (i = 0; i < 20; i++) {
  66. ctrls = readl(regs + B53_SRAB_CTRLS);
  67. if (ctrls & B53_SRAB_CTRLS_RCAGNT)
  68. break;
  69. usleep_range(10, 100);
  70. }
  71. if (WARN_ON(i == 5))
  72. return -EIO;
  73. return 0;
  74. }
  75. static void b53_srab_release_grant(struct b53_device *dev)
  76. {
  77. struct b53_srab_priv *priv = dev->priv;
  78. u8 __iomem *regs = priv->regs;
  79. u32 ctrls;
  80. ctrls = readl(regs + B53_SRAB_CTRLS);
  81. ctrls &= ~B53_SRAB_CTRLS_RCAREQ;
  82. writel(ctrls, regs + B53_SRAB_CTRLS);
  83. }
  84. static int b53_srab_op(struct b53_device *dev, u8 page, u8 reg, u32 op)
  85. {
  86. struct b53_srab_priv *priv = dev->priv;
  87. u8 __iomem *regs = priv->regs;
  88. int i;
  89. u32 cmdstat;
  90. /* set register address */
  91. cmdstat = (page << B53_SRAB_CMDSTAT_PAGE) |
  92. (reg << B53_SRAB_CMDSTAT_REG) |
  93. B53_SRAB_CMDSTAT_GORDYN |
  94. op;
  95. writel(cmdstat, regs + B53_SRAB_CMDSTAT);
  96. /* check if operation completed */
  97. for (i = 0; i < 5; ++i) {
  98. cmdstat = readl(regs + B53_SRAB_CMDSTAT);
  99. if (!(cmdstat & B53_SRAB_CMDSTAT_GORDYN))
  100. break;
  101. usleep_range(10, 100);
  102. }
  103. if (WARN_ON(i == 5))
  104. return -EIO;
  105. return 0;
  106. }
  107. static int b53_srab_read8(struct b53_device *dev, u8 page, u8 reg, u8 *val)
  108. {
  109. struct b53_srab_priv *priv = dev->priv;
  110. u8 __iomem *regs = priv->regs;
  111. int ret = 0;
  112. ret = b53_srab_request_grant(dev);
  113. if (ret)
  114. goto err;
  115. ret = b53_srab_op(dev, page, reg, 0);
  116. if (ret)
  117. goto err;
  118. *val = readl(regs + B53_SRAB_RD_L) & 0xff;
  119. err:
  120. b53_srab_release_grant(dev);
  121. return ret;
  122. }
  123. static int b53_srab_read16(struct b53_device *dev, u8 page, u8 reg, u16 *val)
  124. {
  125. struct b53_srab_priv *priv = dev->priv;
  126. u8 __iomem *regs = priv->regs;
  127. int ret = 0;
  128. ret = b53_srab_request_grant(dev);
  129. if (ret)
  130. goto err;
  131. ret = b53_srab_op(dev, page, reg, 0);
  132. if (ret)
  133. goto err;
  134. *val = readl(regs + B53_SRAB_RD_L) & 0xffff;
  135. err:
  136. b53_srab_release_grant(dev);
  137. return ret;
  138. }
  139. static int b53_srab_read32(struct b53_device *dev, u8 page, u8 reg, u32 *val)
  140. {
  141. struct b53_srab_priv *priv = dev->priv;
  142. u8 __iomem *regs = priv->regs;
  143. int ret = 0;
  144. ret = b53_srab_request_grant(dev);
  145. if (ret)
  146. goto err;
  147. ret = b53_srab_op(dev, page, reg, 0);
  148. if (ret)
  149. goto err;
  150. *val = readl(regs + B53_SRAB_RD_L);
  151. err:
  152. b53_srab_release_grant(dev);
  153. return ret;
  154. }
  155. static int b53_srab_read48(struct b53_device *dev, u8 page, u8 reg, u64 *val)
  156. {
  157. struct b53_srab_priv *priv = dev->priv;
  158. u8 __iomem *regs = priv->regs;
  159. int ret = 0;
  160. ret = b53_srab_request_grant(dev);
  161. if (ret)
  162. goto err;
  163. ret = b53_srab_op(dev, page, reg, 0);
  164. if (ret)
  165. goto err;
  166. *val = readl(regs + B53_SRAB_RD_L);
  167. *val += ((u64)readl(regs + B53_SRAB_RD_H) & 0xffff) << 32;
  168. err:
  169. b53_srab_release_grant(dev);
  170. return ret;
  171. }
  172. static int b53_srab_read64(struct b53_device *dev, u8 page, u8 reg, u64 *val)
  173. {
  174. struct b53_srab_priv *priv = dev->priv;
  175. u8 __iomem *regs = priv->regs;
  176. int ret = 0;
  177. ret = b53_srab_request_grant(dev);
  178. if (ret)
  179. goto err;
  180. ret = b53_srab_op(dev, page, reg, 0);
  181. if (ret)
  182. goto err;
  183. *val = readl(regs + B53_SRAB_RD_L);
  184. *val += (u64)readl(regs + B53_SRAB_RD_H) << 32;
  185. err:
  186. b53_srab_release_grant(dev);
  187. return ret;
  188. }
  189. static int b53_srab_write8(struct b53_device *dev, u8 page, u8 reg, u8 value)
  190. {
  191. struct b53_srab_priv *priv = dev->priv;
  192. u8 __iomem *regs = priv->regs;
  193. int ret = 0;
  194. ret = b53_srab_request_grant(dev);
  195. if (ret)
  196. goto err;
  197. writel(value, regs + B53_SRAB_WD_L);
  198. ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
  199. err:
  200. b53_srab_release_grant(dev);
  201. return ret;
  202. }
  203. static int b53_srab_write16(struct b53_device *dev, u8 page, u8 reg,
  204. u16 value)
  205. {
  206. struct b53_srab_priv *priv = dev->priv;
  207. u8 __iomem *regs = priv->regs;
  208. int ret = 0;
  209. ret = b53_srab_request_grant(dev);
  210. if (ret)
  211. goto err;
  212. writel(value, regs + B53_SRAB_WD_L);
  213. ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
  214. err:
  215. b53_srab_release_grant(dev);
  216. return ret;
  217. }
  218. static int b53_srab_write32(struct b53_device *dev, u8 page, u8 reg,
  219. u32 value)
  220. {
  221. struct b53_srab_priv *priv = dev->priv;
  222. u8 __iomem *regs = priv->regs;
  223. int ret = 0;
  224. ret = b53_srab_request_grant(dev);
  225. if (ret)
  226. goto err;
  227. writel(value, regs + B53_SRAB_WD_L);
  228. ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
  229. err:
  230. b53_srab_release_grant(dev);
  231. return ret;
  232. }
  233. static int b53_srab_write48(struct b53_device *dev, u8 page, u8 reg,
  234. u64 value)
  235. {
  236. struct b53_srab_priv *priv = dev->priv;
  237. u8 __iomem *regs = priv->regs;
  238. int ret = 0;
  239. ret = b53_srab_request_grant(dev);
  240. if (ret)
  241. goto err;
  242. writel((u32)value, regs + B53_SRAB_WD_L);
  243. writel((u16)(value >> 32), regs + B53_SRAB_WD_H);
  244. ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
  245. err:
  246. b53_srab_release_grant(dev);
  247. return ret;
  248. }
  249. static int b53_srab_write64(struct b53_device *dev, u8 page, u8 reg,
  250. u64 value)
  251. {
  252. struct b53_srab_priv *priv = dev->priv;
  253. u8 __iomem *regs = priv->regs;
  254. int ret = 0;
  255. ret = b53_srab_request_grant(dev);
  256. if (ret)
  257. goto err;
  258. writel((u32)value, regs + B53_SRAB_WD_L);
  259. writel((u32)(value >> 32), regs + B53_SRAB_WD_H);
  260. ret = b53_srab_op(dev, page, reg, B53_SRAB_CMDSTAT_WRITE);
  261. err:
  262. b53_srab_release_grant(dev);
  263. return ret;
  264. }
  265. static const struct b53_io_ops b53_srab_ops = {
  266. .read8 = b53_srab_read8,
  267. .read16 = b53_srab_read16,
  268. .read32 = b53_srab_read32,
  269. .read48 = b53_srab_read48,
  270. .read64 = b53_srab_read64,
  271. .write8 = b53_srab_write8,
  272. .write16 = b53_srab_write16,
  273. .write32 = b53_srab_write32,
  274. .write48 = b53_srab_write48,
  275. .write64 = b53_srab_write64,
  276. };
  277. static const struct of_device_id b53_srab_of_match[] = {
  278. { .compatible = "brcm,bcm53010-srab" },
  279. { .compatible = "brcm,bcm53011-srab" },
  280. { .compatible = "brcm,bcm53012-srab" },
  281. { .compatible = "brcm,bcm53018-srab" },
  282. { .compatible = "brcm,bcm53019-srab" },
  283. { .compatible = "brcm,bcm5301x-srab" },
  284. { .compatible = "brcm,bcm58522-srab", .data = (void *)BCM58XX_DEVICE_ID },
  285. { .compatible = "brcm,bcm58525-srab", .data = (void *)BCM58XX_DEVICE_ID },
  286. { .compatible = "brcm,bcm58535-srab", .data = (void *)BCM58XX_DEVICE_ID },
  287. { .compatible = "brcm,bcm58622-srab", .data = (void *)BCM58XX_DEVICE_ID },
  288. { .compatible = "brcm,bcm58623-srab", .data = (void *)BCM58XX_DEVICE_ID },
  289. { .compatible = "brcm,bcm58625-srab", .data = (void *)BCM58XX_DEVICE_ID },
  290. { .compatible = "brcm,bcm88312-srab", .data = (void *)BCM58XX_DEVICE_ID },
  291. { .compatible = "brcm,nsp-srab", .data = (void *)BCM58XX_DEVICE_ID },
  292. { /* sentinel */ },
  293. };
  294. MODULE_DEVICE_TABLE(of, b53_srab_of_match);
  295. static int b53_srab_probe(struct platform_device *pdev)
  296. {
  297. struct b53_platform_data *pdata = pdev->dev.platform_data;
  298. struct device_node *dn = pdev->dev.of_node;
  299. const struct of_device_id *of_id = NULL;
  300. struct b53_srab_priv *priv;
  301. struct b53_device *dev;
  302. struct resource *r;
  303. if (dn)
  304. of_id = of_match_node(b53_srab_of_match, dn);
  305. if (of_id) {
  306. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  307. if (!pdata)
  308. return -ENOMEM;
  309. pdata->chip_id = (u32)(unsigned long)of_id->data;
  310. }
  311. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  312. if (!priv)
  313. return -ENOMEM;
  314. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  315. priv->regs = devm_ioremap_resource(&pdev->dev, r);
  316. if (IS_ERR(priv->regs))
  317. return -ENOMEM;
  318. dev = b53_switch_alloc(&pdev->dev, &b53_srab_ops, priv);
  319. if (!dev)
  320. return -ENOMEM;
  321. if (pdata)
  322. dev->pdata = pdata;
  323. platform_set_drvdata(pdev, dev);
  324. return b53_switch_register(dev);
  325. }
  326. static int b53_srab_remove(struct platform_device *pdev)
  327. {
  328. struct b53_device *dev = platform_get_drvdata(pdev);
  329. if (dev)
  330. b53_switch_remove(dev);
  331. return 0;
  332. }
  333. static struct platform_driver b53_srab_driver = {
  334. .probe = b53_srab_probe,
  335. .remove = b53_srab_remove,
  336. .driver = {
  337. .name = "b53-srab-switch",
  338. .of_match_table = b53_srab_of_match,
  339. },
  340. };
  341. module_platform_driver(b53_srab_driver);
  342. MODULE_AUTHOR("Hauke Mehrtens <hauke@hauke-m.de>");
  343. MODULE_DESCRIPTION("B53 Switch Register Access Bridge Registers (SRAB) access driver");
  344. MODULE_LICENSE("Dual BSD/GPL");