bmg160_core.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273
  1. /*
  2. * BMG160 Gyro Sensor driver
  3. * Copyright (c) 2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/delay.h>
  17. #include <linux/slab.h>
  18. #include <linux/acpi.h>
  19. #include <linux/pm.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/iio/iio.h>
  22. #include <linux/iio/sysfs.h>
  23. #include <linux/iio/buffer.h>
  24. #include <linux/iio/trigger.h>
  25. #include <linux/iio/events.h>
  26. #include <linux/iio/trigger_consumer.h>
  27. #include <linux/iio/triggered_buffer.h>
  28. #include <linux/regmap.h>
  29. #include <linux/delay.h>
  30. #include "bmg160.h"
  31. #define BMG160_IRQ_NAME "bmg160_event"
  32. #define BMG160_REG_CHIP_ID 0x00
  33. #define BMG160_CHIP_ID_VAL 0x0F
  34. #define BMG160_REG_PMU_LPW 0x11
  35. #define BMG160_MODE_NORMAL 0x00
  36. #define BMG160_MODE_DEEP_SUSPEND 0x20
  37. #define BMG160_MODE_SUSPEND 0x80
  38. #define BMG160_REG_RANGE 0x0F
  39. #define BMG160_RANGE_2000DPS 0
  40. #define BMG160_RANGE_1000DPS 1
  41. #define BMG160_RANGE_500DPS 2
  42. #define BMG160_RANGE_250DPS 3
  43. #define BMG160_RANGE_125DPS 4
  44. #define BMG160_REG_PMU_BW 0x10
  45. #define BMG160_NO_FILTER 0
  46. #define BMG160_DEF_BW 100
  47. #define BMG160_REG_PMU_BW_RES BIT(7)
  48. #define BMG160_GYRO_REG_RESET 0x14
  49. #define BMG160_GYRO_RESET_VAL 0xb6
  50. #define BMG160_REG_INT_MAP_0 0x17
  51. #define BMG160_INT_MAP_0_BIT_ANY BIT(1)
  52. #define BMG160_REG_INT_MAP_1 0x18
  53. #define BMG160_INT_MAP_1_BIT_NEW_DATA BIT(0)
  54. #define BMG160_REG_INT_RST_LATCH 0x21
  55. #define BMG160_INT_MODE_LATCH_RESET 0x80
  56. #define BMG160_INT_MODE_LATCH_INT 0x0F
  57. #define BMG160_INT_MODE_NON_LATCH_INT 0x00
  58. #define BMG160_REG_INT_EN_0 0x15
  59. #define BMG160_DATA_ENABLE_INT BIT(7)
  60. #define BMG160_REG_INT_EN_1 0x16
  61. #define BMG160_INT1_BIT_OD BIT(1)
  62. #define BMG160_REG_XOUT_L 0x02
  63. #define BMG160_AXIS_TO_REG(axis) (BMG160_REG_XOUT_L + (axis * 2))
  64. #define BMG160_REG_SLOPE_THRES 0x1B
  65. #define BMG160_SLOPE_THRES_MASK 0x0F
  66. #define BMG160_REG_MOTION_INTR 0x1C
  67. #define BMG160_INT_MOTION_X BIT(0)
  68. #define BMG160_INT_MOTION_Y BIT(1)
  69. #define BMG160_INT_MOTION_Z BIT(2)
  70. #define BMG160_ANY_DUR_MASK 0x30
  71. #define BMG160_ANY_DUR_SHIFT 4
  72. #define BMG160_REG_INT_STATUS_2 0x0B
  73. #define BMG160_ANY_MOTION_MASK 0x07
  74. #define BMG160_ANY_MOTION_BIT_X BIT(0)
  75. #define BMG160_ANY_MOTION_BIT_Y BIT(1)
  76. #define BMG160_ANY_MOTION_BIT_Z BIT(2)
  77. #define BMG160_REG_TEMP 0x08
  78. #define BMG160_TEMP_CENTER_VAL 23
  79. #define BMG160_MAX_STARTUP_TIME_MS 80
  80. #define BMG160_AUTO_SUSPEND_DELAY_MS 2000
  81. struct bmg160_data {
  82. struct regmap *regmap;
  83. struct iio_trigger *dready_trig;
  84. struct iio_trigger *motion_trig;
  85. struct mutex mutex;
  86. s16 buffer[8];
  87. u32 dps_range;
  88. int ev_enable_state;
  89. int slope_thres;
  90. bool dready_trigger_on;
  91. bool motion_trigger_on;
  92. int irq;
  93. };
  94. enum bmg160_axis {
  95. AXIS_X,
  96. AXIS_Y,
  97. AXIS_Z,
  98. AXIS_MAX,
  99. };
  100. static const struct {
  101. int odr;
  102. int filter;
  103. int bw_bits;
  104. } bmg160_samp_freq_table[] = { {100, 32, 0x07},
  105. {200, 64, 0x06},
  106. {100, 12, 0x05},
  107. {200, 23, 0x04},
  108. {400, 47, 0x03},
  109. {1000, 116, 0x02},
  110. {2000, 230, 0x01} };
  111. static const struct {
  112. int scale;
  113. int dps_range;
  114. } bmg160_scale_table[] = { { 1065, BMG160_RANGE_2000DPS},
  115. { 532, BMG160_RANGE_1000DPS},
  116. { 266, BMG160_RANGE_500DPS},
  117. { 133, BMG160_RANGE_250DPS},
  118. { 66, BMG160_RANGE_125DPS} };
  119. static int bmg160_set_mode(struct bmg160_data *data, u8 mode)
  120. {
  121. struct device *dev = regmap_get_device(data->regmap);
  122. int ret;
  123. ret = regmap_write(data->regmap, BMG160_REG_PMU_LPW, mode);
  124. if (ret < 0) {
  125. dev_err(dev, "Error writing reg_pmu_lpw\n");
  126. return ret;
  127. }
  128. return 0;
  129. }
  130. static int bmg160_convert_freq_to_bit(int val)
  131. {
  132. int i;
  133. for (i = 0; i < ARRAY_SIZE(bmg160_samp_freq_table); ++i) {
  134. if (bmg160_samp_freq_table[i].odr == val)
  135. return bmg160_samp_freq_table[i].bw_bits;
  136. }
  137. return -EINVAL;
  138. }
  139. static int bmg160_set_bw(struct bmg160_data *data, int val)
  140. {
  141. struct device *dev = regmap_get_device(data->regmap);
  142. int ret;
  143. int bw_bits;
  144. bw_bits = bmg160_convert_freq_to_bit(val);
  145. if (bw_bits < 0)
  146. return bw_bits;
  147. ret = regmap_write(data->regmap, BMG160_REG_PMU_BW, bw_bits);
  148. if (ret < 0) {
  149. dev_err(dev, "Error writing reg_pmu_bw\n");
  150. return ret;
  151. }
  152. return 0;
  153. }
  154. static int bmg160_get_filter(struct bmg160_data *data, int *val)
  155. {
  156. struct device *dev = regmap_get_device(data->regmap);
  157. int ret;
  158. int i;
  159. unsigned int bw_bits;
  160. ret = regmap_read(data->regmap, BMG160_REG_PMU_BW, &bw_bits);
  161. if (ret < 0) {
  162. dev_err(dev, "Error reading reg_pmu_bw\n");
  163. return ret;
  164. }
  165. /* Ignore the readonly reserved bit. */
  166. bw_bits &= ~BMG160_REG_PMU_BW_RES;
  167. for (i = 0; i < ARRAY_SIZE(bmg160_samp_freq_table); ++i) {
  168. if (bmg160_samp_freq_table[i].bw_bits == bw_bits)
  169. break;
  170. }
  171. *val = bmg160_samp_freq_table[i].filter;
  172. return ret ? ret : IIO_VAL_INT;
  173. }
  174. static int bmg160_set_filter(struct bmg160_data *data, int val)
  175. {
  176. struct device *dev = regmap_get_device(data->regmap);
  177. int ret;
  178. int i;
  179. for (i = 0; i < ARRAY_SIZE(bmg160_samp_freq_table); ++i) {
  180. if (bmg160_samp_freq_table[i].filter == val)
  181. break;
  182. }
  183. ret = regmap_write(data->regmap, BMG160_REG_PMU_BW,
  184. bmg160_samp_freq_table[i].bw_bits);
  185. if (ret < 0) {
  186. dev_err(dev, "Error writing reg_pmu_bw\n");
  187. return ret;
  188. }
  189. return 0;
  190. }
  191. static int bmg160_chip_init(struct bmg160_data *data)
  192. {
  193. struct device *dev = regmap_get_device(data->regmap);
  194. int ret;
  195. unsigned int val;
  196. /*
  197. * Reset chip to get it in a known good state. A delay of 30ms after
  198. * reset is required according to the datasheet.
  199. */
  200. regmap_write(data->regmap, BMG160_GYRO_REG_RESET,
  201. BMG160_GYRO_RESET_VAL);
  202. usleep_range(30000, 30700);
  203. ret = regmap_read(data->regmap, BMG160_REG_CHIP_ID, &val);
  204. if (ret < 0) {
  205. dev_err(dev, "Error reading reg_chip_id\n");
  206. return ret;
  207. }
  208. dev_dbg(dev, "Chip Id %x\n", val);
  209. if (val != BMG160_CHIP_ID_VAL) {
  210. dev_err(dev, "invalid chip %x\n", val);
  211. return -ENODEV;
  212. }
  213. ret = bmg160_set_mode(data, BMG160_MODE_NORMAL);
  214. if (ret < 0)
  215. return ret;
  216. /* Wait upto 500 ms to be ready after changing mode */
  217. usleep_range(500, 1000);
  218. /* Set Bandwidth */
  219. ret = bmg160_set_bw(data, BMG160_DEF_BW);
  220. if (ret < 0)
  221. return ret;
  222. /* Set Default Range */
  223. ret = regmap_write(data->regmap, BMG160_REG_RANGE, BMG160_RANGE_500DPS);
  224. if (ret < 0) {
  225. dev_err(dev, "Error writing reg_range\n");
  226. return ret;
  227. }
  228. data->dps_range = BMG160_RANGE_500DPS;
  229. ret = regmap_read(data->regmap, BMG160_REG_SLOPE_THRES, &val);
  230. if (ret < 0) {
  231. dev_err(dev, "Error reading reg_slope_thres\n");
  232. return ret;
  233. }
  234. data->slope_thres = val;
  235. /* Set default interrupt mode */
  236. ret = regmap_update_bits(data->regmap, BMG160_REG_INT_EN_1,
  237. BMG160_INT1_BIT_OD, 0);
  238. if (ret < 0) {
  239. dev_err(dev, "Error updating bits in reg_int_en_1\n");
  240. return ret;
  241. }
  242. ret = regmap_write(data->regmap, BMG160_REG_INT_RST_LATCH,
  243. BMG160_INT_MODE_LATCH_INT |
  244. BMG160_INT_MODE_LATCH_RESET);
  245. if (ret < 0) {
  246. dev_err(dev,
  247. "Error writing reg_motion_intr\n");
  248. return ret;
  249. }
  250. return 0;
  251. }
  252. static int bmg160_set_power_state(struct bmg160_data *data, bool on)
  253. {
  254. #ifdef CONFIG_PM
  255. struct device *dev = regmap_get_device(data->regmap);
  256. int ret;
  257. if (on)
  258. ret = pm_runtime_get_sync(dev);
  259. else {
  260. pm_runtime_mark_last_busy(dev);
  261. ret = pm_runtime_put_autosuspend(dev);
  262. }
  263. if (ret < 0) {
  264. dev_err(dev, "Failed: bmg160_set_power_state for %d\n", on);
  265. if (on)
  266. pm_runtime_put_noidle(dev);
  267. return ret;
  268. }
  269. #endif
  270. return 0;
  271. }
  272. static int bmg160_setup_any_motion_interrupt(struct bmg160_data *data,
  273. bool status)
  274. {
  275. struct device *dev = regmap_get_device(data->regmap);
  276. int ret;
  277. /* Enable/Disable INT_MAP0 mapping */
  278. ret = regmap_update_bits(data->regmap, BMG160_REG_INT_MAP_0,
  279. BMG160_INT_MAP_0_BIT_ANY,
  280. (status ? BMG160_INT_MAP_0_BIT_ANY : 0));
  281. if (ret < 0) {
  282. dev_err(dev, "Error updating bits reg_int_map0\n");
  283. return ret;
  284. }
  285. /* Enable/Disable slope interrupts */
  286. if (status) {
  287. /* Update slope thres */
  288. ret = regmap_write(data->regmap, BMG160_REG_SLOPE_THRES,
  289. data->slope_thres);
  290. if (ret < 0) {
  291. dev_err(dev, "Error writing reg_slope_thres\n");
  292. return ret;
  293. }
  294. ret = regmap_write(data->regmap, BMG160_REG_MOTION_INTR,
  295. BMG160_INT_MOTION_X | BMG160_INT_MOTION_Y |
  296. BMG160_INT_MOTION_Z);
  297. if (ret < 0) {
  298. dev_err(dev, "Error writing reg_motion_intr\n");
  299. return ret;
  300. }
  301. /*
  302. * New data interrupt is always non-latched,
  303. * which will have higher priority, so no need
  304. * to set latched mode, we will be flooded anyway with INTR
  305. */
  306. if (!data->dready_trigger_on) {
  307. ret = regmap_write(data->regmap,
  308. BMG160_REG_INT_RST_LATCH,
  309. BMG160_INT_MODE_LATCH_INT |
  310. BMG160_INT_MODE_LATCH_RESET);
  311. if (ret < 0) {
  312. dev_err(dev, "Error writing reg_rst_latch\n");
  313. return ret;
  314. }
  315. }
  316. ret = regmap_write(data->regmap, BMG160_REG_INT_EN_0,
  317. BMG160_DATA_ENABLE_INT);
  318. } else {
  319. ret = regmap_write(data->regmap, BMG160_REG_INT_EN_0, 0);
  320. }
  321. if (ret < 0) {
  322. dev_err(dev, "Error writing reg_int_en0\n");
  323. return ret;
  324. }
  325. return 0;
  326. }
  327. static int bmg160_setup_new_data_interrupt(struct bmg160_data *data,
  328. bool status)
  329. {
  330. struct device *dev = regmap_get_device(data->regmap);
  331. int ret;
  332. /* Enable/Disable INT_MAP1 mapping */
  333. ret = regmap_update_bits(data->regmap, BMG160_REG_INT_MAP_1,
  334. BMG160_INT_MAP_1_BIT_NEW_DATA,
  335. (status ? BMG160_INT_MAP_1_BIT_NEW_DATA : 0));
  336. if (ret < 0) {
  337. dev_err(dev, "Error updating bits in reg_int_map1\n");
  338. return ret;
  339. }
  340. if (status) {
  341. ret = regmap_write(data->regmap, BMG160_REG_INT_RST_LATCH,
  342. BMG160_INT_MODE_NON_LATCH_INT |
  343. BMG160_INT_MODE_LATCH_RESET);
  344. if (ret < 0) {
  345. dev_err(dev, "Error writing reg_rst_latch\n");
  346. return ret;
  347. }
  348. ret = regmap_write(data->regmap, BMG160_REG_INT_EN_0,
  349. BMG160_DATA_ENABLE_INT);
  350. } else {
  351. /* Restore interrupt mode */
  352. ret = regmap_write(data->regmap, BMG160_REG_INT_RST_LATCH,
  353. BMG160_INT_MODE_LATCH_INT |
  354. BMG160_INT_MODE_LATCH_RESET);
  355. if (ret < 0) {
  356. dev_err(dev, "Error writing reg_rst_latch\n");
  357. return ret;
  358. }
  359. ret = regmap_write(data->regmap, BMG160_REG_INT_EN_0, 0);
  360. }
  361. if (ret < 0) {
  362. dev_err(dev, "Error writing reg_int_en0\n");
  363. return ret;
  364. }
  365. return 0;
  366. }
  367. static int bmg160_get_bw(struct bmg160_data *data, int *val)
  368. {
  369. struct device *dev = regmap_get_device(data->regmap);
  370. int i;
  371. unsigned int bw_bits;
  372. int ret;
  373. ret = regmap_read(data->regmap, BMG160_REG_PMU_BW, &bw_bits);
  374. if (ret < 0) {
  375. dev_err(dev, "Error reading reg_pmu_bw\n");
  376. return ret;
  377. }
  378. /* Ignore the readonly reserved bit. */
  379. bw_bits &= ~BMG160_REG_PMU_BW_RES;
  380. for (i = 0; i < ARRAY_SIZE(bmg160_samp_freq_table); ++i) {
  381. if (bmg160_samp_freq_table[i].bw_bits == bw_bits) {
  382. *val = bmg160_samp_freq_table[i].odr;
  383. return IIO_VAL_INT;
  384. }
  385. }
  386. return -EINVAL;
  387. }
  388. static int bmg160_set_scale(struct bmg160_data *data, int val)
  389. {
  390. struct device *dev = regmap_get_device(data->regmap);
  391. int ret, i;
  392. for (i = 0; i < ARRAY_SIZE(bmg160_scale_table); ++i) {
  393. if (bmg160_scale_table[i].scale == val) {
  394. ret = regmap_write(data->regmap, BMG160_REG_RANGE,
  395. bmg160_scale_table[i].dps_range);
  396. if (ret < 0) {
  397. dev_err(dev, "Error writing reg_range\n");
  398. return ret;
  399. }
  400. data->dps_range = bmg160_scale_table[i].dps_range;
  401. return 0;
  402. }
  403. }
  404. return -EINVAL;
  405. }
  406. static int bmg160_get_temp(struct bmg160_data *data, int *val)
  407. {
  408. struct device *dev = regmap_get_device(data->regmap);
  409. int ret;
  410. unsigned int raw_val;
  411. mutex_lock(&data->mutex);
  412. ret = bmg160_set_power_state(data, true);
  413. if (ret < 0) {
  414. mutex_unlock(&data->mutex);
  415. return ret;
  416. }
  417. ret = regmap_read(data->regmap, BMG160_REG_TEMP, &raw_val);
  418. if (ret < 0) {
  419. dev_err(dev, "Error reading reg_temp\n");
  420. bmg160_set_power_state(data, false);
  421. mutex_unlock(&data->mutex);
  422. return ret;
  423. }
  424. *val = sign_extend32(raw_val, 7);
  425. ret = bmg160_set_power_state(data, false);
  426. mutex_unlock(&data->mutex);
  427. if (ret < 0)
  428. return ret;
  429. return IIO_VAL_INT;
  430. }
  431. static int bmg160_get_axis(struct bmg160_data *data, int axis, int *val)
  432. {
  433. struct device *dev = regmap_get_device(data->regmap);
  434. int ret;
  435. __le16 raw_val;
  436. mutex_lock(&data->mutex);
  437. ret = bmg160_set_power_state(data, true);
  438. if (ret < 0) {
  439. mutex_unlock(&data->mutex);
  440. return ret;
  441. }
  442. ret = regmap_bulk_read(data->regmap, BMG160_AXIS_TO_REG(axis), &raw_val,
  443. sizeof(raw_val));
  444. if (ret < 0) {
  445. dev_err(dev, "Error reading axis %d\n", axis);
  446. bmg160_set_power_state(data, false);
  447. mutex_unlock(&data->mutex);
  448. return ret;
  449. }
  450. *val = sign_extend32(le16_to_cpu(raw_val), 15);
  451. ret = bmg160_set_power_state(data, false);
  452. mutex_unlock(&data->mutex);
  453. if (ret < 0)
  454. return ret;
  455. return IIO_VAL_INT;
  456. }
  457. static int bmg160_read_raw(struct iio_dev *indio_dev,
  458. struct iio_chan_spec const *chan,
  459. int *val, int *val2, long mask)
  460. {
  461. struct bmg160_data *data = iio_priv(indio_dev);
  462. int ret;
  463. switch (mask) {
  464. case IIO_CHAN_INFO_RAW:
  465. switch (chan->type) {
  466. case IIO_TEMP:
  467. return bmg160_get_temp(data, val);
  468. case IIO_ANGL_VEL:
  469. if (iio_buffer_enabled(indio_dev))
  470. return -EBUSY;
  471. else
  472. return bmg160_get_axis(data, chan->scan_index,
  473. val);
  474. default:
  475. return -EINVAL;
  476. }
  477. case IIO_CHAN_INFO_OFFSET:
  478. if (chan->type == IIO_TEMP) {
  479. *val = BMG160_TEMP_CENTER_VAL;
  480. return IIO_VAL_INT;
  481. } else
  482. return -EINVAL;
  483. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  484. return bmg160_get_filter(data, val);
  485. case IIO_CHAN_INFO_SCALE:
  486. *val = 0;
  487. switch (chan->type) {
  488. case IIO_TEMP:
  489. *val2 = 500000;
  490. return IIO_VAL_INT_PLUS_MICRO;
  491. case IIO_ANGL_VEL:
  492. {
  493. int i;
  494. for (i = 0; i < ARRAY_SIZE(bmg160_scale_table); ++i) {
  495. if (bmg160_scale_table[i].dps_range ==
  496. data->dps_range) {
  497. *val2 = bmg160_scale_table[i].scale;
  498. return IIO_VAL_INT_PLUS_MICRO;
  499. }
  500. }
  501. return -EINVAL;
  502. }
  503. default:
  504. return -EINVAL;
  505. }
  506. case IIO_CHAN_INFO_SAMP_FREQ:
  507. *val2 = 0;
  508. mutex_lock(&data->mutex);
  509. ret = bmg160_get_bw(data, val);
  510. mutex_unlock(&data->mutex);
  511. return ret;
  512. default:
  513. return -EINVAL;
  514. }
  515. }
  516. static int bmg160_write_raw(struct iio_dev *indio_dev,
  517. struct iio_chan_spec const *chan,
  518. int val, int val2, long mask)
  519. {
  520. struct bmg160_data *data = iio_priv(indio_dev);
  521. int ret;
  522. switch (mask) {
  523. case IIO_CHAN_INFO_SAMP_FREQ:
  524. mutex_lock(&data->mutex);
  525. /*
  526. * Section 4.2 of spec
  527. * In suspend mode, the only supported operations are reading
  528. * registers as well as writing to the (0x14) softreset
  529. * register. Since we will be in suspend mode by default, change
  530. * mode to power on for other writes.
  531. */
  532. ret = bmg160_set_power_state(data, true);
  533. if (ret < 0) {
  534. mutex_unlock(&data->mutex);
  535. return ret;
  536. }
  537. ret = bmg160_set_bw(data, val);
  538. if (ret < 0) {
  539. bmg160_set_power_state(data, false);
  540. mutex_unlock(&data->mutex);
  541. return ret;
  542. }
  543. ret = bmg160_set_power_state(data, false);
  544. mutex_unlock(&data->mutex);
  545. return ret;
  546. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  547. if (val2)
  548. return -EINVAL;
  549. mutex_lock(&data->mutex);
  550. ret = bmg160_set_power_state(data, true);
  551. if (ret < 0) {
  552. bmg160_set_power_state(data, false);
  553. mutex_unlock(&data->mutex);
  554. return ret;
  555. }
  556. ret = bmg160_set_filter(data, val);
  557. if (ret < 0) {
  558. bmg160_set_power_state(data, false);
  559. mutex_unlock(&data->mutex);
  560. return ret;
  561. }
  562. ret = bmg160_set_power_state(data, false);
  563. mutex_unlock(&data->mutex);
  564. return ret;
  565. case IIO_CHAN_INFO_SCALE:
  566. if (val)
  567. return -EINVAL;
  568. mutex_lock(&data->mutex);
  569. /* Refer to comments above for the suspend mode ops */
  570. ret = bmg160_set_power_state(data, true);
  571. if (ret < 0) {
  572. mutex_unlock(&data->mutex);
  573. return ret;
  574. }
  575. ret = bmg160_set_scale(data, val2);
  576. if (ret < 0) {
  577. bmg160_set_power_state(data, false);
  578. mutex_unlock(&data->mutex);
  579. return ret;
  580. }
  581. ret = bmg160_set_power_state(data, false);
  582. mutex_unlock(&data->mutex);
  583. return ret;
  584. default:
  585. return -EINVAL;
  586. }
  587. return -EINVAL;
  588. }
  589. static int bmg160_read_event(struct iio_dev *indio_dev,
  590. const struct iio_chan_spec *chan,
  591. enum iio_event_type type,
  592. enum iio_event_direction dir,
  593. enum iio_event_info info,
  594. int *val, int *val2)
  595. {
  596. struct bmg160_data *data = iio_priv(indio_dev);
  597. *val2 = 0;
  598. switch (info) {
  599. case IIO_EV_INFO_VALUE:
  600. *val = data->slope_thres & BMG160_SLOPE_THRES_MASK;
  601. break;
  602. default:
  603. return -EINVAL;
  604. }
  605. return IIO_VAL_INT;
  606. }
  607. static int bmg160_write_event(struct iio_dev *indio_dev,
  608. const struct iio_chan_spec *chan,
  609. enum iio_event_type type,
  610. enum iio_event_direction dir,
  611. enum iio_event_info info,
  612. int val, int val2)
  613. {
  614. struct bmg160_data *data = iio_priv(indio_dev);
  615. switch (info) {
  616. case IIO_EV_INFO_VALUE:
  617. if (data->ev_enable_state)
  618. return -EBUSY;
  619. data->slope_thres &= ~BMG160_SLOPE_THRES_MASK;
  620. data->slope_thres |= (val & BMG160_SLOPE_THRES_MASK);
  621. break;
  622. default:
  623. return -EINVAL;
  624. }
  625. return 0;
  626. }
  627. static int bmg160_read_event_config(struct iio_dev *indio_dev,
  628. const struct iio_chan_spec *chan,
  629. enum iio_event_type type,
  630. enum iio_event_direction dir)
  631. {
  632. struct bmg160_data *data = iio_priv(indio_dev);
  633. return data->ev_enable_state;
  634. }
  635. static int bmg160_write_event_config(struct iio_dev *indio_dev,
  636. const struct iio_chan_spec *chan,
  637. enum iio_event_type type,
  638. enum iio_event_direction dir,
  639. int state)
  640. {
  641. struct bmg160_data *data = iio_priv(indio_dev);
  642. int ret;
  643. if (state && data->ev_enable_state)
  644. return 0;
  645. mutex_lock(&data->mutex);
  646. if (!state && data->motion_trigger_on) {
  647. data->ev_enable_state = 0;
  648. mutex_unlock(&data->mutex);
  649. return 0;
  650. }
  651. /*
  652. * We will expect the enable and disable to do operation in
  653. * in reverse order. This will happen here anyway as our
  654. * resume operation uses sync mode runtime pm calls, the
  655. * suspend operation will be delayed by autosuspend delay
  656. * So the disable operation will still happen in reverse of
  657. * enable operation. When runtime pm is disabled the mode
  658. * is always on so sequence doesn't matter
  659. */
  660. ret = bmg160_set_power_state(data, state);
  661. if (ret < 0) {
  662. mutex_unlock(&data->mutex);
  663. return ret;
  664. }
  665. ret = bmg160_setup_any_motion_interrupt(data, state);
  666. if (ret < 0) {
  667. bmg160_set_power_state(data, false);
  668. mutex_unlock(&data->mutex);
  669. return ret;
  670. }
  671. data->ev_enable_state = state;
  672. mutex_unlock(&data->mutex);
  673. return 0;
  674. }
  675. static IIO_CONST_ATTR_SAMP_FREQ_AVAIL("100 200 400 1000 2000");
  676. static IIO_CONST_ATTR(in_anglvel_scale_available,
  677. "0.001065 0.000532 0.000266 0.000133 0.000066");
  678. static struct attribute *bmg160_attributes[] = {
  679. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  680. &iio_const_attr_in_anglvel_scale_available.dev_attr.attr,
  681. NULL,
  682. };
  683. static const struct attribute_group bmg160_attrs_group = {
  684. .attrs = bmg160_attributes,
  685. };
  686. static const struct iio_event_spec bmg160_event = {
  687. .type = IIO_EV_TYPE_ROC,
  688. .dir = IIO_EV_DIR_EITHER,
  689. .mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
  690. BIT(IIO_EV_INFO_ENABLE)
  691. };
  692. #define BMG160_CHANNEL(_axis) { \
  693. .type = IIO_ANGL_VEL, \
  694. .modified = 1, \
  695. .channel2 = IIO_MOD_##_axis, \
  696. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  697. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  698. BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  699. BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \
  700. .scan_index = AXIS_##_axis, \
  701. .scan_type = { \
  702. .sign = 's', \
  703. .realbits = 16, \
  704. .storagebits = 16, \
  705. .endianness = IIO_LE, \
  706. }, \
  707. .event_spec = &bmg160_event, \
  708. .num_event_specs = 1 \
  709. }
  710. static const struct iio_chan_spec bmg160_channels[] = {
  711. {
  712. .type = IIO_TEMP,
  713. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  714. BIT(IIO_CHAN_INFO_SCALE) |
  715. BIT(IIO_CHAN_INFO_OFFSET),
  716. .scan_index = -1,
  717. },
  718. BMG160_CHANNEL(X),
  719. BMG160_CHANNEL(Y),
  720. BMG160_CHANNEL(Z),
  721. IIO_CHAN_SOFT_TIMESTAMP(3),
  722. };
  723. static const struct iio_info bmg160_info = {
  724. .attrs = &bmg160_attrs_group,
  725. .read_raw = bmg160_read_raw,
  726. .write_raw = bmg160_write_raw,
  727. .read_event_value = bmg160_read_event,
  728. .write_event_value = bmg160_write_event,
  729. .write_event_config = bmg160_write_event_config,
  730. .read_event_config = bmg160_read_event_config,
  731. .driver_module = THIS_MODULE,
  732. };
  733. static const unsigned long bmg160_accel_scan_masks[] = {
  734. BIT(AXIS_X) | BIT(AXIS_Y) | BIT(AXIS_Z),
  735. 0};
  736. static irqreturn_t bmg160_trigger_handler(int irq, void *p)
  737. {
  738. struct iio_poll_func *pf = p;
  739. struct iio_dev *indio_dev = pf->indio_dev;
  740. struct bmg160_data *data = iio_priv(indio_dev);
  741. int ret;
  742. mutex_lock(&data->mutex);
  743. ret = regmap_bulk_read(data->regmap, BMG160_REG_XOUT_L,
  744. data->buffer, AXIS_MAX * 2);
  745. mutex_unlock(&data->mutex);
  746. if (ret < 0)
  747. goto err;
  748. iio_push_to_buffers_with_timestamp(indio_dev, data->buffer,
  749. pf->timestamp);
  750. err:
  751. iio_trigger_notify_done(indio_dev->trig);
  752. return IRQ_HANDLED;
  753. }
  754. static int bmg160_trig_try_reen(struct iio_trigger *trig)
  755. {
  756. struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
  757. struct bmg160_data *data = iio_priv(indio_dev);
  758. struct device *dev = regmap_get_device(data->regmap);
  759. int ret;
  760. /* new data interrupts don't need ack */
  761. if (data->dready_trigger_on)
  762. return 0;
  763. /* Set latched mode interrupt and clear any latched interrupt */
  764. ret = regmap_write(data->regmap, BMG160_REG_INT_RST_LATCH,
  765. BMG160_INT_MODE_LATCH_INT |
  766. BMG160_INT_MODE_LATCH_RESET);
  767. if (ret < 0) {
  768. dev_err(dev, "Error writing reg_rst_latch\n");
  769. return ret;
  770. }
  771. return 0;
  772. }
  773. static int bmg160_data_rdy_trigger_set_state(struct iio_trigger *trig,
  774. bool state)
  775. {
  776. struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
  777. struct bmg160_data *data = iio_priv(indio_dev);
  778. int ret;
  779. mutex_lock(&data->mutex);
  780. if (!state && data->ev_enable_state && data->motion_trigger_on) {
  781. data->motion_trigger_on = false;
  782. mutex_unlock(&data->mutex);
  783. return 0;
  784. }
  785. /*
  786. * Refer to comment in bmg160_write_event_config for
  787. * enable/disable operation order
  788. */
  789. ret = bmg160_set_power_state(data, state);
  790. if (ret < 0) {
  791. mutex_unlock(&data->mutex);
  792. return ret;
  793. }
  794. if (data->motion_trig == trig)
  795. ret = bmg160_setup_any_motion_interrupt(data, state);
  796. else
  797. ret = bmg160_setup_new_data_interrupt(data, state);
  798. if (ret < 0) {
  799. bmg160_set_power_state(data, false);
  800. mutex_unlock(&data->mutex);
  801. return ret;
  802. }
  803. if (data->motion_trig == trig)
  804. data->motion_trigger_on = state;
  805. else
  806. data->dready_trigger_on = state;
  807. mutex_unlock(&data->mutex);
  808. return 0;
  809. }
  810. static const struct iio_trigger_ops bmg160_trigger_ops = {
  811. .set_trigger_state = bmg160_data_rdy_trigger_set_state,
  812. .try_reenable = bmg160_trig_try_reen,
  813. .owner = THIS_MODULE,
  814. };
  815. static irqreturn_t bmg160_event_handler(int irq, void *private)
  816. {
  817. struct iio_dev *indio_dev = private;
  818. struct bmg160_data *data = iio_priv(indio_dev);
  819. struct device *dev = regmap_get_device(data->regmap);
  820. int ret;
  821. int dir;
  822. unsigned int val;
  823. ret = regmap_read(data->regmap, BMG160_REG_INT_STATUS_2, &val);
  824. if (ret < 0) {
  825. dev_err(dev, "Error reading reg_int_status2\n");
  826. goto ack_intr_status;
  827. }
  828. if (val & 0x08)
  829. dir = IIO_EV_DIR_RISING;
  830. else
  831. dir = IIO_EV_DIR_FALLING;
  832. if (val & BMG160_ANY_MOTION_BIT_X)
  833. iio_push_event(indio_dev, IIO_MOD_EVENT_CODE(IIO_ANGL_VEL,
  834. 0,
  835. IIO_MOD_X,
  836. IIO_EV_TYPE_ROC,
  837. dir),
  838. iio_get_time_ns(indio_dev));
  839. if (val & BMG160_ANY_MOTION_BIT_Y)
  840. iio_push_event(indio_dev, IIO_MOD_EVENT_CODE(IIO_ANGL_VEL,
  841. 0,
  842. IIO_MOD_Y,
  843. IIO_EV_TYPE_ROC,
  844. dir),
  845. iio_get_time_ns(indio_dev));
  846. if (val & BMG160_ANY_MOTION_BIT_Z)
  847. iio_push_event(indio_dev, IIO_MOD_EVENT_CODE(IIO_ANGL_VEL,
  848. 0,
  849. IIO_MOD_Z,
  850. IIO_EV_TYPE_ROC,
  851. dir),
  852. iio_get_time_ns(indio_dev));
  853. ack_intr_status:
  854. if (!data->dready_trigger_on) {
  855. ret = regmap_write(data->regmap, BMG160_REG_INT_RST_LATCH,
  856. BMG160_INT_MODE_LATCH_INT |
  857. BMG160_INT_MODE_LATCH_RESET);
  858. if (ret < 0)
  859. dev_err(dev, "Error writing reg_rst_latch\n");
  860. }
  861. return IRQ_HANDLED;
  862. }
  863. static irqreturn_t bmg160_data_rdy_trig_poll(int irq, void *private)
  864. {
  865. struct iio_dev *indio_dev = private;
  866. struct bmg160_data *data = iio_priv(indio_dev);
  867. if (data->dready_trigger_on)
  868. iio_trigger_poll(data->dready_trig);
  869. else if (data->motion_trigger_on)
  870. iio_trigger_poll(data->motion_trig);
  871. if (data->ev_enable_state)
  872. return IRQ_WAKE_THREAD;
  873. else
  874. return IRQ_HANDLED;
  875. }
  876. static int bmg160_buffer_preenable(struct iio_dev *indio_dev)
  877. {
  878. struct bmg160_data *data = iio_priv(indio_dev);
  879. return bmg160_set_power_state(data, true);
  880. }
  881. static int bmg160_buffer_postdisable(struct iio_dev *indio_dev)
  882. {
  883. struct bmg160_data *data = iio_priv(indio_dev);
  884. return bmg160_set_power_state(data, false);
  885. }
  886. static const struct iio_buffer_setup_ops bmg160_buffer_setup_ops = {
  887. .preenable = bmg160_buffer_preenable,
  888. .postenable = iio_triggered_buffer_postenable,
  889. .predisable = iio_triggered_buffer_predisable,
  890. .postdisable = bmg160_buffer_postdisable,
  891. };
  892. static const char *bmg160_match_acpi_device(struct device *dev)
  893. {
  894. const struct acpi_device_id *id;
  895. id = acpi_match_device(dev->driver->acpi_match_table, dev);
  896. if (!id)
  897. return NULL;
  898. return dev_name(dev);
  899. }
  900. int bmg160_core_probe(struct device *dev, struct regmap *regmap, int irq,
  901. const char *name)
  902. {
  903. struct bmg160_data *data;
  904. struct iio_dev *indio_dev;
  905. int ret;
  906. indio_dev = devm_iio_device_alloc(dev, sizeof(*data));
  907. if (!indio_dev)
  908. return -ENOMEM;
  909. data = iio_priv(indio_dev);
  910. dev_set_drvdata(dev, indio_dev);
  911. data->irq = irq;
  912. data->regmap = regmap;
  913. ret = bmg160_chip_init(data);
  914. if (ret < 0)
  915. return ret;
  916. mutex_init(&data->mutex);
  917. if (ACPI_HANDLE(dev))
  918. name = bmg160_match_acpi_device(dev);
  919. indio_dev->dev.parent = dev;
  920. indio_dev->channels = bmg160_channels;
  921. indio_dev->num_channels = ARRAY_SIZE(bmg160_channels);
  922. indio_dev->name = name;
  923. indio_dev->available_scan_masks = bmg160_accel_scan_masks;
  924. indio_dev->modes = INDIO_DIRECT_MODE;
  925. indio_dev->info = &bmg160_info;
  926. if (data->irq > 0) {
  927. ret = devm_request_threaded_irq(dev,
  928. data->irq,
  929. bmg160_data_rdy_trig_poll,
  930. bmg160_event_handler,
  931. IRQF_TRIGGER_RISING,
  932. BMG160_IRQ_NAME,
  933. indio_dev);
  934. if (ret)
  935. return ret;
  936. data->dready_trig = devm_iio_trigger_alloc(dev,
  937. "%s-dev%d",
  938. indio_dev->name,
  939. indio_dev->id);
  940. if (!data->dready_trig)
  941. return -ENOMEM;
  942. data->motion_trig = devm_iio_trigger_alloc(dev,
  943. "%s-any-motion-dev%d",
  944. indio_dev->name,
  945. indio_dev->id);
  946. if (!data->motion_trig)
  947. return -ENOMEM;
  948. data->dready_trig->dev.parent = dev;
  949. data->dready_trig->ops = &bmg160_trigger_ops;
  950. iio_trigger_set_drvdata(data->dready_trig, indio_dev);
  951. ret = iio_trigger_register(data->dready_trig);
  952. if (ret)
  953. return ret;
  954. data->motion_trig->dev.parent = dev;
  955. data->motion_trig->ops = &bmg160_trigger_ops;
  956. iio_trigger_set_drvdata(data->motion_trig, indio_dev);
  957. ret = iio_trigger_register(data->motion_trig);
  958. if (ret) {
  959. data->motion_trig = NULL;
  960. goto err_trigger_unregister;
  961. }
  962. }
  963. ret = iio_triggered_buffer_setup(indio_dev,
  964. iio_pollfunc_store_time,
  965. bmg160_trigger_handler,
  966. &bmg160_buffer_setup_ops);
  967. if (ret < 0) {
  968. dev_err(dev,
  969. "iio triggered buffer setup failed\n");
  970. goto err_trigger_unregister;
  971. }
  972. ret = pm_runtime_set_active(dev);
  973. if (ret)
  974. goto err_buffer_cleanup;
  975. pm_runtime_enable(dev);
  976. pm_runtime_set_autosuspend_delay(dev,
  977. BMG160_AUTO_SUSPEND_DELAY_MS);
  978. pm_runtime_use_autosuspend(dev);
  979. ret = iio_device_register(indio_dev);
  980. if (ret < 0) {
  981. dev_err(dev, "unable to register iio device\n");
  982. goto err_buffer_cleanup;
  983. }
  984. return 0;
  985. err_buffer_cleanup:
  986. iio_triggered_buffer_cleanup(indio_dev);
  987. err_trigger_unregister:
  988. if (data->dready_trig)
  989. iio_trigger_unregister(data->dready_trig);
  990. if (data->motion_trig)
  991. iio_trigger_unregister(data->motion_trig);
  992. return ret;
  993. }
  994. EXPORT_SYMBOL_GPL(bmg160_core_probe);
  995. void bmg160_core_remove(struct device *dev)
  996. {
  997. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  998. struct bmg160_data *data = iio_priv(indio_dev);
  999. iio_device_unregister(indio_dev);
  1000. pm_runtime_disable(dev);
  1001. pm_runtime_set_suspended(dev);
  1002. pm_runtime_put_noidle(dev);
  1003. iio_triggered_buffer_cleanup(indio_dev);
  1004. if (data->dready_trig) {
  1005. iio_trigger_unregister(data->dready_trig);
  1006. iio_trigger_unregister(data->motion_trig);
  1007. }
  1008. mutex_lock(&data->mutex);
  1009. bmg160_set_mode(data, BMG160_MODE_DEEP_SUSPEND);
  1010. mutex_unlock(&data->mutex);
  1011. }
  1012. EXPORT_SYMBOL_GPL(bmg160_core_remove);
  1013. #ifdef CONFIG_PM_SLEEP
  1014. static int bmg160_suspend(struct device *dev)
  1015. {
  1016. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  1017. struct bmg160_data *data = iio_priv(indio_dev);
  1018. mutex_lock(&data->mutex);
  1019. bmg160_set_mode(data, BMG160_MODE_SUSPEND);
  1020. mutex_unlock(&data->mutex);
  1021. return 0;
  1022. }
  1023. static int bmg160_resume(struct device *dev)
  1024. {
  1025. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  1026. struct bmg160_data *data = iio_priv(indio_dev);
  1027. mutex_lock(&data->mutex);
  1028. if (data->dready_trigger_on || data->motion_trigger_on ||
  1029. data->ev_enable_state)
  1030. bmg160_set_mode(data, BMG160_MODE_NORMAL);
  1031. mutex_unlock(&data->mutex);
  1032. return 0;
  1033. }
  1034. #endif
  1035. #ifdef CONFIG_PM
  1036. static int bmg160_runtime_suspend(struct device *dev)
  1037. {
  1038. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  1039. struct bmg160_data *data = iio_priv(indio_dev);
  1040. int ret;
  1041. ret = bmg160_set_mode(data, BMG160_MODE_SUSPEND);
  1042. if (ret < 0) {
  1043. dev_err(dev, "set mode failed\n");
  1044. return -EAGAIN;
  1045. }
  1046. return 0;
  1047. }
  1048. static int bmg160_runtime_resume(struct device *dev)
  1049. {
  1050. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  1051. struct bmg160_data *data = iio_priv(indio_dev);
  1052. int ret;
  1053. ret = bmg160_set_mode(data, BMG160_MODE_NORMAL);
  1054. if (ret < 0)
  1055. return ret;
  1056. msleep_interruptible(BMG160_MAX_STARTUP_TIME_MS);
  1057. return 0;
  1058. }
  1059. #endif
  1060. const struct dev_pm_ops bmg160_pm_ops = {
  1061. SET_SYSTEM_SLEEP_PM_OPS(bmg160_suspend, bmg160_resume)
  1062. SET_RUNTIME_PM_OPS(bmg160_runtime_suspend,
  1063. bmg160_runtime_resume, NULL)
  1064. };
  1065. EXPORT_SYMBOL_GPL(bmg160_pm_ops);
  1066. MODULE_AUTHOR("Srinivas Pandruvada <srinivas.pandruvada@linux.intel.com>");
  1067. MODULE_LICENSE("GPL v2");
  1068. MODULE_DESCRIPTION("BMG160 Gyro driver");