dss.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/gfp.h>
  35. #include <linux/sizes.h>
  36. #include <linux/mfd/syscon.h>
  37. #include <linux/regmap.h>
  38. #include <linux/of.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/suspend.h>
  41. #include <linux/component.h>
  42. #include "omapdss.h"
  43. #include "dss.h"
  44. #include "dss_features.h"
  45. #define DSS_SZ_REGS SZ_512
  46. struct dss_reg {
  47. u16 idx;
  48. };
  49. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  50. #define DSS_REVISION DSS_REG(0x0000)
  51. #define DSS_SYSCONFIG DSS_REG(0x0010)
  52. #define DSS_SYSSTATUS DSS_REG(0x0014)
  53. #define DSS_CONTROL DSS_REG(0x0040)
  54. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  55. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  56. #define DSS_SDI_STATUS DSS_REG(0x005C)
  57. #define REG_GET(idx, start, end) \
  58. FLD_GET(dss_read_reg(idx), start, end)
  59. #define REG_FLD_MOD(idx, val, start, end) \
  60. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  61. struct dss_features {
  62. u8 fck_div_max;
  63. u8 dss_fck_multiplier;
  64. const char *parent_clk_name;
  65. const enum omap_display_type *ports;
  66. int num_ports;
  67. int (*dpi_select_source)(int port, enum omap_channel channel);
  68. int (*select_lcd_source)(enum omap_channel channel,
  69. enum dss_clk_source clk_src);
  70. };
  71. static struct {
  72. struct platform_device *pdev;
  73. void __iomem *base;
  74. struct regmap *syscon_pll_ctrl;
  75. u32 syscon_pll_ctrl_offset;
  76. struct clk *parent_clk;
  77. struct clk *dss_clk;
  78. unsigned long dss_clk_rate;
  79. unsigned long cache_req_pck;
  80. unsigned long cache_prate;
  81. struct dispc_clock_info cache_dispc_cinfo;
  82. enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  83. enum dss_clk_source dispc_clk_source;
  84. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  85. bool ctx_valid;
  86. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  87. const struct dss_features *feat;
  88. struct dss_pll *video1_pll;
  89. struct dss_pll *video2_pll;
  90. } dss;
  91. static const char * const dss_generic_clk_source_names[] = {
  92. [DSS_CLK_SRC_FCK] = "FCK",
  93. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  94. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  95. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  96. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  97. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  98. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  99. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  100. };
  101. static bool dss_initialized;
  102. bool omapdss_is_initialized(void)
  103. {
  104. return dss_initialized;
  105. }
  106. EXPORT_SYMBOL(omapdss_is_initialized);
  107. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  108. {
  109. __raw_writel(val, dss.base + idx.idx);
  110. }
  111. static inline u32 dss_read_reg(const struct dss_reg idx)
  112. {
  113. return __raw_readl(dss.base + idx.idx);
  114. }
  115. #define SR(reg) \
  116. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  117. #define RR(reg) \
  118. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  119. static void dss_save_context(void)
  120. {
  121. DSSDBG("dss_save_context\n");
  122. SR(CONTROL);
  123. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  124. OMAP_DISPLAY_TYPE_SDI) {
  125. SR(SDI_CONTROL);
  126. SR(PLL_CONTROL);
  127. }
  128. dss.ctx_valid = true;
  129. DSSDBG("context saved\n");
  130. }
  131. static void dss_restore_context(void)
  132. {
  133. DSSDBG("dss_restore_context\n");
  134. if (!dss.ctx_valid)
  135. return;
  136. RR(CONTROL);
  137. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  138. OMAP_DISPLAY_TYPE_SDI) {
  139. RR(SDI_CONTROL);
  140. RR(PLL_CONTROL);
  141. }
  142. DSSDBG("context restored\n");
  143. }
  144. #undef SR
  145. #undef RR
  146. void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
  147. {
  148. unsigned shift;
  149. unsigned val;
  150. if (!dss.syscon_pll_ctrl)
  151. return;
  152. val = !enable;
  153. switch (pll_id) {
  154. case DSS_PLL_VIDEO1:
  155. shift = 0;
  156. break;
  157. case DSS_PLL_VIDEO2:
  158. shift = 1;
  159. break;
  160. case DSS_PLL_HDMI:
  161. shift = 2;
  162. break;
  163. default:
  164. DSSERR("illegal DSS PLL ID %d\n", pll_id);
  165. return;
  166. }
  167. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  168. 1 << shift, val << shift);
  169. }
  170. static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
  171. enum omap_channel channel)
  172. {
  173. unsigned shift, val;
  174. if (!dss.syscon_pll_ctrl)
  175. return -EINVAL;
  176. switch (channel) {
  177. case OMAP_DSS_CHANNEL_LCD:
  178. shift = 3;
  179. switch (clk_src) {
  180. case DSS_CLK_SRC_PLL1_1:
  181. val = 0; break;
  182. case DSS_CLK_SRC_HDMI_PLL:
  183. val = 1; break;
  184. default:
  185. DSSERR("error in PLL mux config for LCD\n");
  186. return -EINVAL;
  187. }
  188. break;
  189. case OMAP_DSS_CHANNEL_LCD2:
  190. shift = 5;
  191. switch (clk_src) {
  192. case DSS_CLK_SRC_PLL1_3:
  193. val = 0; break;
  194. case DSS_CLK_SRC_PLL2_3:
  195. val = 1; break;
  196. case DSS_CLK_SRC_HDMI_PLL:
  197. val = 2; break;
  198. default:
  199. DSSERR("error in PLL mux config for LCD2\n");
  200. return -EINVAL;
  201. }
  202. break;
  203. case OMAP_DSS_CHANNEL_LCD3:
  204. shift = 7;
  205. switch (clk_src) {
  206. case DSS_CLK_SRC_PLL2_1:
  207. val = 0; break;
  208. case DSS_CLK_SRC_PLL1_3:
  209. val = 1; break;
  210. case DSS_CLK_SRC_HDMI_PLL:
  211. val = 2; break;
  212. default:
  213. DSSERR("error in PLL mux config for LCD3\n");
  214. return -EINVAL;
  215. }
  216. break;
  217. default:
  218. DSSERR("error in PLL mux config\n");
  219. return -EINVAL;
  220. }
  221. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  222. 0x3 << shift, val << shift);
  223. return 0;
  224. }
  225. void dss_sdi_init(int datapairs)
  226. {
  227. u32 l;
  228. BUG_ON(datapairs > 3 || datapairs < 1);
  229. l = dss_read_reg(DSS_SDI_CONTROL);
  230. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  231. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  232. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  233. dss_write_reg(DSS_SDI_CONTROL, l);
  234. l = dss_read_reg(DSS_PLL_CONTROL);
  235. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  236. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  237. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  238. dss_write_reg(DSS_PLL_CONTROL, l);
  239. }
  240. int dss_sdi_enable(void)
  241. {
  242. unsigned long timeout;
  243. dispc_pck_free_enable(1);
  244. /* Reset SDI PLL */
  245. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  246. udelay(1); /* wait 2x PCLK */
  247. /* Lock SDI PLL */
  248. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  249. /* Waiting for PLL lock request to complete */
  250. timeout = jiffies + msecs_to_jiffies(500);
  251. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  252. if (time_after_eq(jiffies, timeout)) {
  253. DSSERR("PLL lock request timed out\n");
  254. goto err1;
  255. }
  256. }
  257. /* Clearing PLL_GO bit */
  258. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  259. /* Waiting for PLL to lock */
  260. timeout = jiffies + msecs_to_jiffies(500);
  261. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  262. if (time_after_eq(jiffies, timeout)) {
  263. DSSERR("PLL lock timed out\n");
  264. goto err1;
  265. }
  266. }
  267. dispc_lcd_enable_signal(1);
  268. /* Waiting for SDI reset to complete */
  269. timeout = jiffies + msecs_to_jiffies(500);
  270. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  271. if (time_after_eq(jiffies, timeout)) {
  272. DSSERR("SDI reset timed out\n");
  273. goto err2;
  274. }
  275. }
  276. return 0;
  277. err2:
  278. dispc_lcd_enable_signal(0);
  279. err1:
  280. /* Reset SDI PLL */
  281. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  282. dispc_pck_free_enable(0);
  283. return -ETIMEDOUT;
  284. }
  285. void dss_sdi_disable(void)
  286. {
  287. dispc_lcd_enable_signal(0);
  288. dispc_pck_free_enable(0);
  289. /* Reset SDI PLL */
  290. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  291. }
  292. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  293. {
  294. return dss_generic_clk_source_names[clk_src];
  295. }
  296. void dss_dump_clocks(struct seq_file *s)
  297. {
  298. const char *fclk_name;
  299. unsigned long fclk_rate;
  300. if (dss_runtime_get())
  301. return;
  302. seq_printf(s, "- DSS -\n");
  303. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  304. fclk_rate = clk_get_rate(dss.dss_clk);
  305. seq_printf(s, "%s = %lu\n",
  306. fclk_name,
  307. fclk_rate);
  308. dss_runtime_put();
  309. }
  310. static void dss_dump_regs(struct seq_file *s)
  311. {
  312. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  313. if (dss_runtime_get())
  314. return;
  315. DUMPREG(DSS_REVISION);
  316. DUMPREG(DSS_SYSCONFIG);
  317. DUMPREG(DSS_SYSSTATUS);
  318. DUMPREG(DSS_CONTROL);
  319. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  320. OMAP_DISPLAY_TYPE_SDI) {
  321. DUMPREG(DSS_SDI_CONTROL);
  322. DUMPREG(DSS_PLL_CONTROL);
  323. DUMPREG(DSS_SDI_STATUS);
  324. }
  325. dss_runtime_put();
  326. #undef DUMPREG
  327. }
  328. static int dss_get_channel_index(enum omap_channel channel)
  329. {
  330. switch (channel) {
  331. case OMAP_DSS_CHANNEL_LCD:
  332. return 0;
  333. case OMAP_DSS_CHANNEL_LCD2:
  334. return 1;
  335. case OMAP_DSS_CHANNEL_LCD3:
  336. return 2;
  337. default:
  338. WARN_ON(1);
  339. return 0;
  340. }
  341. }
  342. static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  343. {
  344. int b;
  345. u8 start, end;
  346. /*
  347. * We always use PRCM clock as the DISPC func clock, except on DSS3,
  348. * where we don't have separate DISPC and LCD clock sources.
  349. */
  350. if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
  351. clk_src != DSS_CLK_SRC_FCK))
  352. return;
  353. switch (clk_src) {
  354. case DSS_CLK_SRC_FCK:
  355. b = 0;
  356. break;
  357. case DSS_CLK_SRC_PLL1_1:
  358. b = 1;
  359. break;
  360. case DSS_CLK_SRC_PLL2_1:
  361. b = 2;
  362. break;
  363. default:
  364. BUG();
  365. return;
  366. }
  367. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  368. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  369. dss.dispc_clk_source = clk_src;
  370. }
  371. void dss_select_dsi_clk_source(int dsi_module,
  372. enum dss_clk_source clk_src)
  373. {
  374. int b, pos;
  375. switch (clk_src) {
  376. case DSS_CLK_SRC_FCK:
  377. b = 0;
  378. break;
  379. case DSS_CLK_SRC_PLL1_2:
  380. BUG_ON(dsi_module != 0);
  381. b = 1;
  382. break;
  383. case DSS_CLK_SRC_PLL2_2:
  384. BUG_ON(dsi_module != 1);
  385. b = 1;
  386. break;
  387. default:
  388. BUG();
  389. return;
  390. }
  391. pos = dsi_module == 0 ? 1 : 10;
  392. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  393. dss.dsi_clk_source[dsi_module] = clk_src;
  394. }
  395. static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
  396. enum dss_clk_source clk_src)
  397. {
  398. const u8 ctrl_bits[] = {
  399. [OMAP_DSS_CHANNEL_LCD] = 0,
  400. [OMAP_DSS_CHANNEL_LCD2] = 12,
  401. [OMAP_DSS_CHANNEL_LCD3] = 19,
  402. };
  403. u8 ctrl_bit = ctrl_bits[channel];
  404. int r;
  405. if (clk_src == DSS_CLK_SRC_FCK) {
  406. /* LCDx_CLK_SWITCH */
  407. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  408. return -EINVAL;
  409. }
  410. r = dss_ctrl_pll_set_control_mux(clk_src, channel);
  411. if (r)
  412. return r;
  413. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  414. return 0;
  415. }
  416. static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
  417. enum dss_clk_source clk_src)
  418. {
  419. const u8 ctrl_bits[] = {
  420. [OMAP_DSS_CHANNEL_LCD] = 0,
  421. [OMAP_DSS_CHANNEL_LCD2] = 12,
  422. [OMAP_DSS_CHANNEL_LCD3] = 19,
  423. };
  424. const enum dss_clk_source allowed_plls[] = {
  425. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  426. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
  427. [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
  428. };
  429. u8 ctrl_bit = ctrl_bits[channel];
  430. if (clk_src == DSS_CLK_SRC_FCK) {
  431. /* LCDx_CLK_SWITCH */
  432. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  433. return -EINVAL;
  434. }
  435. if (WARN_ON(allowed_plls[channel] != clk_src))
  436. return -EINVAL;
  437. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  438. return 0;
  439. }
  440. static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
  441. enum dss_clk_source clk_src)
  442. {
  443. const u8 ctrl_bits[] = {
  444. [OMAP_DSS_CHANNEL_LCD] = 0,
  445. [OMAP_DSS_CHANNEL_LCD2] = 12,
  446. };
  447. const enum dss_clk_source allowed_plls[] = {
  448. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  449. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
  450. };
  451. u8 ctrl_bit = ctrl_bits[channel];
  452. if (clk_src == DSS_CLK_SRC_FCK) {
  453. /* LCDx_CLK_SWITCH */
  454. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  455. return 0;
  456. }
  457. if (WARN_ON(allowed_plls[channel] != clk_src))
  458. return -EINVAL;
  459. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  460. return 0;
  461. }
  462. void dss_select_lcd_clk_source(enum omap_channel channel,
  463. enum dss_clk_source clk_src)
  464. {
  465. int idx = dss_get_channel_index(channel);
  466. int r;
  467. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  468. dss_select_dispc_clk_source(clk_src);
  469. dss.lcd_clk_source[idx] = clk_src;
  470. return;
  471. }
  472. r = dss.feat->select_lcd_source(channel, clk_src);
  473. if (r)
  474. return;
  475. dss.lcd_clk_source[idx] = clk_src;
  476. }
  477. enum dss_clk_source dss_get_dispc_clk_source(void)
  478. {
  479. return dss.dispc_clk_source;
  480. }
  481. enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  482. {
  483. return dss.dsi_clk_source[dsi_module];
  484. }
  485. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  486. {
  487. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  488. int idx = dss_get_channel_index(channel);
  489. return dss.lcd_clk_source[idx];
  490. } else {
  491. /* LCD_CLK source is the same as DISPC_FCLK source for
  492. * OMAP2 and OMAP3 */
  493. return dss.dispc_clk_source;
  494. }
  495. }
  496. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  497. dss_div_calc_func func, void *data)
  498. {
  499. int fckd, fckd_start, fckd_stop;
  500. unsigned long fck;
  501. unsigned long fck_hw_max;
  502. unsigned long fckd_hw_max;
  503. unsigned long prate;
  504. unsigned m;
  505. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  506. if (dss.parent_clk == NULL) {
  507. unsigned pckd;
  508. pckd = fck_hw_max / pck;
  509. fck = pck * pckd;
  510. fck = clk_round_rate(dss.dss_clk, fck);
  511. return func(fck, data);
  512. }
  513. fckd_hw_max = dss.feat->fck_div_max;
  514. m = dss.feat->dss_fck_multiplier;
  515. prate = clk_get_rate(dss.parent_clk);
  516. fck_min = fck_min ? fck_min : 1;
  517. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  518. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  519. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  520. fck = DIV_ROUND_UP(prate, fckd) * m;
  521. if (func(fck, data))
  522. return true;
  523. }
  524. return false;
  525. }
  526. int dss_set_fck_rate(unsigned long rate)
  527. {
  528. int r;
  529. DSSDBG("set fck to %lu\n", rate);
  530. r = clk_set_rate(dss.dss_clk, rate);
  531. if (r)
  532. return r;
  533. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  534. WARN_ONCE(dss.dss_clk_rate != rate,
  535. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  536. rate);
  537. return 0;
  538. }
  539. unsigned long dss_get_dispc_clk_rate(void)
  540. {
  541. return dss.dss_clk_rate;
  542. }
  543. static int dss_setup_default_clock(void)
  544. {
  545. unsigned long max_dss_fck, prate;
  546. unsigned long fck;
  547. unsigned fck_div;
  548. int r;
  549. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  550. if (dss.parent_clk == NULL) {
  551. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  552. } else {
  553. prate = clk_get_rate(dss.parent_clk);
  554. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  555. max_dss_fck);
  556. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  557. }
  558. r = dss_set_fck_rate(fck);
  559. if (r)
  560. return r;
  561. return 0;
  562. }
  563. void dss_set_venc_output(enum omap_dss_venc_type type)
  564. {
  565. int l = 0;
  566. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  567. l = 0;
  568. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  569. l = 1;
  570. else
  571. BUG();
  572. /* venc out selection. 0 = comp, 1 = svideo */
  573. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  574. }
  575. void dss_set_dac_pwrdn_bgz(bool enable)
  576. {
  577. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  578. }
  579. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  580. {
  581. enum omap_display_type dp;
  582. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  583. /* Complain about invalid selections */
  584. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  585. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  586. /* Select only if we have options */
  587. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  588. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  589. }
  590. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  591. {
  592. enum omap_display_type displays;
  593. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  594. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  595. return DSS_VENC_TV_CLK;
  596. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  597. return DSS_HDMI_M_PCLK;
  598. return REG_GET(DSS_CONTROL, 15, 15);
  599. }
  600. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  601. {
  602. if (channel != OMAP_DSS_CHANNEL_LCD)
  603. return -EINVAL;
  604. return 0;
  605. }
  606. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  607. {
  608. int val;
  609. switch (channel) {
  610. case OMAP_DSS_CHANNEL_LCD2:
  611. val = 0;
  612. break;
  613. case OMAP_DSS_CHANNEL_DIGIT:
  614. val = 1;
  615. break;
  616. default:
  617. return -EINVAL;
  618. }
  619. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  620. return 0;
  621. }
  622. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  623. {
  624. int val;
  625. switch (channel) {
  626. case OMAP_DSS_CHANNEL_LCD:
  627. val = 1;
  628. break;
  629. case OMAP_DSS_CHANNEL_LCD2:
  630. val = 2;
  631. break;
  632. case OMAP_DSS_CHANNEL_LCD3:
  633. val = 3;
  634. break;
  635. case OMAP_DSS_CHANNEL_DIGIT:
  636. val = 0;
  637. break;
  638. default:
  639. return -EINVAL;
  640. }
  641. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  642. return 0;
  643. }
  644. static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
  645. {
  646. switch (port) {
  647. case 0:
  648. return dss_dpi_select_source_omap5(port, channel);
  649. case 1:
  650. if (channel != OMAP_DSS_CHANNEL_LCD2)
  651. return -EINVAL;
  652. break;
  653. case 2:
  654. if (channel != OMAP_DSS_CHANNEL_LCD3)
  655. return -EINVAL;
  656. break;
  657. default:
  658. return -EINVAL;
  659. }
  660. return 0;
  661. }
  662. int dss_dpi_select_source(int port, enum omap_channel channel)
  663. {
  664. return dss.feat->dpi_select_source(port, channel);
  665. }
  666. static int dss_get_clocks(void)
  667. {
  668. struct clk *clk;
  669. clk = devm_clk_get(&dss.pdev->dev, "fck");
  670. if (IS_ERR(clk)) {
  671. DSSERR("can't get clock fck\n");
  672. return PTR_ERR(clk);
  673. }
  674. dss.dss_clk = clk;
  675. if (dss.feat->parent_clk_name) {
  676. clk = clk_get(NULL, dss.feat->parent_clk_name);
  677. if (IS_ERR(clk)) {
  678. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  679. return PTR_ERR(clk);
  680. }
  681. } else {
  682. clk = NULL;
  683. }
  684. dss.parent_clk = clk;
  685. return 0;
  686. }
  687. static void dss_put_clocks(void)
  688. {
  689. if (dss.parent_clk)
  690. clk_put(dss.parent_clk);
  691. }
  692. int dss_runtime_get(void)
  693. {
  694. int r;
  695. DSSDBG("dss_runtime_get\n");
  696. r = pm_runtime_get_sync(&dss.pdev->dev);
  697. WARN_ON(r < 0);
  698. return r < 0 ? r : 0;
  699. }
  700. void dss_runtime_put(void)
  701. {
  702. int r;
  703. DSSDBG("dss_runtime_put\n");
  704. r = pm_runtime_put_sync(&dss.pdev->dev);
  705. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  706. }
  707. /* DEBUGFS */
  708. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  709. void dss_debug_dump_clocks(struct seq_file *s)
  710. {
  711. dss_dump_clocks(s);
  712. dispc_dump_clocks(s);
  713. #ifdef CONFIG_OMAP2_DSS_DSI
  714. dsi_dump_clocks(s);
  715. #endif
  716. }
  717. #endif
  718. static const enum omap_display_type omap2plus_ports[] = {
  719. OMAP_DISPLAY_TYPE_DPI,
  720. };
  721. static const enum omap_display_type omap34xx_ports[] = {
  722. OMAP_DISPLAY_TYPE_DPI,
  723. OMAP_DISPLAY_TYPE_SDI,
  724. };
  725. static const enum omap_display_type dra7xx_ports[] = {
  726. OMAP_DISPLAY_TYPE_DPI,
  727. OMAP_DISPLAY_TYPE_DPI,
  728. OMAP_DISPLAY_TYPE_DPI,
  729. };
  730. static const struct dss_features omap24xx_dss_feats = {
  731. /*
  732. * fck div max is really 16, but the divider range has gaps. The range
  733. * from 1 to 6 has no gaps, so let's use that as a max.
  734. */
  735. .fck_div_max = 6,
  736. .dss_fck_multiplier = 2,
  737. .parent_clk_name = "core_ck",
  738. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  739. .ports = omap2plus_ports,
  740. .num_ports = ARRAY_SIZE(omap2plus_ports),
  741. };
  742. static const struct dss_features omap34xx_dss_feats = {
  743. .fck_div_max = 16,
  744. .dss_fck_multiplier = 2,
  745. .parent_clk_name = "dpll4_ck",
  746. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  747. .ports = omap34xx_ports,
  748. .num_ports = ARRAY_SIZE(omap34xx_ports),
  749. };
  750. static const struct dss_features omap3630_dss_feats = {
  751. .fck_div_max = 32,
  752. .dss_fck_multiplier = 1,
  753. .parent_clk_name = "dpll4_ck",
  754. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  755. .ports = omap2plus_ports,
  756. .num_ports = ARRAY_SIZE(omap2plus_ports),
  757. };
  758. static const struct dss_features omap44xx_dss_feats = {
  759. .fck_div_max = 32,
  760. .dss_fck_multiplier = 1,
  761. .parent_clk_name = "dpll_per_x2_ck",
  762. .dpi_select_source = &dss_dpi_select_source_omap4,
  763. .ports = omap2plus_ports,
  764. .num_ports = ARRAY_SIZE(omap2plus_ports),
  765. .select_lcd_source = &dss_lcd_clk_mux_omap4,
  766. };
  767. static const struct dss_features omap54xx_dss_feats = {
  768. .fck_div_max = 64,
  769. .dss_fck_multiplier = 1,
  770. .parent_clk_name = "dpll_per_x2_ck",
  771. .dpi_select_source = &dss_dpi_select_source_omap5,
  772. .ports = omap2plus_ports,
  773. .num_ports = ARRAY_SIZE(omap2plus_ports),
  774. .select_lcd_source = &dss_lcd_clk_mux_omap5,
  775. };
  776. static const struct dss_features am43xx_dss_feats = {
  777. .fck_div_max = 0,
  778. .dss_fck_multiplier = 0,
  779. .parent_clk_name = NULL,
  780. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  781. .ports = omap2plus_ports,
  782. .num_ports = ARRAY_SIZE(omap2plus_ports),
  783. };
  784. static const struct dss_features dra7xx_dss_feats = {
  785. .fck_div_max = 64,
  786. .dss_fck_multiplier = 1,
  787. .parent_clk_name = "dpll_per_x2_ck",
  788. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  789. .ports = dra7xx_ports,
  790. .num_ports = ARRAY_SIZE(dra7xx_ports),
  791. .select_lcd_source = &dss_lcd_clk_mux_dra7,
  792. };
  793. static int dss_init_features(struct platform_device *pdev)
  794. {
  795. const struct dss_features *src;
  796. struct dss_features *dst;
  797. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  798. if (!dst) {
  799. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  800. return -ENOMEM;
  801. }
  802. switch (omapdss_get_version()) {
  803. case OMAPDSS_VER_OMAP24xx:
  804. src = &omap24xx_dss_feats;
  805. break;
  806. case OMAPDSS_VER_OMAP34xx_ES1:
  807. case OMAPDSS_VER_OMAP34xx_ES3:
  808. case OMAPDSS_VER_AM35xx:
  809. src = &omap34xx_dss_feats;
  810. break;
  811. case OMAPDSS_VER_OMAP3630:
  812. src = &omap3630_dss_feats;
  813. break;
  814. case OMAPDSS_VER_OMAP4430_ES1:
  815. case OMAPDSS_VER_OMAP4430_ES2:
  816. case OMAPDSS_VER_OMAP4:
  817. src = &omap44xx_dss_feats;
  818. break;
  819. case OMAPDSS_VER_OMAP5:
  820. src = &omap54xx_dss_feats;
  821. break;
  822. case OMAPDSS_VER_AM43xx:
  823. src = &am43xx_dss_feats;
  824. break;
  825. case OMAPDSS_VER_DRA7xx:
  826. src = &dra7xx_dss_feats;
  827. break;
  828. default:
  829. return -ENODEV;
  830. }
  831. memcpy(dst, src, sizeof(*dst));
  832. dss.feat = dst;
  833. return 0;
  834. }
  835. static int dss_init_ports(struct platform_device *pdev)
  836. {
  837. struct device_node *parent = pdev->dev.of_node;
  838. struct device_node *port;
  839. int r;
  840. if (parent == NULL)
  841. return 0;
  842. port = omapdss_of_get_next_port(parent, NULL);
  843. if (!port)
  844. return 0;
  845. if (dss.feat->num_ports == 0)
  846. return 0;
  847. do {
  848. enum omap_display_type port_type;
  849. u32 reg;
  850. r = of_property_read_u32(port, "reg", &reg);
  851. if (r)
  852. reg = 0;
  853. if (reg >= dss.feat->num_ports)
  854. continue;
  855. port_type = dss.feat->ports[reg];
  856. switch (port_type) {
  857. case OMAP_DISPLAY_TYPE_DPI:
  858. dpi_init_port(pdev, port);
  859. break;
  860. case OMAP_DISPLAY_TYPE_SDI:
  861. sdi_init_port(pdev, port);
  862. break;
  863. default:
  864. break;
  865. }
  866. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  867. return 0;
  868. }
  869. static void dss_uninit_ports(struct platform_device *pdev)
  870. {
  871. struct device_node *parent = pdev->dev.of_node;
  872. struct device_node *port;
  873. if (parent == NULL)
  874. return;
  875. port = omapdss_of_get_next_port(parent, NULL);
  876. if (!port)
  877. return;
  878. if (dss.feat->num_ports == 0)
  879. return;
  880. do {
  881. enum omap_display_type port_type;
  882. u32 reg;
  883. int r;
  884. r = of_property_read_u32(port, "reg", &reg);
  885. if (r)
  886. reg = 0;
  887. if (reg >= dss.feat->num_ports)
  888. continue;
  889. port_type = dss.feat->ports[reg];
  890. switch (port_type) {
  891. case OMAP_DISPLAY_TYPE_DPI:
  892. dpi_uninit_port(port);
  893. break;
  894. case OMAP_DISPLAY_TYPE_SDI:
  895. sdi_uninit_port(port);
  896. break;
  897. default:
  898. break;
  899. }
  900. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  901. }
  902. static int dss_video_pll_probe(struct platform_device *pdev)
  903. {
  904. struct device_node *np = pdev->dev.of_node;
  905. struct regulator *pll_regulator;
  906. int r;
  907. if (!np)
  908. return 0;
  909. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  910. dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  911. "syscon-pll-ctrl");
  912. if (IS_ERR(dss.syscon_pll_ctrl)) {
  913. dev_err(&pdev->dev,
  914. "failed to get syscon-pll-ctrl regmap\n");
  915. return PTR_ERR(dss.syscon_pll_ctrl);
  916. }
  917. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  918. &dss.syscon_pll_ctrl_offset)) {
  919. dev_err(&pdev->dev,
  920. "failed to get syscon-pll-ctrl offset\n");
  921. return -EINVAL;
  922. }
  923. }
  924. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  925. if (IS_ERR(pll_regulator)) {
  926. r = PTR_ERR(pll_regulator);
  927. switch (r) {
  928. case -ENOENT:
  929. pll_regulator = NULL;
  930. break;
  931. case -EPROBE_DEFER:
  932. return -EPROBE_DEFER;
  933. default:
  934. DSSERR("can't get DPLL VDDA regulator\n");
  935. return r;
  936. }
  937. }
  938. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  939. dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
  940. if (IS_ERR(dss.video1_pll))
  941. return PTR_ERR(dss.video1_pll);
  942. }
  943. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  944. dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
  945. if (IS_ERR(dss.video2_pll)) {
  946. dss_video_pll_uninit(dss.video1_pll);
  947. return PTR_ERR(dss.video2_pll);
  948. }
  949. }
  950. return 0;
  951. }
  952. /* DSS HW IP initialisation */
  953. static int dss_bind(struct device *dev)
  954. {
  955. struct platform_device *pdev = to_platform_device(dev);
  956. struct resource *dss_mem;
  957. u32 rev;
  958. int r;
  959. dss.pdev = pdev;
  960. r = dss_init_features(dss.pdev);
  961. if (r)
  962. return r;
  963. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  964. if (!dss_mem) {
  965. DSSERR("can't get IORESOURCE_MEM DSS\n");
  966. return -EINVAL;
  967. }
  968. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  969. resource_size(dss_mem));
  970. if (!dss.base) {
  971. DSSERR("can't ioremap DSS\n");
  972. return -ENOMEM;
  973. }
  974. r = dss_get_clocks();
  975. if (r)
  976. return r;
  977. r = dss_setup_default_clock();
  978. if (r)
  979. goto err_setup_clocks;
  980. r = dss_video_pll_probe(pdev);
  981. if (r)
  982. goto err_pll_init;
  983. r = dss_init_ports(pdev);
  984. if (r)
  985. goto err_init_ports;
  986. pm_runtime_enable(&pdev->dev);
  987. r = dss_runtime_get();
  988. if (r)
  989. goto err_runtime_get;
  990. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  991. /* Select DPLL */
  992. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  993. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  994. #ifdef CONFIG_OMAP2_DSS_VENC
  995. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  996. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  997. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  998. #endif
  999. dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  1000. dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  1001. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  1002. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  1003. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  1004. rev = dss_read_reg(DSS_REVISION);
  1005. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  1006. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  1007. dss_runtime_put();
  1008. r = component_bind_all(&pdev->dev, NULL);
  1009. if (r)
  1010. goto err_component;
  1011. dss_debugfs_create_file("dss", dss_dump_regs);
  1012. pm_set_vt_switch(0);
  1013. dss_initialized = true;
  1014. return 0;
  1015. err_component:
  1016. err_runtime_get:
  1017. pm_runtime_disable(&pdev->dev);
  1018. dss_uninit_ports(pdev);
  1019. err_init_ports:
  1020. if (dss.video1_pll)
  1021. dss_video_pll_uninit(dss.video1_pll);
  1022. if (dss.video2_pll)
  1023. dss_video_pll_uninit(dss.video2_pll);
  1024. err_pll_init:
  1025. err_setup_clocks:
  1026. dss_put_clocks();
  1027. return r;
  1028. }
  1029. static void dss_unbind(struct device *dev)
  1030. {
  1031. struct platform_device *pdev = to_platform_device(dev);
  1032. dss_initialized = false;
  1033. component_unbind_all(&pdev->dev, NULL);
  1034. if (dss.video1_pll)
  1035. dss_video_pll_uninit(dss.video1_pll);
  1036. if (dss.video2_pll)
  1037. dss_video_pll_uninit(dss.video2_pll);
  1038. dss_uninit_ports(pdev);
  1039. pm_runtime_disable(&pdev->dev);
  1040. dss_put_clocks();
  1041. }
  1042. static const struct component_master_ops dss_component_ops = {
  1043. .bind = dss_bind,
  1044. .unbind = dss_unbind,
  1045. };
  1046. static int dss_component_compare(struct device *dev, void *data)
  1047. {
  1048. struct device *child = data;
  1049. return dev == child;
  1050. }
  1051. static int dss_add_child_component(struct device *dev, void *data)
  1052. {
  1053. struct component_match **match = data;
  1054. /*
  1055. * HACK
  1056. * We don't have a working driver for rfbi, so skip it here always.
  1057. * Otherwise dss will never get probed successfully, as it will wait
  1058. * for rfbi to get probed.
  1059. */
  1060. if (strstr(dev_name(dev), "rfbi"))
  1061. return 0;
  1062. component_match_add(dev->parent, match, dss_component_compare, dev);
  1063. return 0;
  1064. }
  1065. static int dss_probe(struct platform_device *pdev)
  1066. {
  1067. struct component_match *match = NULL;
  1068. int r;
  1069. /* add all the child devices as components */
  1070. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  1071. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  1072. if (r)
  1073. return r;
  1074. return 0;
  1075. }
  1076. static int dss_remove(struct platform_device *pdev)
  1077. {
  1078. component_master_del(&pdev->dev, &dss_component_ops);
  1079. return 0;
  1080. }
  1081. static int dss_runtime_suspend(struct device *dev)
  1082. {
  1083. dss_save_context();
  1084. dss_set_min_bus_tput(dev, 0);
  1085. pinctrl_pm_select_sleep_state(dev);
  1086. return 0;
  1087. }
  1088. static int dss_runtime_resume(struct device *dev)
  1089. {
  1090. int r;
  1091. pinctrl_pm_select_default_state(dev);
  1092. /*
  1093. * Set an arbitrarily high tput request to ensure OPP100.
  1094. * What we should really do is to make a request to stay in OPP100,
  1095. * without any tput requirements, but that is not currently possible
  1096. * via the PM layer.
  1097. */
  1098. r = dss_set_min_bus_tput(dev, 1000000000);
  1099. if (r)
  1100. return r;
  1101. dss_restore_context();
  1102. return 0;
  1103. }
  1104. static const struct dev_pm_ops dss_pm_ops = {
  1105. .runtime_suspend = dss_runtime_suspend,
  1106. .runtime_resume = dss_runtime_resume,
  1107. };
  1108. static const struct of_device_id dss_of_match[] = {
  1109. { .compatible = "ti,omap2-dss", },
  1110. { .compatible = "ti,omap3-dss", },
  1111. { .compatible = "ti,omap4-dss", },
  1112. { .compatible = "ti,omap5-dss", },
  1113. { .compatible = "ti,dra7-dss", },
  1114. {},
  1115. };
  1116. MODULE_DEVICE_TABLE(of, dss_of_match);
  1117. static struct platform_driver omap_dsshw_driver = {
  1118. .probe = dss_probe,
  1119. .remove = dss_remove,
  1120. .driver = {
  1121. .name = "omapdss_dss",
  1122. .pm = &dss_pm_ops,
  1123. .of_match_table = dss_of_match,
  1124. .suppress_bind_attrs = true,
  1125. },
  1126. };
  1127. int __init dss_init_platform_driver(void)
  1128. {
  1129. return platform_driver_register(&omap_dsshw_driver);
  1130. }
  1131. void dss_uninit_platform_driver(void)
  1132. {
  1133. platform_driver_unregister(&omap_dsshw_driver);
  1134. }