atmel_hlcdc_crtc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Copyright (C) 2014 Traphandler
  3. * Copyright (C) 2014 Free Electrons
  4. *
  5. * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
  6. * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/pm.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drmP.h>
  27. #include <video/videomode.h>
  28. #include "atmel_hlcdc_dc.h"
  29. /**
  30. * Atmel HLCDC CRTC state structure
  31. *
  32. * @base: base CRTC state
  33. * @output_mode: RGBXXX output mode
  34. */
  35. struct atmel_hlcdc_crtc_state {
  36. struct drm_crtc_state base;
  37. unsigned int output_mode;
  38. };
  39. static inline struct atmel_hlcdc_crtc_state *
  40. drm_crtc_state_to_atmel_hlcdc_crtc_state(struct drm_crtc_state *state)
  41. {
  42. return container_of(state, struct atmel_hlcdc_crtc_state, base);
  43. }
  44. /**
  45. * Atmel HLCDC CRTC structure
  46. *
  47. * @base: base DRM CRTC structure
  48. * @hlcdc: pointer to the atmel_hlcdc structure provided by the MFD device
  49. * @event: pointer to the current page flip event
  50. * @id: CRTC id (returned by drm_crtc_index)
  51. * @enabled: CRTC state
  52. */
  53. struct atmel_hlcdc_crtc {
  54. struct drm_crtc base;
  55. struct atmel_hlcdc_dc *dc;
  56. struct drm_pending_vblank_event *event;
  57. int id;
  58. bool enabled;
  59. };
  60. static inline struct atmel_hlcdc_crtc *
  61. drm_crtc_to_atmel_hlcdc_crtc(struct drm_crtc *crtc)
  62. {
  63. return container_of(crtc, struct atmel_hlcdc_crtc, base);
  64. }
  65. static void atmel_hlcdc_crtc_mode_set_nofb(struct drm_crtc *c)
  66. {
  67. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  68. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  69. struct drm_display_mode *adj = &c->state->adjusted_mode;
  70. struct atmel_hlcdc_crtc_state *state;
  71. unsigned long mode_rate;
  72. struct videomode vm;
  73. unsigned long prate;
  74. unsigned int cfg;
  75. int div;
  76. vm.vfront_porch = adj->crtc_vsync_start - adj->crtc_vdisplay;
  77. vm.vback_porch = adj->crtc_vtotal - adj->crtc_vsync_end;
  78. vm.vsync_len = adj->crtc_vsync_end - adj->crtc_vsync_start;
  79. vm.hfront_porch = adj->crtc_hsync_start - adj->crtc_hdisplay;
  80. vm.hback_porch = adj->crtc_htotal - adj->crtc_hsync_end;
  81. vm.hsync_len = adj->crtc_hsync_end - adj->crtc_hsync_start;
  82. regmap_write(regmap, ATMEL_HLCDC_CFG(1),
  83. (vm.hsync_len - 1) | ((vm.vsync_len - 1) << 16));
  84. regmap_write(regmap, ATMEL_HLCDC_CFG(2),
  85. (vm.vfront_porch - 1) | (vm.vback_porch << 16));
  86. regmap_write(regmap, ATMEL_HLCDC_CFG(3),
  87. (vm.hfront_porch - 1) | ((vm.hback_porch - 1) << 16));
  88. regmap_write(regmap, ATMEL_HLCDC_CFG(4),
  89. (adj->crtc_hdisplay - 1) |
  90. ((adj->crtc_vdisplay - 1) << 16));
  91. cfg = 0;
  92. prate = clk_get_rate(crtc->dc->hlcdc->sys_clk);
  93. mode_rate = adj->crtc_clock * 1000;
  94. if ((prate / 2) < mode_rate) {
  95. prate *= 2;
  96. cfg |= ATMEL_HLCDC_CLKSEL;
  97. }
  98. div = DIV_ROUND_UP(prate, mode_rate);
  99. if (div < 2)
  100. div = 2;
  101. cfg |= ATMEL_HLCDC_CLKDIV(div);
  102. regmap_update_bits(regmap, ATMEL_HLCDC_CFG(0),
  103. ATMEL_HLCDC_CLKSEL | ATMEL_HLCDC_CLKDIV_MASK |
  104. ATMEL_HLCDC_CLKPOL, cfg);
  105. cfg = 0;
  106. if (adj->flags & DRM_MODE_FLAG_NVSYNC)
  107. cfg |= ATMEL_HLCDC_VSPOL;
  108. if (adj->flags & DRM_MODE_FLAG_NHSYNC)
  109. cfg |= ATMEL_HLCDC_HSPOL;
  110. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(c->state);
  111. cfg |= state->output_mode << 8;
  112. regmap_update_bits(regmap, ATMEL_HLCDC_CFG(5),
  113. ATMEL_HLCDC_HSPOL | ATMEL_HLCDC_VSPOL |
  114. ATMEL_HLCDC_VSPDLYS | ATMEL_HLCDC_VSPDLYE |
  115. ATMEL_HLCDC_DISPPOL | ATMEL_HLCDC_DISPDLY |
  116. ATMEL_HLCDC_VSPSU | ATMEL_HLCDC_VSPHO |
  117. ATMEL_HLCDC_GUARDTIME_MASK | ATMEL_HLCDC_MODE_MASK,
  118. cfg);
  119. }
  120. static bool atmel_hlcdc_crtc_mode_fixup(struct drm_crtc *c,
  121. const struct drm_display_mode *mode,
  122. struct drm_display_mode *adjusted_mode)
  123. {
  124. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  125. return atmel_hlcdc_dc_mode_valid(crtc->dc, adjusted_mode) == MODE_OK;
  126. }
  127. static void atmel_hlcdc_crtc_disable(struct drm_crtc *c)
  128. {
  129. struct drm_device *dev = c->dev;
  130. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  131. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  132. unsigned int status;
  133. if (!crtc->enabled)
  134. return;
  135. drm_crtc_vblank_off(c);
  136. pm_runtime_get_sync(dev->dev);
  137. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_DISP);
  138. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  139. (status & ATMEL_HLCDC_DISP))
  140. cpu_relax();
  141. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_SYNC);
  142. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  143. (status & ATMEL_HLCDC_SYNC))
  144. cpu_relax();
  145. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_PIXEL_CLK);
  146. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  147. (status & ATMEL_HLCDC_PIXEL_CLK))
  148. cpu_relax();
  149. clk_disable_unprepare(crtc->dc->hlcdc->sys_clk);
  150. pinctrl_pm_select_sleep_state(dev->dev);
  151. pm_runtime_allow(dev->dev);
  152. pm_runtime_put_sync(dev->dev);
  153. crtc->enabled = false;
  154. }
  155. static void atmel_hlcdc_crtc_enable(struct drm_crtc *c)
  156. {
  157. struct drm_device *dev = c->dev;
  158. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  159. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  160. unsigned int status;
  161. if (crtc->enabled)
  162. return;
  163. pm_runtime_get_sync(dev->dev);
  164. pm_runtime_forbid(dev->dev);
  165. pinctrl_pm_select_default_state(dev->dev);
  166. clk_prepare_enable(crtc->dc->hlcdc->sys_clk);
  167. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_PIXEL_CLK);
  168. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  169. !(status & ATMEL_HLCDC_PIXEL_CLK))
  170. cpu_relax();
  171. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_SYNC);
  172. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  173. !(status & ATMEL_HLCDC_SYNC))
  174. cpu_relax();
  175. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_DISP);
  176. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  177. !(status & ATMEL_HLCDC_DISP))
  178. cpu_relax();
  179. pm_runtime_put_sync(dev->dev);
  180. drm_crtc_vblank_on(c);
  181. crtc->enabled = true;
  182. }
  183. void atmel_hlcdc_crtc_suspend(struct drm_crtc *c)
  184. {
  185. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  186. if (crtc->enabled) {
  187. atmel_hlcdc_crtc_disable(c);
  188. /* save enable state for resume */
  189. crtc->enabled = true;
  190. }
  191. }
  192. void atmel_hlcdc_crtc_resume(struct drm_crtc *c)
  193. {
  194. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  195. if (crtc->enabled) {
  196. crtc->enabled = false;
  197. atmel_hlcdc_crtc_enable(c);
  198. }
  199. }
  200. #define ATMEL_HLCDC_RGB444_OUTPUT BIT(0)
  201. #define ATMEL_HLCDC_RGB565_OUTPUT BIT(1)
  202. #define ATMEL_HLCDC_RGB666_OUTPUT BIT(2)
  203. #define ATMEL_HLCDC_RGB888_OUTPUT BIT(3)
  204. #define ATMEL_HLCDC_OUTPUT_MODE_MASK GENMASK(3, 0)
  205. static int atmel_hlcdc_crtc_select_output_mode(struct drm_crtc_state *state)
  206. {
  207. unsigned int output_fmts = ATMEL_HLCDC_OUTPUT_MODE_MASK;
  208. struct atmel_hlcdc_crtc_state *hstate;
  209. struct drm_connector_state *cstate;
  210. struct drm_connector *connector;
  211. struct atmel_hlcdc_crtc *crtc;
  212. int i;
  213. crtc = drm_crtc_to_atmel_hlcdc_crtc(state->crtc);
  214. for_each_connector_in_state(state->state, connector, cstate, i) {
  215. struct drm_display_info *info = &connector->display_info;
  216. unsigned int supported_fmts = 0;
  217. int j;
  218. if (!cstate->crtc)
  219. continue;
  220. for (j = 0; j < info->num_bus_formats; j++) {
  221. switch (info->bus_formats[j]) {
  222. case MEDIA_BUS_FMT_RGB444_1X12:
  223. supported_fmts |= ATMEL_HLCDC_RGB444_OUTPUT;
  224. break;
  225. case MEDIA_BUS_FMT_RGB565_1X16:
  226. supported_fmts |= ATMEL_HLCDC_RGB565_OUTPUT;
  227. break;
  228. case MEDIA_BUS_FMT_RGB666_1X18:
  229. supported_fmts |= ATMEL_HLCDC_RGB666_OUTPUT;
  230. break;
  231. case MEDIA_BUS_FMT_RGB888_1X24:
  232. supported_fmts |= ATMEL_HLCDC_RGB888_OUTPUT;
  233. break;
  234. default:
  235. break;
  236. }
  237. }
  238. if (crtc->dc->desc->conflicting_output_formats)
  239. output_fmts &= supported_fmts;
  240. else
  241. output_fmts |= supported_fmts;
  242. }
  243. if (!output_fmts)
  244. return -EINVAL;
  245. hstate = drm_crtc_state_to_atmel_hlcdc_crtc_state(state);
  246. hstate->output_mode = fls(output_fmts) - 1;
  247. return 0;
  248. }
  249. static int atmel_hlcdc_crtc_atomic_check(struct drm_crtc *c,
  250. struct drm_crtc_state *s)
  251. {
  252. int ret;
  253. ret = atmel_hlcdc_crtc_select_output_mode(s);
  254. if (ret)
  255. return ret;
  256. ret = atmel_hlcdc_plane_prepare_disc_area(s);
  257. if (ret)
  258. return ret;
  259. return atmel_hlcdc_plane_prepare_ahb_routing(s);
  260. }
  261. static void atmel_hlcdc_crtc_atomic_begin(struct drm_crtc *c,
  262. struct drm_crtc_state *old_s)
  263. {
  264. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  265. if (c->state->event) {
  266. c->state->event->pipe = drm_crtc_index(c);
  267. WARN_ON(drm_crtc_vblank_get(c) != 0);
  268. crtc->event = c->state->event;
  269. c->state->event = NULL;
  270. }
  271. }
  272. static void atmel_hlcdc_crtc_atomic_flush(struct drm_crtc *crtc,
  273. struct drm_crtc_state *old_s)
  274. {
  275. /* TODO: write common plane control register if available */
  276. }
  277. static const struct drm_crtc_helper_funcs lcdc_crtc_helper_funcs = {
  278. .mode_fixup = atmel_hlcdc_crtc_mode_fixup,
  279. .mode_set = drm_helper_crtc_mode_set,
  280. .mode_set_nofb = atmel_hlcdc_crtc_mode_set_nofb,
  281. .mode_set_base = drm_helper_crtc_mode_set_base,
  282. .disable = atmel_hlcdc_crtc_disable,
  283. .enable = atmel_hlcdc_crtc_enable,
  284. .atomic_check = atmel_hlcdc_crtc_atomic_check,
  285. .atomic_begin = atmel_hlcdc_crtc_atomic_begin,
  286. .atomic_flush = atmel_hlcdc_crtc_atomic_flush,
  287. };
  288. static void atmel_hlcdc_crtc_destroy(struct drm_crtc *c)
  289. {
  290. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  291. drm_crtc_cleanup(c);
  292. kfree(crtc);
  293. }
  294. static void atmel_hlcdc_crtc_finish_page_flip(struct atmel_hlcdc_crtc *crtc)
  295. {
  296. struct drm_device *dev = crtc->base.dev;
  297. unsigned long flags;
  298. spin_lock_irqsave(&dev->event_lock, flags);
  299. if (crtc->event) {
  300. drm_crtc_send_vblank_event(&crtc->base, crtc->event);
  301. drm_crtc_vblank_put(&crtc->base);
  302. crtc->event = NULL;
  303. }
  304. spin_unlock_irqrestore(&dev->event_lock, flags);
  305. }
  306. void atmel_hlcdc_crtc_irq(struct drm_crtc *c)
  307. {
  308. drm_crtc_handle_vblank(c);
  309. atmel_hlcdc_crtc_finish_page_flip(drm_crtc_to_atmel_hlcdc_crtc(c));
  310. }
  311. static void atmel_hlcdc_crtc_reset(struct drm_crtc *crtc)
  312. {
  313. struct atmel_hlcdc_crtc_state *state;
  314. if (crtc->state) {
  315. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  316. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
  317. kfree(state);
  318. crtc->state = NULL;
  319. }
  320. state = kzalloc(sizeof(*state), GFP_KERNEL);
  321. if (state) {
  322. crtc->state = &state->base;
  323. crtc->state->crtc = crtc;
  324. }
  325. }
  326. static struct drm_crtc_state *
  327. atmel_hlcdc_crtc_duplicate_state(struct drm_crtc *crtc)
  328. {
  329. struct atmel_hlcdc_crtc_state *state, *cur;
  330. if (WARN_ON(!crtc->state))
  331. return NULL;
  332. state = kmalloc(sizeof(*state), GFP_KERNEL);
  333. if (!state)
  334. return NULL;
  335. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  336. cur = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
  337. state->output_mode = cur->output_mode;
  338. return &state->base;
  339. }
  340. static void atmel_hlcdc_crtc_destroy_state(struct drm_crtc *crtc,
  341. struct drm_crtc_state *s)
  342. {
  343. struct atmel_hlcdc_crtc_state *state;
  344. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(s);
  345. __drm_atomic_helper_crtc_destroy_state(s);
  346. kfree(state);
  347. }
  348. static const struct drm_crtc_funcs atmel_hlcdc_crtc_funcs = {
  349. .page_flip = drm_atomic_helper_page_flip,
  350. .set_config = drm_atomic_helper_set_config,
  351. .destroy = atmel_hlcdc_crtc_destroy,
  352. .reset = atmel_hlcdc_crtc_reset,
  353. .atomic_duplicate_state = atmel_hlcdc_crtc_duplicate_state,
  354. .atomic_destroy_state = atmel_hlcdc_crtc_destroy_state,
  355. };
  356. int atmel_hlcdc_crtc_create(struct drm_device *dev)
  357. {
  358. struct atmel_hlcdc_dc *dc = dev->dev_private;
  359. struct atmel_hlcdc_planes *planes = dc->planes;
  360. struct atmel_hlcdc_crtc *crtc;
  361. int ret;
  362. int i;
  363. crtc = kzalloc(sizeof(*crtc), GFP_KERNEL);
  364. if (!crtc)
  365. return -ENOMEM;
  366. crtc->dc = dc;
  367. ret = drm_crtc_init_with_planes(dev, &crtc->base,
  368. &planes->primary->base,
  369. planes->cursor ? &planes->cursor->base : NULL,
  370. &atmel_hlcdc_crtc_funcs, NULL);
  371. if (ret < 0)
  372. goto fail;
  373. crtc->id = drm_crtc_index(&crtc->base);
  374. if (planes->cursor)
  375. planes->cursor->base.possible_crtcs = 1 << crtc->id;
  376. for (i = 0; i < planes->noverlays; i++)
  377. planes->overlays[i]->base.possible_crtcs = 1 << crtc->id;
  378. drm_crtc_helper_add(&crtc->base, &lcdc_crtc_helper_funcs);
  379. drm_crtc_vblank_reset(&crtc->base);
  380. dc->crtc = &crtc->base;
  381. return 0;
  382. fail:
  383. atmel_hlcdc_crtc_destroy(&crtc->base);
  384. return ret;
  385. }