i5100_edac.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * Intel 5100 Memory Controllers kernel module
  3. *
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * This module is based on the following document:
  8. *
  9. * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
  10. * http://download.intel.com/design/chipsets/datashts/318378.pdf
  11. *
  12. * The intel 5100 has two independent channels. EDAC core currently
  13. * can not reflect this configuration so instead the chip-select
  14. * rows for each respective channel are laid out one after another,
  15. * the first half belonging to channel 0, the second half belonging
  16. * to channel 1.
  17. *
  18. * This driver is for DDR2 DIMMs, and it uses chip select to select among the
  19. * several ranks. However, instead of showing memories as ranks, it outputs
  20. * them as DIMM's. An internal table creates the association between ranks
  21. * and DIMM's.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/pci_ids.h>
  27. #include <linux/edac.h>
  28. #include <linux/delay.h>
  29. #include <linux/mmzone.h>
  30. #include <linux/debugfs.h>
  31. #include "edac_core.h"
  32. #include "edac_module.h"
  33. /* register addresses */
  34. /* device 16, func 1 */
  35. #define I5100_MC 0x40 /* Memory Control Register */
  36. #define I5100_MC_SCRBEN_MASK (1 << 7)
  37. #define I5100_MC_SCRBDONE_MASK (1 << 4)
  38. #define I5100_MS 0x44 /* Memory Status Register */
  39. #define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
  40. #define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
  41. #define I5100_TOLM 0x6c /* Top of Low Memory */
  42. #define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
  43. #define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
  44. #define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
  45. #define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
  46. #define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
  47. #define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
  48. #define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
  49. #define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
  50. #define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
  51. #define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
  52. #define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
  53. #define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
  54. #define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
  55. #define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
  56. #define I5100_FERR_NF_MEM_M1ERR_MASK (1 << 1)
  57. #define I5100_FERR_NF_MEM_ANY_MASK \
  58. (I5100_FERR_NF_MEM_M16ERR_MASK | \
  59. I5100_FERR_NF_MEM_M15ERR_MASK | \
  60. I5100_FERR_NF_MEM_M14ERR_MASK | \
  61. I5100_FERR_NF_MEM_M12ERR_MASK | \
  62. I5100_FERR_NF_MEM_M11ERR_MASK | \
  63. I5100_FERR_NF_MEM_M10ERR_MASK | \
  64. I5100_FERR_NF_MEM_M6ERR_MASK | \
  65. I5100_FERR_NF_MEM_M5ERR_MASK | \
  66. I5100_FERR_NF_MEM_M4ERR_MASK | \
  67. I5100_FERR_NF_MEM_M1ERR_MASK)
  68. #define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
  69. #define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
  70. #define I5100_MEM0EINJMSK0 0x200 /* Injection Mask0 Register Channel 0 */
  71. #define I5100_MEM1EINJMSK0 0x208 /* Injection Mask0 Register Channel 1 */
  72. #define I5100_MEMXEINJMSK0_EINJEN (1 << 27)
  73. #define I5100_MEM0EINJMSK1 0x204 /* Injection Mask1 Register Channel 0 */
  74. #define I5100_MEM1EINJMSK1 0x206 /* Injection Mask1 Register Channel 1 */
  75. /* Device 19, Function 0 */
  76. #define I5100_DINJ0 0x9a
  77. /* device 21 and 22, func 0 */
  78. #define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
  79. #define I5100_DMIR 0x15c /* DIMM Interleave Range */
  80. #define I5100_VALIDLOG 0x18c /* Valid Log Markers */
  81. #define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
  82. #define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
  83. #define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
  84. #define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
  85. #define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
  86. #define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
  87. #define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
  88. /* bit field accessors */
  89. static inline u32 i5100_mc_scrben(u32 mc)
  90. {
  91. return mc >> 7 & 1;
  92. }
  93. static inline u32 i5100_mc_errdeten(u32 mc)
  94. {
  95. return mc >> 5 & 1;
  96. }
  97. static inline u32 i5100_mc_scrbdone(u32 mc)
  98. {
  99. return mc >> 4 & 1;
  100. }
  101. static inline u16 i5100_spddata_rdo(u16 a)
  102. {
  103. return a >> 15 & 1;
  104. }
  105. static inline u16 i5100_spddata_sbe(u16 a)
  106. {
  107. return a >> 13 & 1;
  108. }
  109. static inline u16 i5100_spddata_busy(u16 a)
  110. {
  111. return a >> 12 & 1;
  112. }
  113. static inline u16 i5100_spddata_data(u16 a)
  114. {
  115. return a & ((1 << 8) - 1);
  116. }
  117. static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
  118. u32 data, u32 cmd)
  119. {
  120. return ((dti & ((1 << 4) - 1)) << 28) |
  121. ((ckovrd & 1) << 27) |
  122. ((sa & ((1 << 3) - 1)) << 24) |
  123. ((ba & ((1 << 8) - 1)) << 16) |
  124. ((data & ((1 << 8) - 1)) << 8) |
  125. (cmd & 1);
  126. }
  127. static inline u16 i5100_tolm_tolm(u16 a)
  128. {
  129. return a >> 12 & ((1 << 4) - 1);
  130. }
  131. static inline u16 i5100_mir_limit(u16 a)
  132. {
  133. return a >> 4 & ((1 << 12) - 1);
  134. }
  135. static inline u16 i5100_mir_way1(u16 a)
  136. {
  137. return a >> 1 & 1;
  138. }
  139. static inline u16 i5100_mir_way0(u16 a)
  140. {
  141. return a & 1;
  142. }
  143. static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
  144. {
  145. return a >> 28 & 1;
  146. }
  147. static inline u32 i5100_ferr_nf_mem_any(u32 a)
  148. {
  149. return a & I5100_FERR_NF_MEM_ANY_MASK;
  150. }
  151. static inline u32 i5100_nerr_nf_mem_any(u32 a)
  152. {
  153. return i5100_ferr_nf_mem_any(a);
  154. }
  155. static inline u32 i5100_dmir_limit(u32 a)
  156. {
  157. return a >> 16 & ((1 << 11) - 1);
  158. }
  159. static inline u32 i5100_dmir_rank(u32 a, u32 i)
  160. {
  161. return a >> (4 * i) & ((1 << 2) - 1);
  162. }
  163. static inline u16 i5100_mtr_present(u16 a)
  164. {
  165. return a >> 10 & 1;
  166. }
  167. static inline u16 i5100_mtr_ethrottle(u16 a)
  168. {
  169. return a >> 9 & 1;
  170. }
  171. static inline u16 i5100_mtr_width(u16 a)
  172. {
  173. return a >> 8 & 1;
  174. }
  175. static inline u16 i5100_mtr_numbank(u16 a)
  176. {
  177. return a >> 6 & 1;
  178. }
  179. static inline u16 i5100_mtr_numrow(u16 a)
  180. {
  181. return a >> 2 & ((1 << 2) - 1);
  182. }
  183. static inline u16 i5100_mtr_numcol(u16 a)
  184. {
  185. return a & ((1 << 2) - 1);
  186. }
  187. static inline u32 i5100_validlog_redmemvalid(u32 a)
  188. {
  189. return a >> 2 & 1;
  190. }
  191. static inline u32 i5100_validlog_recmemvalid(u32 a)
  192. {
  193. return a >> 1 & 1;
  194. }
  195. static inline u32 i5100_validlog_nrecmemvalid(u32 a)
  196. {
  197. return a & 1;
  198. }
  199. static inline u32 i5100_nrecmema_merr(u32 a)
  200. {
  201. return a >> 15 & ((1 << 5) - 1);
  202. }
  203. static inline u32 i5100_nrecmema_bank(u32 a)
  204. {
  205. return a >> 12 & ((1 << 3) - 1);
  206. }
  207. static inline u32 i5100_nrecmema_rank(u32 a)
  208. {
  209. return a >> 8 & ((1 << 3) - 1);
  210. }
  211. static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
  212. {
  213. return a & ((1 << 8) - 1);
  214. }
  215. static inline u32 i5100_nrecmemb_cas(u32 a)
  216. {
  217. return a >> 16 & ((1 << 13) - 1);
  218. }
  219. static inline u32 i5100_nrecmemb_ras(u32 a)
  220. {
  221. return a & ((1 << 16) - 1);
  222. }
  223. static inline u32 i5100_redmemb_ecc_locator(u32 a)
  224. {
  225. return a & ((1 << 18) - 1);
  226. }
  227. static inline u32 i5100_recmema_merr(u32 a)
  228. {
  229. return i5100_nrecmema_merr(a);
  230. }
  231. static inline u32 i5100_recmema_bank(u32 a)
  232. {
  233. return i5100_nrecmema_bank(a);
  234. }
  235. static inline u32 i5100_recmema_rank(u32 a)
  236. {
  237. return i5100_nrecmema_rank(a);
  238. }
  239. static inline u32 i5100_recmemb_cas(u32 a)
  240. {
  241. return i5100_nrecmemb_cas(a);
  242. }
  243. static inline u32 i5100_recmemb_ras(u32 a)
  244. {
  245. return i5100_nrecmemb_ras(a);
  246. }
  247. /* some generic limits */
  248. #define I5100_MAX_RANKS_PER_CHAN 6
  249. #define I5100_CHANNELS 2
  250. #define I5100_MAX_RANKS_PER_DIMM 4
  251. #define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
  252. #define I5100_MAX_DIMM_SLOTS_PER_CHAN 4
  253. #define I5100_MAX_RANK_INTERLEAVE 4
  254. #define I5100_MAX_DMIRS 5
  255. #define I5100_SCRUB_REFRESH_RATE (5 * 60 * HZ)
  256. struct i5100_priv {
  257. /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
  258. int dimm_numrank[I5100_CHANNELS][I5100_MAX_DIMM_SLOTS_PER_CHAN];
  259. /*
  260. * mainboard chip select map -- maps i5100 chip selects to
  261. * DIMM slot chip selects. In the case of only 4 ranks per
  262. * channel, the mapping is fairly obvious but not unique.
  263. * we map -1 -> NC and assume both channels use the same
  264. * map...
  265. *
  266. */
  267. int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CHAN][I5100_MAX_RANKS_PER_DIMM];
  268. /* memory interleave range */
  269. struct {
  270. u64 limit;
  271. unsigned way[2];
  272. } mir[I5100_CHANNELS];
  273. /* adjusted memory interleave range register */
  274. unsigned amir[I5100_CHANNELS];
  275. /* dimm interleave range */
  276. struct {
  277. unsigned rank[I5100_MAX_RANK_INTERLEAVE];
  278. u64 limit;
  279. } dmir[I5100_CHANNELS][I5100_MAX_DMIRS];
  280. /* memory technology registers... */
  281. struct {
  282. unsigned present; /* 0 or 1 */
  283. unsigned ethrottle; /* 0 or 1 */
  284. unsigned width; /* 4 or 8 bits */
  285. unsigned numbank; /* 2 or 3 lines */
  286. unsigned numrow; /* 13 .. 16 lines */
  287. unsigned numcol; /* 11 .. 12 lines */
  288. } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN];
  289. u64 tolm; /* top of low memory in bytes */
  290. unsigned ranksperchan; /* number of ranks per channel */
  291. struct pci_dev *mc; /* device 16 func 1 */
  292. struct pci_dev *einj; /* device 19 func 0 */
  293. struct pci_dev *ch0mm; /* device 21 func 0 */
  294. struct pci_dev *ch1mm; /* device 22 func 0 */
  295. struct delayed_work i5100_scrubbing;
  296. int scrub_enable;
  297. /* Error injection */
  298. u8 inject_channel;
  299. u8 inject_hlinesel;
  300. u8 inject_deviceptr1;
  301. u8 inject_deviceptr2;
  302. u16 inject_eccmask1;
  303. u16 inject_eccmask2;
  304. struct dentry *debugfs;
  305. };
  306. static struct dentry *i5100_debugfs;
  307. /* map a rank/chan to a slot number on the mainboard */
  308. static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
  309. int chan, int rank)
  310. {
  311. const struct i5100_priv *priv = mci->pvt_info;
  312. int i;
  313. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  314. int j;
  315. const int numrank = priv->dimm_numrank[chan][i];
  316. for (j = 0; j < numrank; j++)
  317. if (priv->dimm_csmap[i][j] == rank)
  318. return i * 2 + chan;
  319. }
  320. return -1;
  321. }
  322. static const char *i5100_err_msg(unsigned err)
  323. {
  324. static const char *merrs[] = {
  325. "unknown", /* 0 */
  326. "uncorrectable data ECC on replay", /* 1 */
  327. "unknown", /* 2 */
  328. "unknown", /* 3 */
  329. "aliased uncorrectable demand data ECC", /* 4 */
  330. "aliased uncorrectable spare-copy data ECC", /* 5 */
  331. "aliased uncorrectable patrol data ECC", /* 6 */
  332. "unknown", /* 7 */
  333. "unknown", /* 8 */
  334. "unknown", /* 9 */
  335. "non-aliased uncorrectable demand data ECC", /* 10 */
  336. "non-aliased uncorrectable spare-copy data ECC", /* 11 */
  337. "non-aliased uncorrectable patrol data ECC", /* 12 */
  338. "unknown", /* 13 */
  339. "correctable demand data ECC", /* 14 */
  340. "correctable spare-copy data ECC", /* 15 */
  341. "correctable patrol data ECC", /* 16 */
  342. "unknown", /* 17 */
  343. "SPD protocol error", /* 18 */
  344. "unknown", /* 19 */
  345. "spare copy initiated", /* 20 */
  346. "spare copy completed", /* 21 */
  347. };
  348. unsigned i;
  349. for (i = 0; i < ARRAY_SIZE(merrs); i++)
  350. if (1 << i & err)
  351. return merrs[i];
  352. return "none";
  353. }
  354. /* convert csrow index into a rank (per channel -- 0..5) */
  355. static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
  356. {
  357. const struct i5100_priv *priv = mci->pvt_info;
  358. return csrow % priv->ranksperchan;
  359. }
  360. /* convert csrow index into a channel (0..1) */
  361. static int i5100_csrow_to_chan(const struct mem_ctl_info *mci, int csrow)
  362. {
  363. const struct i5100_priv *priv = mci->pvt_info;
  364. return csrow / priv->ranksperchan;
  365. }
  366. static void i5100_handle_ce(struct mem_ctl_info *mci,
  367. int chan,
  368. unsigned bank,
  369. unsigned rank,
  370. unsigned long syndrome,
  371. unsigned cas,
  372. unsigned ras,
  373. const char *msg)
  374. {
  375. char detail[80];
  376. /* Form out message */
  377. snprintf(detail, sizeof(detail),
  378. "bank %u, cas %u, ras %u\n",
  379. bank, cas, ras);
  380. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
  381. 0, 0, syndrome,
  382. chan, rank, -1,
  383. msg, detail);
  384. }
  385. static void i5100_handle_ue(struct mem_ctl_info *mci,
  386. int chan,
  387. unsigned bank,
  388. unsigned rank,
  389. unsigned long syndrome,
  390. unsigned cas,
  391. unsigned ras,
  392. const char *msg)
  393. {
  394. char detail[80];
  395. /* Form out message */
  396. snprintf(detail, sizeof(detail),
  397. "bank %u, cas %u, ras %u\n",
  398. bank, cas, ras);
  399. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  400. 0, 0, syndrome,
  401. chan, rank, -1,
  402. msg, detail);
  403. }
  404. static void i5100_read_log(struct mem_ctl_info *mci, int chan,
  405. u32 ferr, u32 nerr)
  406. {
  407. struct i5100_priv *priv = mci->pvt_info;
  408. struct pci_dev *pdev = (chan) ? priv->ch1mm : priv->ch0mm;
  409. u32 dw;
  410. u32 dw2;
  411. unsigned syndrome = 0;
  412. unsigned ecc_loc = 0;
  413. unsigned merr;
  414. unsigned bank;
  415. unsigned rank;
  416. unsigned cas;
  417. unsigned ras;
  418. pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
  419. if (i5100_validlog_redmemvalid(dw)) {
  420. pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
  421. syndrome = dw2;
  422. pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
  423. ecc_loc = i5100_redmemb_ecc_locator(dw2);
  424. }
  425. if (i5100_validlog_recmemvalid(dw)) {
  426. const char *msg;
  427. pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
  428. merr = i5100_recmema_merr(dw2);
  429. bank = i5100_recmema_bank(dw2);
  430. rank = i5100_recmema_rank(dw2);
  431. pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
  432. cas = i5100_recmemb_cas(dw2);
  433. ras = i5100_recmemb_ras(dw2);
  434. /* FIXME: not really sure if this is what merr is...
  435. */
  436. if (!merr)
  437. msg = i5100_err_msg(ferr);
  438. else
  439. msg = i5100_err_msg(nerr);
  440. i5100_handle_ce(mci, chan, bank, rank, syndrome, cas, ras, msg);
  441. }
  442. if (i5100_validlog_nrecmemvalid(dw)) {
  443. const char *msg;
  444. pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
  445. merr = i5100_nrecmema_merr(dw2);
  446. bank = i5100_nrecmema_bank(dw2);
  447. rank = i5100_nrecmema_rank(dw2);
  448. pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
  449. cas = i5100_nrecmemb_cas(dw2);
  450. ras = i5100_nrecmemb_ras(dw2);
  451. /* FIXME: not really sure if this is what merr is...
  452. */
  453. if (!merr)
  454. msg = i5100_err_msg(ferr);
  455. else
  456. msg = i5100_err_msg(nerr);
  457. i5100_handle_ue(mci, chan, bank, rank, syndrome, cas, ras, msg);
  458. }
  459. pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
  460. }
  461. static void i5100_check_error(struct mem_ctl_info *mci)
  462. {
  463. struct i5100_priv *priv = mci->pvt_info;
  464. u32 dw, dw2;
  465. pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
  466. if (i5100_ferr_nf_mem_any(dw)) {
  467. pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
  468. i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
  469. i5100_ferr_nf_mem_any(dw),
  470. i5100_nerr_nf_mem_any(dw2));
  471. pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM, dw2);
  472. }
  473. pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
  474. }
  475. /* The i5100 chipset will scrub the entire memory once, then
  476. * set a done bit. Continuous scrubbing is achieved by enqueing
  477. * delayed work to a workqueue, checking every few minutes if
  478. * the scrubbing has completed and if so reinitiating it.
  479. */
  480. static void i5100_refresh_scrubbing(struct work_struct *work)
  481. {
  482. struct delayed_work *i5100_scrubbing = to_delayed_work(work);
  483. struct i5100_priv *priv = container_of(i5100_scrubbing,
  484. struct i5100_priv,
  485. i5100_scrubbing);
  486. u32 dw;
  487. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  488. if (priv->scrub_enable) {
  489. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  490. if (i5100_mc_scrbdone(dw)) {
  491. dw |= I5100_MC_SCRBEN_MASK;
  492. pci_write_config_dword(priv->mc, I5100_MC, dw);
  493. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  494. }
  495. schedule_delayed_work(&(priv->i5100_scrubbing),
  496. I5100_SCRUB_REFRESH_RATE);
  497. }
  498. }
  499. /*
  500. * The bandwidth is based on experimentation, feel free to refine it.
  501. */
  502. static int i5100_set_scrub_rate(struct mem_ctl_info *mci, u32 bandwidth)
  503. {
  504. struct i5100_priv *priv = mci->pvt_info;
  505. u32 dw;
  506. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  507. if (bandwidth) {
  508. priv->scrub_enable = 1;
  509. dw |= I5100_MC_SCRBEN_MASK;
  510. schedule_delayed_work(&(priv->i5100_scrubbing),
  511. I5100_SCRUB_REFRESH_RATE);
  512. } else {
  513. priv->scrub_enable = 0;
  514. dw &= ~I5100_MC_SCRBEN_MASK;
  515. cancel_delayed_work(&(priv->i5100_scrubbing));
  516. }
  517. pci_write_config_dword(priv->mc, I5100_MC, dw);
  518. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  519. bandwidth = 5900000 * i5100_mc_scrben(dw);
  520. return bandwidth;
  521. }
  522. static int i5100_get_scrub_rate(struct mem_ctl_info *mci)
  523. {
  524. struct i5100_priv *priv = mci->pvt_info;
  525. u32 dw;
  526. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  527. return 5900000 * i5100_mc_scrben(dw);
  528. }
  529. static struct pci_dev *pci_get_device_func(unsigned vendor,
  530. unsigned device,
  531. unsigned func)
  532. {
  533. struct pci_dev *ret = NULL;
  534. while (1) {
  535. ret = pci_get_device(vendor, device, ret);
  536. if (!ret)
  537. break;
  538. if (PCI_FUNC(ret->devfn) == func)
  539. break;
  540. }
  541. return ret;
  542. }
  543. static unsigned long i5100_npages(struct mem_ctl_info *mci, int csrow)
  544. {
  545. struct i5100_priv *priv = mci->pvt_info;
  546. const unsigned chan_rank = i5100_csrow_to_rank(mci, csrow);
  547. const unsigned chan = i5100_csrow_to_chan(mci, csrow);
  548. unsigned addr_lines;
  549. /* dimm present? */
  550. if (!priv->mtr[chan][chan_rank].present)
  551. return 0ULL;
  552. addr_lines =
  553. I5100_DIMM_ADDR_LINES +
  554. priv->mtr[chan][chan_rank].numcol +
  555. priv->mtr[chan][chan_rank].numrow +
  556. priv->mtr[chan][chan_rank].numbank;
  557. return (unsigned long)
  558. ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
  559. }
  560. static void i5100_init_mtr(struct mem_ctl_info *mci)
  561. {
  562. struct i5100_priv *priv = mci->pvt_info;
  563. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  564. int i;
  565. for (i = 0; i < I5100_CHANNELS; i++) {
  566. int j;
  567. struct pci_dev *pdev = mms[i];
  568. for (j = 0; j < I5100_MAX_RANKS_PER_CHAN; j++) {
  569. const unsigned addr =
  570. (j < 4) ? I5100_MTR_0 + j * 2 :
  571. I5100_MTR_4 + (j - 4) * 2;
  572. u16 w;
  573. pci_read_config_word(pdev, addr, &w);
  574. priv->mtr[i][j].present = i5100_mtr_present(w);
  575. priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
  576. priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
  577. priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
  578. priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
  579. priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
  580. }
  581. }
  582. }
  583. /*
  584. * FIXME: make this into a real i2c adapter (so that dimm-decode
  585. * will work)?
  586. */
  587. static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
  588. u8 ch, u8 slot, u8 addr, u8 *byte)
  589. {
  590. struct i5100_priv *priv = mci->pvt_info;
  591. u16 w;
  592. unsigned long et;
  593. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  594. if (i5100_spddata_busy(w))
  595. return -1;
  596. pci_write_config_dword(priv->mc, I5100_SPDCMD,
  597. i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
  598. 0, 0));
  599. /* wait up to 100ms */
  600. et = jiffies + HZ / 10;
  601. udelay(100);
  602. while (1) {
  603. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  604. if (!i5100_spddata_busy(w))
  605. break;
  606. udelay(100);
  607. }
  608. if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
  609. return -1;
  610. *byte = i5100_spddata_data(w);
  611. return 0;
  612. }
  613. /*
  614. * fill dimm chip select map
  615. *
  616. * FIXME:
  617. * o not the only way to may chip selects to dimm slots
  618. * o investigate if there is some way to obtain this map from the bios
  619. */
  620. static void i5100_init_dimm_csmap(struct mem_ctl_info *mci)
  621. {
  622. struct i5100_priv *priv = mci->pvt_info;
  623. int i;
  624. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  625. int j;
  626. for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
  627. priv->dimm_csmap[i][j] = -1; /* default NC */
  628. }
  629. /* only 2 chip selects per slot... */
  630. if (priv->ranksperchan == 4) {
  631. priv->dimm_csmap[0][0] = 0;
  632. priv->dimm_csmap[0][1] = 3;
  633. priv->dimm_csmap[1][0] = 1;
  634. priv->dimm_csmap[1][1] = 2;
  635. priv->dimm_csmap[2][0] = 2;
  636. priv->dimm_csmap[3][0] = 3;
  637. } else {
  638. priv->dimm_csmap[0][0] = 0;
  639. priv->dimm_csmap[0][1] = 1;
  640. priv->dimm_csmap[1][0] = 2;
  641. priv->dimm_csmap[1][1] = 3;
  642. priv->dimm_csmap[2][0] = 4;
  643. priv->dimm_csmap[2][1] = 5;
  644. }
  645. }
  646. static void i5100_init_dimm_layout(struct pci_dev *pdev,
  647. struct mem_ctl_info *mci)
  648. {
  649. struct i5100_priv *priv = mci->pvt_info;
  650. int i;
  651. for (i = 0; i < I5100_CHANNELS; i++) {
  652. int j;
  653. for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CHAN; j++) {
  654. u8 rank;
  655. if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
  656. priv->dimm_numrank[i][j] = 0;
  657. else
  658. priv->dimm_numrank[i][j] = (rank & 3) + 1;
  659. }
  660. }
  661. i5100_init_dimm_csmap(mci);
  662. }
  663. static void i5100_init_interleaving(struct pci_dev *pdev,
  664. struct mem_ctl_info *mci)
  665. {
  666. u16 w;
  667. u32 dw;
  668. struct i5100_priv *priv = mci->pvt_info;
  669. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  670. int i;
  671. pci_read_config_word(pdev, I5100_TOLM, &w);
  672. priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
  673. pci_read_config_word(pdev, I5100_MIR0, &w);
  674. priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
  675. priv->mir[0].way[1] = i5100_mir_way1(w);
  676. priv->mir[0].way[0] = i5100_mir_way0(w);
  677. pci_read_config_word(pdev, I5100_MIR1, &w);
  678. priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
  679. priv->mir[1].way[1] = i5100_mir_way1(w);
  680. priv->mir[1].way[0] = i5100_mir_way0(w);
  681. pci_read_config_word(pdev, I5100_AMIR_0, &w);
  682. priv->amir[0] = w;
  683. pci_read_config_word(pdev, I5100_AMIR_1, &w);
  684. priv->amir[1] = w;
  685. for (i = 0; i < I5100_CHANNELS; i++) {
  686. int j;
  687. for (j = 0; j < 5; j++) {
  688. int k;
  689. pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
  690. priv->dmir[i][j].limit =
  691. (u64) i5100_dmir_limit(dw) << 28;
  692. for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
  693. priv->dmir[i][j].rank[k] =
  694. i5100_dmir_rank(dw, k);
  695. }
  696. }
  697. i5100_init_mtr(mci);
  698. }
  699. static void i5100_init_csrows(struct mem_ctl_info *mci)
  700. {
  701. int i;
  702. struct i5100_priv *priv = mci->pvt_info;
  703. for (i = 0; i < mci->tot_dimms; i++) {
  704. struct dimm_info *dimm;
  705. const unsigned long npages = i5100_npages(mci, i);
  706. const unsigned chan = i5100_csrow_to_chan(mci, i);
  707. const unsigned rank = i5100_csrow_to_rank(mci, i);
  708. if (!npages)
  709. continue;
  710. dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, mci->n_layers,
  711. chan, rank, 0);
  712. dimm->nr_pages = npages;
  713. dimm->grain = 32;
  714. dimm->dtype = (priv->mtr[chan][rank].width == 4) ?
  715. DEV_X4 : DEV_X8;
  716. dimm->mtype = MEM_RDDR2;
  717. dimm->edac_mode = EDAC_SECDED;
  718. snprintf(dimm->label, sizeof(dimm->label), "DIMM%u",
  719. i5100_rank_to_slot(mci, chan, rank));
  720. edac_dbg(2, "dimm channel %d, rank %d, size %ld\n",
  721. chan, rank, (long)PAGES_TO_MiB(npages));
  722. }
  723. }
  724. /****************************************************************************
  725. * Error injection routines
  726. ****************************************************************************/
  727. static void i5100_do_inject(struct mem_ctl_info *mci)
  728. {
  729. struct i5100_priv *priv = mci->pvt_info;
  730. u32 mask0;
  731. u16 mask1;
  732. /* MEM[1:0]EINJMSK0
  733. * 31 - ADDRMATCHEN
  734. * 29:28 - HLINESEL
  735. * 00 Reserved
  736. * 01 Lower half of cache line
  737. * 10 Upper half of cache line
  738. * 11 Both upper and lower parts of cache line
  739. * 27 - EINJEN
  740. * 25:19 - XORMASK1 for deviceptr1
  741. * 9:5 - SEC2RAM for deviceptr2
  742. * 4:0 - FIR2RAM for deviceptr1
  743. */
  744. mask0 = ((priv->inject_hlinesel & 0x3) << 28) |
  745. I5100_MEMXEINJMSK0_EINJEN |
  746. ((priv->inject_eccmask1 & 0xffff) << 10) |
  747. ((priv->inject_deviceptr2 & 0x1f) << 5) |
  748. (priv->inject_deviceptr1 & 0x1f);
  749. /* MEM[1:0]EINJMSK1
  750. * 15:0 - XORMASK2 for deviceptr2
  751. */
  752. mask1 = priv->inject_eccmask2;
  753. if (priv->inject_channel == 0) {
  754. pci_write_config_dword(priv->mc, I5100_MEM0EINJMSK0, mask0);
  755. pci_write_config_word(priv->mc, I5100_MEM0EINJMSK1, mask1);
  756. } else {
  757. pci_write_config_dword(priv->mc, I5100_MEM1EINJMSK0, mask0);
  758. pci_write_config_word(priv->mc, I5100_MEM1EINJMSK1, mask1);
  759. }
  760. /* Error Injection Response Function
  761. * Intel 5100 Memory Controller Hub Chipset (318378) datasheet
  762. * hints about this register but carry no data about them. All
  763. * data regarding device 19 is based on experimentation and the
  764. * Intel 7300 Chipset Memory Controller Hub (318082) datasheet
  765. * which appears to be accurate for the i5100 in this area.
  766. *
  767. * The injection code don't work without setting this register.
  768. * The register needs to be flipped off then on else the hardware
  769. * will only preform the first injection.
  770. *
  771. * Stop condition bits 7:4
  772. * 1010 - Stop after one injection
  773. * 1011 - Never stop injecting faults
  774. *
  775. * Start condition bits 3:0
  776. * 1010 - Never start
  777. * 1011 - Start immediately
  778. */
  779. pci_write_config_byte(priv->einj, I5100_DINJ0, 0xaa);
  780. pci_write_config_byte(priv->einj, I5100_DINJ0, 0xab);
  781. }
  782. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  783. static ssize_t inject_enable_write(struct file *file, const char __user *data,
  784. size_t count, loff_t *ppos)
  785. {
  786. struct device *dev = file->private_data;
  787. struct mem_ctl_info *mci = to_mci(dev);
  788. i5100_do_inject(mci);
  789. return count;
  790. }
  791. static const struct file_operations i5100_inject_enable_fops = {
  792. .open = simple_open,
  793. .write = inject_enable_write,
  794. .llseek = generic_file_llseek,
  795. };
  796. static int i5100_setup_debugfs(struct mem_ctl_info *mci)
  797. {
  798. struct i5100_priv *priv = mci->pvt_info;
  799. if (!i5100_debugfs)
  800. return -ENODEV;
  801. priv->debugfs = edac_debugfs_create_dir_at(mci->bus->name, i5100_debugfs);
  802. if (!priv->debugfs)
  803. return -ENOMEM;
  804. edac_debugfs_create_x8("inject_channel", S_IRUGO | S_IWUSR, priv->debugfs,
  805. &priv->inject_channel);
  806. edac_debugfs_create_x8("inject_hlinesel", S_IRUGO | S_IWUSR, priv->debugfs,
  807. &priv->inject_hlinesel);
  808. edac_debugfs_create_x8("inject_deviceptr1", S_IRUGO | S_IWUSR, priv->debugfs,
  809. &priv->inject_deviceptr1);
  810. edac_debugfs_create_x8("inject_deviceptr2", S_IRUGO | S_IWUSR, priv->debugfs,
  811. &priv->inject_deviceptr2);
  812. edac_debugfs_create_x16("inject_eccmask1", S_IRUGO | S_IWUSR, priv->debugfs,
  813. &priv->inject_eccmask1);
  814. edac_debugfs_create_x16("inject_eccmask2", S_IRUGO | S_IWUSR, priv->debugfs,
  815. &priv->inject_eccmask2);
  816. edac_debugfs_create_file("inject_enable", S_IWUSR, priv->debugfs,
  817. &mci->dev, &i5100_inject_enable_fops);
  818. return 0;
  819. }
  820. static int i5100_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  821. {
  822. int rc;
  823. struct mem_ctl_info *mci;
  824. struct edac_mc_layer layers[2];
  825. struct i5100_priv *priv;
  826. struct pci_dev *ch0mm, *ch1mm, *einj;
  827. int ret = 0;
  828. u32 dw;
  829. int ranksperch;
  830. if (PCI_FUNC(pdev->devfn) != 1)
  831. return -ENODEV;
  832. rc = pci_enable_device(pdev);
  833. if (rc < 0) {
  834. ret = rc;
  835. goto bail;
  836. }
  837. /* ECC enabled? */
  838. pci_read_config_dword(pdev, I5100_MC, &dw);
  839. if (!i5100_mc_errdeten(dw)) {
  840. printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
  841. ret = -ENODEV;
  842. goto bail_pdev;
  843. }
  844. /* figure out how many ranks, from strapped state of 48GB_Mode input */
  845. pci_read_config_dword(pdev, I5100_MS, &dw);
  846. ranksperch = !!(dw & (1 << 8)) * 2 + 4;
  847. /* enable error reporting... */
  848. pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
  849. dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
  850. pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
  851. /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
  852. ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  853. PCI_DEVICE_ID_INTEL_5100_21, 0);
  854. if (!ch0mm) {
  855. ret = -ENODEV;
  856. goto bail_pdev;
  857. }
  858. rc = pci_enable_device(ch0mm);
  859. if (rc < 0) {
  860. ret = rc;
  861. goto bail_ch0;
  862. }
  863. /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
  864. ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  865. PCI_DEVICE_ID_INTEL_5100_22, 0);
  866. if (!ch1mm) {
  867. ret = -ENODEV;
  868. goto bail_disable_ch0;
  869. }
  870. rc = pci_enable_device(ch1mm);
  871. if (rc < 0) {
  872. ret = rc;
  873. goto bail_ch1;
  874. }
  875. layers[0].type = EDAC_MC_LAYER_CHANNEL;
  876. layers[0].size = 2;
  877. layers[0].is_virt_csrow = false;
  878. layers[1].type = EDAC_MC_LAYER_SLOT;
  879. layers[1].size = ranksperch;
  880. layers[1].is_virt_csrow = true;
  881. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  882. sizeof(*priv));
  883. if (!mci) {
  884. ret = -ENOMEM;
  885. goto bail_disable_ch1;
  886. }
  887. /* device 19, func 0, Error injection */
  888. einj = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  889. PCI_DEVICE_ID_INTEL_5100_19, 0);
  890. if (!einj) {
  891. ret = -ENODEV;
  892. goto bail_einj;
  893. }
  894. rc = pci_enable_device(einj);
  895. if (rc < 0) {
  896. ret = rc;
  897. goto bail_disable_einj;
  898. }
  899. mci->pdev = &pdev->dev;
  900. priv = mci->pvt_info;
  901. priv->ranksperchan = ranksperch;
  902. priv->mc = pdev;
  903. priv->ch0mm = ch0mm;
  904. priv->ch1mm = ch1mm;
  905. priv->einj = einj;
  906. INIT_DELAYED_WORK(&(priv->i5100_scrubbing), i5100_refresh_scrubbing);
  907. /* If scrubbing was already enabled by the bios, start maintaining it */
  908. pci_read_config_dword(pdev, I5100_MC, &dw);
  909. if (i5100_mc_scrben(dw)) {
  910. priv->scrub_enable = 1;
  911. schedule_delayed_work(&(priv->i5100_scrubbing),
  912. I5100_SCRUB_REFRESH_RATE);
  913. }
  914. i5100_init_dimm_layout(pdev, mci);
  915. i5100_init_interleaving(pdev, mci);
  916. mci->mtype_cap = MEM_FLAG_FB_DDR2;
  917. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  918. mci->edac_cap = EDAC_FLAG_SECDED;
  919. mci->mod_name = "i5100_edac.c";
  920. mci->mod_ver = "not versioned";
  921. mci->ctl_name = "i5100";
  922. mci->dev_name = pci_name(pdev);
  923. mci->ctl_page_to_phys = NULL;
  924. mci->edac_check = i5100_check_error;
  925. mci->set_sdram_scrub_rate = i5100_set_scrub_rate;
  926. mci->get_sdram_scrub_rate = i5100_get_scrub_rate;
  927. priv->inject_channel = 0;
  928. priv->inject_hlinesel = 0;
  929. priv->inject_deviceptr1 = 0;
  930. priv->inject_deviceptr2 = 0;
  931. priv->inject_eccmask1 = 0;
  932. priv->inject_eccmask2 = 0;
  933. i5100_init_csrows(mci);
  934. /* this strange construction seems to be in every driver, dunno why */
  935. switch (edac_op_state) {
  936. case EDAC_OPSTATE_POLL:
  937. case EDAC_OPSTATE_NMI:
  938. break;
  939. default:
  940. edac_op_state = EDAC_OPSTATE_POLL;
  941. break;
  942. }
  943. if (edac_mc_add_mc(mci)) {
  944. ret = -ENODEV;
  945. goto bail_scrub;
  946. }
  947. i5100_setup_debugfs(mci);
  948. return ret;
  949. bail_scrub:
  950. priv->scrub_enable = 0;
  951. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  952. edac_mc_free(mci);
  953. bail_disable_einj:
  954. pci_disable_device(einj);
  955. bail_einj:
  956. pci_dev_put(einj);
  957. bail_disable_ch1:
  958. pci_disable_device(ch1mm);
  959. bail_ch1:
  960. pci_dev_put(ch1mm);
  961. bail_disable_ch0:
  962. pci_disable_device(ch0mm);
  963. bail_ch0:
  964. pci_dev_put(ch0mm);
  965. bail_pdev:
  966. pci_disable_device(pdev);
  967. bail:
  968. return ret;
  969. }
  970. static void i5100_remove_one(struct pci_dev *pdev)
  971. {
  972. struct mem_ctl_info *mci;
  973. struct i5100_priv *priv;
  974. mci = edac_mc_del_mc(&pdev->dev);
  975. if (!mci)
  976. return;
  977. priv = mci->pvt_info;
  978. edac_debugfs_remove_recursive(priv->debugfs);
  979. priv->scrub_enable = 0;
  980. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  981. pci_disable_device(pdev);
  982. pci_disable_device(priv->ch0mm);
  983. pci_disable_device(priv->ch1mm);
  984. pci_disable_device(priv->einj);
  985. pci_dev_put(priv->ch0mm);
  986. pci_dev_put(priv->ch1mm);
  987. pci_dev_put(priv->einj);
  988. edac_mc_free(mci);
  989. }
  990. static const struct pci_device_id i5100_pci_tbl[] = {
  991. /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
  992. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
  993. { 0, }
  994. };
  995. MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
  996. static struct pci_driver i5100_driver = {
  997. .name = KBUILD_BASENAME,
  998. .probe = i5100_init_one,
  999. .remove = i5100_remove_one,
  1000. .id_table = i5100_pci_tbl,
  1001. };
  1002. static int __init i5100_init(void)
  1003. {
  1004. int pci_rc;
  1005. i5100_debugfs = edac_debugfs_create_dir_at("i5100_edac", NULL);
  1006. pci_rc = pci_register_driver(&i5100_driver);
  1007. return (pci_rc < 0) ? pci_rc : 0;
  1008. }
  1009. static void __exit i5100_exit(void)
  1010. {
  1011. edac_debugfs_remove(i5100_debugfs);
  1012. pci_unregister_driver(&i5100_driver);
  1013. }
  1014. module_init(i5100_init);
  1015. module_exit(i5100_exit);
  1016. MODULE_LICENSE("GPL");
  1017. MODULE_AUTHOR
  1018. ("Arthur Jones <ajones@riverbed.com>");
  1019. MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");