clk.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * Copyright 2014 Linaro Ltd.
  3. * Copyright (C) 2014 ZTE Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/slab.h>
  14. #include <linux/spinlock.h>
  15. #include <asm/div64.h>
  16. #include "clk.h"
  17. #define to_clk_zx_pll(_hw) container_of(_hw, struct clk_zx_pll, hw)
  18. #define to_clk_zx_audio(_hw) container_of(_hw, struct clk_zx_audio, hw)
  19. #define CFG0_CFG1_OFFSET 4
  20. #define LOCK_FLAG 30
  21. #define POWER_DOWN 31
  22. static int rate_to_idx(struct clk_zx_pll *zx_pll, unsigned long rate)
  23. {
  24. const struct zx_pll_config *config = zx_pll->lookup_table;
  25. int i;
  26. for (i = 0; i < zx_pll->count; i++) {
  27. if (config[i].rate > rate)
  28. return i > 0 ? i - 1 : 0;
  29. if (config[i].rate == rate)
  30. return i;
  31. }
  32. return i - 1;
  33. }
  34. static int hw_to_idx(struct clk_zx_pll *zx_pll)
  35. {
  36. const struct zx_pll_config *config = zx_pll->lookup_table;
  37. u32 hw_cfg0, hw_cfg1;
  38. int i;
  39. hw_cfg0 = readl_relaxed(zx_pll->reg_base);
  40. hw_cfg1 = readl_relaxed(zx_pll->reg_base + CFG0_CFG1_OFFSET);
  41. /* For matching the value in lookup table */
  42. hw_cfg0 &= ~BIT(zx_pll->lock_bit);
  43. hw_cfg0 |= BIT(zx_pll->pd_bit);
  44. for (i = 0; i < zx_pll->count; i++) {
  45. if (hw_cfg0 == config[i].cfg0 && hw_cfg1 == config[i].cfg1)
  46. return i;
  47. }
  48. return -EINVAL;
  49. }
  50. static unsigned long zx_pll_recalc_rate(struct clk_hw *hw,
  51. unsigned long parent_rate)
  52. {
  53. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  54. int idx;
  55. idx = hw_to_idx(zx_pll);
  56. if (unlikely(idx == -EINVAL))
  57. return 0;
  58. return zx_pll->lookup_table[idx].rate;
  59. }
  60. static long zx_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  61. unsigned long *prate)
  62. {
  63. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  64. int idx;
  65. idx = rate_to_idx(zx_pll, rate);
  66. return zx_pll->lookup_table[idx].rate;
  67. }
  68. static int zx_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  69. unsigned long parent_rate)
  70. {
  71. /* Assume current cpu is not running on current PLL */
  72. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  73. const struct zx_pll_config *config;
  74. int idx;
  75. idx = rate_to_idx(zx_pll, rate);
  76. config = &zx_pll->lookup_table[idx];
  77. writel_relaxed(config->cfg0, zx_pll->reg_base);
  78. writel_relaxed(config->cfg1, zx_pll->reg_base + CFG0_CFG1_OFFSET);
  79. return 0;
  80. }
  81. static int zx_pll_enable(struct clk_hw *hw)
  82. {
  83. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  84. u32 reg;
  85. reg = readl_relaxed(zx_pll->reg_base);
  86. writel_relaxed(reg & ~BIT(zx_pll->pd_bit), zx_pll->reg_base);
  87. return readl_relaxed_poll_timeout(zx_pll->reg_base, reg,
  88. reg & BIT(zx_pll->lock_bit), 0, 100);
  89. }
  90. static void zx_pll_disable(struct clk_hw *hw)
  91. {
  92. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  93. u32 reg;
  94. reg = readl_relaxed(zx_pll->reg_base);
  95. writel_relaxed(reg | BIT(zx_pll->pd_bit), zx_pll->reg_base);
  96. }
  97. static int zx_pll_is_enabled(struct clk_hw *hw)
  98. {
  99. struct clk_zx_pll *zx_pll = to_clk_zx_pll(hw);
  100. u32 reg;
  101. reg = readl_relaxed(zx_pll->reg_base);
  102. return !(reg & BIT(zx_pll->pd_bit));
  103. }
  104. const struct clk_ops zx_pll_ops = {
  105. .recalc_rate = zx_pll_recalc_rate,
  106. .round_rate = zx_pll_round_rate,
  107. .set_rate = zx_pll_set_rate,
  108. .enable = zx_pll_enable,
  109. .disable = zx_pll_disable,
  110. .is_enabled = zx_pll_is_enabled,
  111. };
  112. EXPORT_SYMBOL(zx_pll_ops);
  113. struct clk *clk_register_zx_pll(const char *name, const char *parent_name,
  114. unsigned long flags, void __iomem *reg_base,
  115. const struct zx_pll_config *lookup_table,
  116. int count, spinlock_t *lock)
  117. {
  118. struct clk_zx_pll *zx_pll;
  119. struct clk *clk;
  120. struct clk_init_data init;
  121. zx_pll = kzalloc(sizeof(*zx_pll), GFP_KERNEL);
  122. if (!zx_pll)
  123. return ERR_PTR(-ENOMEM);
  124. init.name = name;
  125. init.ops = &zx_pll_ops;
  126. init.flags = flags;
  127. init.parent_names = parent_name ? &parent_name : NULL;
  128. init.num_parents = parent_name ? 1 : 0;
  129. zx_pll->reg_base = reg_base;
  130. zx_pll->lookup_table = lookup_table;
  131. zx_pll->count = count;
  132. zx_pll->lock_bit = LOCK_FLAG;
  133. zx_pll->pd_bit = POWER_DOWN;
  134. zx_pll->lock = lock;
  135. zx_pll->hw.init = &init;
  136. clk = clk_register(NULL, &zx_pll->hw);
  137. if (IS_ERR(clk))
  138. kfree(zx_pll);
  139. return clk;
  140. }
  141. #define BPAR 1000000
  142. static u32 calc_reg(u32 parent_rate, u32 rate)
  143. {
  144. u32 sel, integ, fra_div, tmp;
  145. u64 tmp64 = (u64)parent_rate * BPAR;
  146. do_div(tmp64, rate);
  147. integ = (u32)tmp64 / BPAR;
  148. integ = integ >> 1;
  149. tmp = (u32)tmp64 % BPAR;
  150. sel = tmp / BPAR;
  151. tmp = tmp % BPAR;
  152. fra_div = tmp * 0xff / BPAR;
  153. tmp = (sel << 24) | (integ << 16) | (0xff << 8) | fra_div;
  154. /* Set I2S integer divider as 1. This bit is reserved for SPDIF
  155. * and do no harm.
  156. */
  157. tmp |= BIT(28);
  158. return tmp;
  159. }
  160. static u32 calc_rate(u32 reg, u32 parent_rate)
  161. {
  162. u32 sel, integ, fra_div, tmp;
  163. u64 tmp64 = (u64)parent_rate * BPAR;
  164. tmp = reg;
  165. sel = (tmp >> 24) & BIT(0);
  166. integ = (tmp >> 16) & 0xff;
  167. fra_div = tmp & 0xff;
  168. tmp = fra_div * BPAR;
  169. tmp = tmp / 0xff;
  170. tmp += sel * BPAR;
  171. tmp += 2 * integ * BPAR;
  172. do_div(tmp64, tmp);
  173. return (u32)tmp64;
  174. }
  175. static unsigned long zx_audio_recalc_rate(struct clk_hw *hw,
  176. unsigned long parent_rate)
  177. {
  178. struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
  179. u32 reg;
  180. reg = readl_relaxed(zx_audio->reg_base);
  181. return calc_rate(reg, parent_rate);
  182. }
  183. static long zx_audio_round_rate(struct clk_hw *hw, unsigned long rate,
  184. unsigned long *prate)
  185. {
  186. u32 reg;
  187. if (rate * 2 > *prate)
  188. return -EINVAL;
  189. reg = calc_reg(*prate, rate);
  190. return calc_rate(reg, *prate);
  191. }
  192. static int zx_audio_set_rate(struct clk_hw *hw, unsigned long rate,
  193. unsigned long parent_rate)
  194. {
  195. struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
  196. u32 reg;
  197. reg = calc_reg(parent_rate, rate);
  198. writel_relaxed(reg, zx_audio->reg_base);
  199. return 0;
  200. }
  201. #define ZX_AUDIO_EN BIT(25)
  202. static int zx_audio_enable(struct clk_hw *hw)
  203. {
  204. struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
  205. u32 reg;
  206. reg = readl_relaxed(zx_audio->reg_base);
  207. writel_relaxed(reg & ~ZX_AUDIO_EN, zx_audio->reg_base);
  208. return 0;
  209. }
  210. static void zx_audio_disable(struct clk_hw *hw)
  211. {
  212. struct clk_zx_audio *zx_audio = to_clk_zx_audio(hw);
  213. u32 reg;
  214. reg = readl_relaxed(zx_audio->reg_base);
  215. writel_relaxed(reg | ZX_AUDIO_EN, zx_audio->reg_base);
  216. }
  217. static const struct clk_ops zx_audio_ops = {
  218. .recalc_rate = zx_audio_recalc_rate,
  219. .round_rate = zx_audio_round_rate,
  220. .set_rate = zx_audio_set_rate,
  221. .enable = zx_audio_enable,
  222. .disable = zx_audio_disable,
  223. };
  224. struct clk *clk_register_zx_audio(const char *name,
  225. const char * const parent_name,
  226. unsigned long flags,
  227. void __iomem *reg_base)
  228. {
  229. struct clk_zx_audio *zx_audio;
  230. struct clk *clk;
  231. struct clk_init_data init;
  232. zx_audio = kzalloc(sizeof(*zx_audio), GFP_KERNEL);
  233. if (!zx_audio)
  234. return ERR_PTR(-ENOMEM);
  235. init.name = name;
  236. init.ops = &zx_audio_ops;
  237. init.flags = flags;
  238. init.parent_names = parent_name ? &parent_name : NULL;
  239. init.num_parents = parent_name ? 1 : 0;
  240. zx_audio->reg_base = reg_base;
  241. zx_audio->hw.init = &init;
  242. clk = clk_register(NULL, &zx_audio->hw);
  243. if (IS_ERR(clk))
  244. kfree(zx_audio);
  245. return clk;
  246. }