spear1340_clock.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * arch/arm/mach-spear13xx/spear1340_clock.c
  3. *
  4. * SPEAr1340 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <vireshk@kernel.org>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clkdev.h>
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include <linux/of_platform.h>
  17. #include <linux/spinlock_types.h>
  18. #include "clk.h"
  19. /* Clock Configuration Registers */
  20. #define SPEAR1340_SYS_CLK_CTRL (misc_base + 0x200)
  21. #define SPEAR1340_HCLK_SRC_SEL_SHIFT 27
  22. #define SPEAR1340_HCLK_SRC_SEL_MASK 1
  23. #define SPEAR1340_SCLK_SRC_SEL_SHIFT 23
  24. #define SPEAR1340_SCLK_SRC_SEL_MASK 3
  25. /* PLL related registers and bit values */
  26. #define SPEAR1340_PLL_CFG (misc_base + 0x210)
  27. /* PLL_CFG bit values */
  28. #define SPEAR1340_CLCD_SYNT_CLK_MASK 1
  29. #define SPEAR1340_CLCD_SYNT_CLK_SHIFT 31
  30. #define SPEAR1340_GEN_SYNT2_3_CLK_SHIFT 29
  31. #define SPEAR1340_GEN_SYNT_CLK_MASK 2
  32. #define SPEAR1340_GEN_SYNT0_1_CLK_SHIFT 27
  33. #define SPEAR1340_PLL_CLK_MASK 2
  34. #define SPEAR1340_PLL3_CLK_SHIFT 24
  35. #define SPEAR1340_PLL2_CLK_SHIFT 22
  36. #define SPEAR1340_PLL1_CLK_SHIFT 20
  37. #define SPEAR1340_PLL1_CTR (misc_base + 0x214)
  38. #define SPEAR1340_PLL1_FRQ (misc_base + 0x218)
  39. #define SPEAR1340_PLL2_CTR (misc_base + 0x220)
  40. #define SPEAR1340_PLL2_FRQ (misc_base + 0x224)
  41. #define SPEAR1340_PLL3_CTR (misc_base + 0x22C)
  42. #define SPEAR1340_PLL3_FRQ (misc_base + 0x230)
  43. #define SPEAR1340_PLL4_CTR (misc_base + 0x238)
  44. #define SPEAR1340_PLL4_FRQ (misc_base + 0x23C)
  45. #define SPEAR1340_PERIP_CLK_CFG (misc_base + 0x244)
  46. /* PERIP_CLK_CFG bit values */
  47. #define SPEAR1340_SPDIF_CLK_MASK 1
  48. #define SPEAR1340_SPDIF_OUT_CLK_SHIFT 15
  49. #define SPEAR1340_SPDIF_IN_CLK_SHIFT 14
  50. #define SPEAR1340_GPT3_CLK_SHIFT 13
  51. #define SPEAR1340_GPT2_CLK_SHIFT 12
  52. #define SPEAR1340_GPT_CLK_MASK 1
  53. #define SPEAR1340_GPT1_CLK_SHIFT 9
  54. #define SPEAR1340_GPT0_CLK_SHIFT 8
  55. #define SPEAR1340_UART_CLK_MASK 2
  56. #define SPEAR1340_UART1_CLK_SHIFT 6
  57. #define SPEAR1340_UART0_CLK_SHIFT 4
  58. #define SPEAR1340_CLCD_CLK_MASK 2
  59. #define SPEAR1340_CLCD_CLK_SHIFT 2
  60. #define SPEAR1340_C3_CLK_MASK 1
  61. #define SPEAR1340_C3_CLK_SHIFT 1
  62. #define SPEAR1340_GMAC_CLK_CFG (misc_base + 0x248)
  63. #define SPEAR1340_GMAC_PHY_CLK_MASK 1
  64. #define SPEAR1340_GMAC_PHY_CLK_SHIFT 2
  65. #define SPEAR1340_GMAC_PHY_INPUT_CLK_MASK 2
  66. #define SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT 0
  67. #define SPEAR1340_I2S_CLK_CFG (misc_base + 0x24C)
  68. /* I2S_CLK_CFG register mask */
  69. #define SPEAR1340_I2S_SCLK_X_MASK 0x1F
  70. #define SPEAR1340_I2S_SCLK_X_SHIFT 27
  71. #define SPEAR1340_I2S_SCLK_Y_MASK 0x1F
  72. #define SPEAR1340_I2S_SCLK_Y_SHIFT 22
  73. #define SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT 21
  74. #define SPEAR1340_I2S_SCLK_SYNTH_ENB 20
  75. #define SPEAR1340_I2S_PRS1_CLK_X_MASK 0xFF
  76. #define SPEAR1340_I2S_PRS1_CLK_X_SHIFT 12
  77. #define SPEAR1340_I2S_PRS1_CLK_Y_MASK 0xFF
  78. #define SPEAR1340_I2S_PRS1_CLK_Y_SHIFT 4
  79. #define SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT 3
  80. #define SPEAR1340_I2S_REF_SEL_MASK 1
  81. #define SPEAR1340_I2S_REF_SHIFT 2
  82. #define SPEAR1340_I2S_SRC_CLK_MASK 2
  83. #define SPEAR1340_I2S_SRC_CLK_SHIFT 0
  84. #define SPEAR1340_C3_CLK_SYNT (misc_base + 0x250)
  85. #define SPEAR1340_UART0_CLK_SYNT (misc_base + 0x254)
  86. #define SPEAR1340_UART1_CLK_SYNT (misc_base + 0x258)
  87. #define SPEAR1340_GMAC_CLK_SYNT (misc_base + 0x25C)
  88. #define SPEAR1340_SDHCI_CLK_SYNT (misc_base + 0x260)
  89. #define SPEAR1340_CFXD_CLK_SYNT (misc_base + 0x264)
  90. #define SPEAR1340_ADC_CLK_SYNT (misc_base + 0x270)
  91. #define SPEAR1340_AMBA_CLK_SYNT (misc_base + 0x274)
  92. #define SPEAR1340_CLCD_CLK_SYNT (misc_base + 0x27C)
  93. #define SPEAR1340_SYS_CLK_SYNT (misc_base + 0x284)
  94. #define SPEAR1340_GEN_CLK_SYNT0 (misc_base + 0x28C)
  95. #define SPEAR1340_GEN_CLK_SYNT1 (misc_base + 0x294)
  96. #define SPEAR1340_GEN_CLK_SYNT2 (misc_base + 0x29C)
  97. #define SPEAR1340_GEN_CLK_SYNT3 (misc_base + 0x304)
  98. #define SPEAR1340_PERIP1_CLK_ENB (misc_base + 0x30C)
  99. #define SPEAR1340_RTC_CLK_ENB 31
  100. #define SPEAR1340_ADC_CLK_ENB 30
  101. #define SPEAR1340_C3_CLK_ENB 29
  102. #define SPEAR1340_CLCD_CLK_ENB 27
  103. #define SPEAR1340_DMA_CLK_ENB 25
  104. #define SPEAR1340_GPIO1_CLK_ENB 24
  105. #define SPEAR1340_GPIO0_CLK_ENB 23
  106. #define SPEAR1340_GPT1_CLK_ENB 22
  107. #define SPEAR1340_GPT0_CLK_ENB 21
  108. #define SPEAR1340_I2S_PLAY_CLK_ENB 20
  109. #define SPEAR1340_I2S_REC_CLK_ENB 19
  110. #define SPEAR1340_I2C0_CLK_ENB 18
  111. #define SPEAR1340_SSP_CLK_ENB 17
  112. #define SPEAR1340_UART0_CLK_ENB 15
  113. #define SPEAR1340_PCIE_SATA_CLK_ENB 12
  114. #define SPEAR1340_UOC_CLK_ENB 11
  115. #define SPEAR1340_UHC1_CLK_ENB 10
  116. #define SPEAR1340_UHC0_CLK_ENB 9
  117. #define SPEAR1340_GMAC_CLK_ENB 8
  118. #define SPEAR1340_CFXD_CLK_ENB 7
  119. #define SPEAR1340_SDHCI_CLK_ENB 6
  120. #define SPEAR1340_SMI_CLK_ENB 5
  121. #define SPEAR1340_FSMC_CLK_ENB 4
  122. #define SPEAR1340_SYSRAM0_CLK_ENB 3
  123. #define SPEAR1340_SYSRAM1_CLK_ENB 2
  124. #define SPEAR1340_SYSROM_CLK_ENB 1
  125. #define SPEAR1340_BUS_CLK_ENB 0
  126. #define SPEAR1340_PERIP2_CLK_ENB (misc_base + 0x310)
  127. #define SPEAR1340_THSENS_CLK_ENB 8
  128. #define SPEAR1340_I2S_REF_PAD_CLK_ENB 7
  129. #define SPEAR1340_ACP_CLK_ENB 6
  130. #define SPEAR1340_GPT3_CLK_ENB 5
  131. #define SPEAR1340_GPT2_CLK_ENB 4
  132. #define SPEAR1340_KBD_CLK_ENB 3
  133. #define SPEAR1340_CPU_DBG_CLK_ENB 2
  134. #define SPEAR1340_DDR_CORE_CLK_ENB 1
  135. #define SPEAR1340_DDR_CTRL_CLK_ENB 0
  136. #define SPEAR1340_PERIP3_CLK_ENB (misc_base + 0x314)
  137. #define SPEAR1340_PLGPIO_CLK_ENB 18
  138. #define SPEAR1340_VIDEO_DEC_CLK_ENB 16
  139. #define SPEAR1340_VIDEO_ENC_CLK_ENB 15
  140. #define SPEAR1340_SPDIF_OUT_CLK_ENB 13
  141. #define SPEAR1340_SPDIF_IN_CLK_ENB 12
  142. #define SPEAR1340_VIDEO_IN_CLK_ENB 11
  143. #define SPEAR1340_CAM0_CLK_ENB 10
  144. #define SPEAR1340_CAM1_CLK_ENB 9
  145. #define SPEAR1340_CAM2_CLK_ENB 8
  146. #define SPEAR1340_CAM3_CLK_ENB 7
  147. #define SPEAR1340_MALI_CLK_ENB 6
  148. #define SPEAR1340_CEC0_CLK_ENB 5
  149. #define SPEAR1340_CEC1_CLK_ENB 4
  150. #define SPEAR1340_PWM_CLK_ENB 3
  151. #define SPEAR1340_I2C1_CLK_ENB 2
  152. #define SPEAR1340_UART1_CLK_ENB 1
  153. static DEFINE_SPINLOCK(_lock);
  154. /* pll rate configuration table, in ascending order of rates */
  155. static struct pll_rate_tbl pll_rtbl[] = {
  156. /* PCLK 24MHz */
  157. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  158. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  159. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  160. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  161. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  162. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  163. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  164. {.mode = 0, .m = 0x96, .n = 0x06, .p = 0x0}, /* vco 1200, pll 1200 MHz */
  165. };
  166. /* vco-pll4 rate configuration table, in ascending order of rates */
  167. static struct pll_rate_tbl pll4_rtbl[] = {
  168. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  169. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  170. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  171. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  172. };
  173. /*
  174. * All below entries generate 166 MHz for
  175. * different values of vco1div2
  176. */
  177. static struct frac_rate_tbl amba_synth_rtbl[] = {
  178. {.div = 0x073A8}, /* for vco1div2 = 600 MHz */
  179. {.div = 0x06062}, /* for vco1div2 = 500 MHz */
  180. {.div = 0x04D1B}, /* for vco1div2 = 400 MHz */
  181. {.div = 0x04000}, /* for vco1div2 = 332 MHz */
  182. {.div = 0x03031}, /* for vco1div2 = 250 MHz */
  183. {.div = 0x0268D}, /* for vco1div2 = 200 MHz */
  184. };
  185. /*
  186. * Synthesizer Clock derived from vcodiv2. This clock is one of the
  187. * possible clocks to feed cpu directly.
  188. * We can program this synthesizer to make cpu run on different clock
  189. * frequencies.
  190. * Following table provides configuration values to let cpu run on 200,
  191. * 250, 332, 400 or 500 MHz considering different possibilites of input
  192. * (vco1div2) clock.
  193. *
  194. * --------------------------------------------------------------------
  195. * vco1div2(Mhz) fout(Mhz) cpuclk = fout/2 div
  196. * --------------------------------------------------------------------
  197. * 400 200 100 0x04000
  198. * 400 250 125 0x03333
  199. * 400 332 166 0x0268D
  200. * 400 400 200 0x02000
  201. * --------------------------------------------------------------------
  202. * 500 200 100 0x05000
  203. * 500 250 125 0x04000
  204. * 500 332 166 0x03031
  205. * 500 400 200 0x02800
  206. * 500 500 250 0x02000
  207. * --------------------------------------------------------------------
  208. * 600 200 100 0x06000
  209. * 600 250 125 0x04CCE
  210. * 600 332 166 0x039D5
  211. * 600 400 200 0x03000
  212. * 600 500 250 0x02666
  213. * --------------------------------------------------------------------
  214. * 664 200 100 0x06a38
  215. * 664 250 125 0x054FD
  216. * 664 332 166 0x04000
  217. * 664 400 200 0x0351E
  218. * 664 500 250 0x02A7E
  219. * --------------------------------------------------------------------
  220. * 800 200 100 0x08000
  221. * 800 250 125 0x06666
  222. * 800 332 166 0x04D18
  223. * 800 400 200 0x04000
  224. * 800 500 250 0x03333
  225. * --------------------------------------------------------------------
  226. * sys rate configuration table is in descending order of divisor.
  227. */
  228. static struct frac_rate_tbl sys_synth_rtbl[] = {
  229. {.div = 0x08000},
  230. {.div = 0x06a38},
  231. {.div = 0x06666},
  232. {.div = 0x06000},
  233. {.div = 0x054FD},
  234. {.div = 0x05000},
  235. {.div = 0x04D18},
  236. {.div = 0x04CCE},
  237. {.div = 0x04000},
  238. {.div = 0x039D5},
  239. {.div = 0x0351E},
  240. {.div = 0x03333},
  241. {.div = 0x03031},
  242. {.div = 0x03000},
  243. {.div = 0x02A7E},
  244. {.div = 0x02800},
  245. {.div = 0x0268D},
  246. {.div = 0x02666},
  247. {.div = 0x02000},
  248. };
  249. /* aux rate configuration table, in ascending order of rates */
  250. static struct aux_rate_tbl aux_rtbl[] = {
  251. /* 12.29MHz for vic1div2=600MHz and 10.24MHz for VCO1div2=500MHz */
  252. {.xscale = 5, .yscale = 122, .eq = 0},
  253. /* 14.70MHz for vic1div2=600MHz and 12.29MHz for VCO1div2=500MHz */
  254. {.xscale = 10, .yscale = 204, .eq = 0},
  255. /* 48MHz for vic1div2=600MHz and 40 MHz for VCO1div2=500MHz */
  256. {.xscale = 4, .yscale = 25, .eq = 0},
  257. /* 57.14MHz for vic1div2=600MHz and 48 MHz for VCO1div2=500MHz */
  258. {.xscale = 4, .yscale = 21, .eq = 0},
  259. /* 83.33MHz for vic1div2=600MHz and 69.44MHz for VCO1div2=500MHz */
  260. {.xscale = 5, .yscale = 18, .eq = 0},
  261. /* 100MHz for vic1div2=600MHz and 83.33 MHz for VCO1div2=500MHz */
  262. {.xscale = 2, .yscale = 6, .eq = 0},
  263. /* 125MHz for vic1div2=600MHz and 104.1MHz for VCO1div2=500MHz */
  264. {.xscale = 5, .yscale = 12, .eq = 0},
  265. /* 150MHz for vic1div2=600MHz and 125MHz for VCO1div2=500MHz */
  266. {.xscale = 2, .yscale = 4, .eq = 0},
  267. /* 166MHz for vic1div2=600MHz and 138.88MHz for VCO1div2=500MHz */
  268. {.xscale = 5, .yscale = 18, .eq = 1},
  269. /* 200MHz for vic1div2=600MHz and 166MHz for VCO1div2=500MHz */
  270. {.xscale = 1, .yscale = 3, .eq = 1},
  271. /* 250MHz for vic1div2=600MHz and 208.33MHz for VCO1div2=500MHz */
  272. {.xscale = 5, .yscale = 12, .eq = 1},
  273. /* 300MHz for vic1div2=600MHz and 250MHz for VCO1div2=500MHz */
  274. {.xscale = 1, .yscale = 2, .eq = 1},
  275. };
  276. /* gmac rate configuration table, in ascending order of rates */
  277. static struct aux_rate_tbl gmac_rtbl[] = {
  278. /* For gmac phy input clk */
  279. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  280. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  281. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  282. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  283. };
  284. /* clcd rate configuration table, in ascending order of rates */
  285. static struct frac_rate_tbl clcd_rtbl[] = {
  286. {.div = 0x18000}, /* 25 Mhz , for vc01div4 = 300 MHz*/
  287. {.div = 0x1638E}, /* 27 Mhz , for vc01div4 = 300 MHz*/
  288. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  289. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  290. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  291. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  292. {.div = 0x0A584}, /* 58 Mhz , for vco1div4 = 300 MHz */
  293. {.div = 0x093B1}, /* 65 Mhz , for vc01div4 = 300 MHz*/
  294. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  295. {.div = 0x081BA}, /* 74 Mhz , for vc01div4 = 300 MHz*/
  296. {.div = 0x07BA0}, /* 65 Mhz , for vc01div4 = 250 MHz*/
  297. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  298. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  299. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  300. {.div = 0x058E3}, /* 108 Mhz , for vc01div4 = 300 MHz*/
  301. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  302. {.div = 0x040A5}, /* 148.5 Mhz , for vc01div4 = 300 MHz*/
  303. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  304. {.div = 0x0360D}, /* 148 Mhz , for vc01div4 = 250 MHz*/
  305. {.div = 0x035E0}, /* 148.5 MHz, for vc01div4 = 250 MHz*/
  306. };
  307. /* i2s prescaler1 masks */
  308. static struct aux_clk_masks i2s_prs1_masks = {
  309. .eq_sel_mask = AUX_EQ_SEL_MASK,
  310. .eq_sel_shift = SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT,
  311. .eq1_mask = AUX_EQ1_SEL,
  312. .eq2_mask = AUX_EQ2_SEL,
  313. .xscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_X_MASK,
  314. .xscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_X_SHIFT,
  315. .yscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_Y_MASK,
  316. .yscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_Y_SHIFT,
  317. };
  318. /* i2s sclk (bit clock) syynthesizers masks */
  319. static struct aux_clk_masks i2s_sclk_masks = {
  320. .eq_sel_mask = AUX_EQ_SEL_MASK,
  321. .eq_sel_shift = SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT,
  322. .eq1_mask = AUX_EQ1_SEL,
  323. .eq2_mask = AUX_EQ2_SEL,
  324. .xscale_sel_mask = SPEAR1340_I2S_SCLK_X_MASK,
  325. .xscale_sel_shift = SPEAR1340_I2S_SCLK_X_SHIFT,
  326. .yscale_sel_mask = SPEAR1340_I2S_SCLK_Y_MASK,
  327. .yscale_sel_shift = SPEAR1340_I2S_SCLK_Y_SHIFT,
  328. .enable_bit = SPEAR1340_I2S_SCLK_SYNTH_ENB,
  329. };
  330. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  331. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  332. /* For parent clk = 49.152 MHz */
  333. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  334. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  335. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  336. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  337. /*
  338. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  339. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  340. */
  341. {.xscale = 1, .yscale = 3, .eq = 0},
  342. /* For parent clk = 49.152 MHz */
  343. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  344. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz, smp freq = 48Khz*/
  345. };
  346. /* i2s sclk aux rate configuration table, in ascending order of rates */
  347. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  348. /* For sclk = ref_clk * x/2/y */
  349. {.xscale = 1, .yscale = 4, .eq = 0},
  350. {.xscale = 1, .yscale = 2, .eq = 0},
  351. };
  352. /* adc rate configuration table, in ascending order of rates */
  353. /* possible adc range is 2.5 MHz to 20 MHz. */
  354. static struct aux_rate_tbl adc_rtbl[] = {
  355. /* For ahb = 166.67 MHz */
  356. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  357. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  358. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  359. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  360. };
  361. /* General synth rate configuration table, in ascending order of rates */
  362. static struct frac_rate_tbl gen_rtbl[] = {
  363. {.div = 0x1A92B}, /* 22.5792 MHz for vco1div4=300 MHz*/
  364. {.div = 0x186A0}, /* 24.576 MHz for vco1div4=300 MHz*/
  365. {.div = 0x18000}, /* 25 MHz for vco1div4=300 MHz*/
  366. {.div = 0x1624E}, /* 22.5792 MHz for vco1div4=250 MHz*/
  367. {.div = 0x14585}, /* 24.576 MHz for vco1div4=250 MHz*/
  368. {.div = 0x14000}, /* 25 MHz for vco1div4=250 MHz*/
  369. {.div = 0x0D495}, /* 45.1584 MHz for vco1div4=300 MHz*/
  370. {.div = 0x0C000}, /* 50 MHz for vco1div4=300 MHz*/
  371. {.div = 0x0B127}, /* 45.1584 MHz for vco1div4=250 MHz*/
  372. {.div = 0x0A000}, /* 50 MHz for vco1div4=250 MHz*/
  373. {.div = 0x07530}, /* 81.92 MHz for vco1div4=300 MHz*/
  374. {.div = 0x061A8}, /* 81.92 MHz for vco1div4=250 MHz*/
  375. {.div = 0x06000}, /* 100 MHz for vco1div4=300 MHz*/
  376. {.div = 0x05000}, /* 100 MHz for vco1div4=250 MHz*/
  377. {.div = 0x03000}, /* 200 MHz for vco1div4=300 MHz*/
  378. {.div = 0x02DB6}, /* 210 MHz for vco1div4=300 MHz*/
  379. {.div = 0x02BA2}, /* 220 MHz for vco1div4=300 MHz*/
  380. {.div = 0x029BD}, /* 230 MHz for vco1div4=300 MHz*/
  381. {.div = 0x02800}, /* 200 MHz for vco1div4=250 MHz*/
  382. {.div = 0x02666}, /* 250 MHz for vco1div4=300 MHz*/
  383. {.div = 0x02620}, /* 210 MHz for vco1div4=250 MHz*/
  384. {.div = 0x02460}, /* 220 MHz for vco1div4=250 MHz*/
  385. {.div = 0x022C0}, /* 230 MHz for vco1div4=250 MHz*/
  386. {.div = 0x02160}, /* 240 MHz for vco1div4=250 MHz*/
  387. {.div = 0x02000}, /* 250 MHz for vco1div4=250 MHz*/
  388. };
  389. /* clock parents */
  390. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  391. static const char *sys_parents[] = { "pll1_clk", "pll1_clk", "pll1_clk",
  392. "pll1_clk", "sys_syn_clk", "sys_syn_clk", "pll2_clk", "pll3_clk", };
  393. static const char *ahb_parents[] = { "cpu_div3_clk", "amba_syn_clk", };
  394. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  395. static const char *uart0_parents[] = { "pll5_clk", "osc_24m_clk",
  396. "uart0_syn_gclk", };
  397. static const char *uart1_parents[] = { "pll5_clk", "osc_24m_clk",
  398. "uart1_syn_gclk", };
  399. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  400. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  401. "osc_25m_clk", };
  402. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  403. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  404. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  405. static const char *i2s_src_parents[] = { "vco1div2_clk", "pll2_clk", "pll3_clk",
  406. "i2s_src_pad_clk", };
  407. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  408. static const char *spdif_out_parents[] = { "i2s_src_pad_clk", "gen_syn2_clk", };
  409. static const char *spdif_in_parents[] = { "pll2_clk", "gen_syn3_clk", };
  410. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  411. "pll3_clk", };
  412. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco2div2_clk",
  413. "pll2_clk", };
  414. void __init spear1340_clk_init(void __iomem *misc_base)
  415. {
  416. struct clk *clk, *clk1;
  417. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  418. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  419. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  420. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  421. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, 0, 25000000);
  422. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  423. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, 0, 125000000);
  424. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  425. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 0,
  426. 12288000);
  427. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  428. /* clock derived from 32 KHz osc clk */
  429. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  430. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_RTC_CLK_ENB, 0,
  431. &_lock);
  432. clk_register_clkdev(clk, NULL, "e0580000.rtc");
  433. /* clock derived from 24 or 25 MHz osc clk */
  434. /* vco-pll */
  435. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  436. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  437. SPEAR1340_PLL_CFG, SPEAR1340_PLL1_CLK_SHIFT,
  438. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  439. clk_register_clkdev(clk, "vco1_mclk", NULL);
  440. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk", 0,
  441. SPEAR1340_PLL1_CTR, SPEAR1340_PLL1_FRQ, pll_rtbl,
  442. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  443. clk_register_clkdev(clk, "vco1_clk", NULL);
  444. clk_register_clkdev(clk1, "pll1_clk", NULL);
  445. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  446. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  447. SPEAR1340_PLL_CFG, SPEAR1340_PLL2_CLK_SHIFT,
  448. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  449. clk_register_clkdev(clk, "vco2_mclk", NULL);
  450. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk", 0,
  451. SPEAR1340_PLL2_CTR, SPEAR1340_PLL2_FRQ, pll_rtbl,
  452. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  453. clk_register_clkdev(clk, "vco2_clk", NULL);
  454. clk_register_clkdev(clk1, "pll2_clk", NULL);
  455. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  456. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  457. SPEAR1340_PLL_CFG, SPEAR1340_PLL3_CLK_SHIFT,
  458. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  459. clk_register_clkdev(clk, "vco3_mclk", NULL);
  460. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk", 0,
  461. SPEAR1340_PLL3_CTR, SPEAR1340_PLL3_FRQ, pll_rtbl,
  462. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  463. clk_register_clkdev(clk, "vco3_clk", NULL);
  464. clk_register_clkdev(clk1, "pll3_clk", NULL);
  465. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  466. 0, SPEAR1340_PLL4_CTR, SPEAR1340_PLL4_FRQ, pll4_rtbl,
  467. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  468. clk_register_clkdev(clk, "vco4_clk", NULL);
  469. clk_register_clkdev(clk1, "pll4_clk", NULL);
  470. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  471. 48000000);
  472. clk_register_clkdev(clk, "pll5_clk", NULL);
  473. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  474. 25000000);
  475. clk_register_clkdev(clk, "pll6_clk", NULL);
  476. /* vco div n clocks */
  477. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  478. 2);
  479. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  480. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  481. 4);
  482. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  483. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  484. 2);
  485. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  486. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  487. 2);
  488. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  489. /* peripherals */
  490. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  491. 128);
  492. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  493. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_THSENS_CLK_ENB, 0,
  494. &_lock);
  495. clk_register_clkdev(clk, NULL, "e07008c4.thermal");
  496. /* clock derived from pll4 clk */
  497. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  498. 1);
  499. clk_register_clkdev(clk, "ddr_clk", NULL);
  500. /* clock derived from pll1 clk */
  501. clk = clk_register_frac("sys_syn_clk", "vco1div2_clk", 0,
  502. SPEAR1340_SYS_CLK_SYNT, sys_synth_rtbl,
  503. ARRAY_SIZE(sys_synth_rtbl), &_lock);
  504. clk_register_clkdev(clk, "sys_syn_clk", NULL);
  505. clk = clk_register_frac("amba_syn_clk", "vco1div2_clk", 0,
  506. SPEAR1340_AMBA_CLK_SYNT, amba_synth_rtbl,
  507. ARRAY_SIZE(amba_synth_rtbl), &_lock);
  508. clk_register_clkdev(clk, "amba_syn_clk", NULL);
  509. clk = clk_register_mux(NULL, "sys_mclk", sys_parents,
  510. ARRAY_SIZE(sys_parents), CLK_SET_RATE_NO_REPARENT,
  511. SPEAR1340_SYS_CLK_CTRL, SPEAR1340_SCLK_SRC_SEL_SHIFT,
  512. SPEAR1340_SCLK_SRC_SEL_MASK, 0, &_lock);
  513. clk_register_clkdev(clk, "sys_mclk", NULL);
  514. clk = clk_register_fixed_factor(NULL, "cpu_clk", "sys_mclk", 0, 1,
  515. 2);
  516. clk_register_clkdev(clk, "cpu_clk", NULL);
  517. clk = clk_register_fixed_factor(NULL, "cpu_div3_clk", "cpu_clk", 0, 1,
  518. 3);
  519. clk_register_clkdev(clk, "cpu_div3_clk", NULL);
  520. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  521. 2);
  522. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  523. clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
  524. 2);
  525. clk_register_clkdev(clk, NULL, "smp_twd");
  526. clk = clk_register_mux(NULL, "ahb_clk", ahb_parents,
  527. ARRAY_SIZE(ahb_parents), CLK_SET_RATE_NO_REPARENT,
  528. SPEAR1340_SYS_CLK_CTRL, SPEAR1340_HCLK_SRC_SEL_SHIFT,
  529. SPEAR1340_HCLK_SRC_SEL_MASK, 0, &_lock);
  530. clk_register_clkdev(clk, "ahb_clk", NULL);
  531. clk = clk_register_fixed_factor(NULL, "apb_clk", "ahb_clk", 0, 1,
  532. 2);
  533. clk_register_clkdev(clk, "apb_clk", NULL);
  534. /* gpt clocks */
  535. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  536. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  537. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT0_CLK_SHIFT,
  538. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  539. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  540. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  541. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT0_CLK_ENB, 0,
  542. &_lock);
  543. clk_register_clkdev(clk, NULL, "gpt0");
  544. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  545. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  546. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT1_CLK_SHIFT,
  547. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  548. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  549. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  550. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT1_CLK_ENB, 0,
  551. &_lock);
  552. clk_register_clkdev(clk, NULL, "gpt1");
  553. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  554. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  555. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT2_CLK_SHIFT,
  556. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  557. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  558. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  559. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT2_CLK_ENB, 0,
  560. &_lock);
  561. clk_register_clkdev(clk, NULL, "gpt2");
  562. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  563. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  564. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT3_CLK_SHIFT,
  565. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  566. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  567. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  568. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT3_CLK_ENB, 0,
  569. &_lock);
  570. clk_register_clkdev(clk, NULL, "gpt3");
  571. /* others */
  572. clk = clk_register_aux("uart0_syn_clk", "uart0_syn_gclk",
  573. "vco1div2_clk", 0, SPEAR1340_UART0_CLK_SYNT, NULL,
  574. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  575. clk_register_clkdev(clk, "uart0_syn_clk", NULL);
  576. clk_register_clkdev(clk1, "uart0_syn_gclk", NULL);
  577. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  578. ARRAY_SIZE(uart0_parents),
  579. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  580. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_UART0_CLK_SHIFT,
  581. SPEAR1340_UART_CLK_MASK, 0, &_lock);
  582. clk_register_clkdev(clk, "uart0_mclk", NULL);
  583. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
  584. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  585. SPEAR1340_UART0_CLK_ENB, 0, &_lock);
  586. clk_register_clkdev(clk, NULL, "e0000000.serial");
  587. clk = clk_register_aux("uart1_syn_clk", "uart1_syn_gclk",
  588. "vco1div2_clk", 0, SPEAR1340_UART1_CLK_SYNT, NULL,
  589. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  590. clk_register_clkdev(clk, "uart1_syn_clk", NULL);
  591. clk_register_clkdev(clk1, "uart1_syn_gclk", NULL);
  592. clk = clk_register_mux(NULL, "uart1_mclk", uart1_parents,
  593. ARRAY_SIZE(uart1_parents), CLK_SET_RATE_NO_REPARENT,
  594. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_UART1_CLK_SHIFT,
  595. SPEAR1340_UART_CLK_MASK, 0, &_lock);
  596. clk_register_clkdev(clk, "uart1_mclk", NULL);
  597. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  598. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_UART1_CLK_ENB, 0,
  599. &_lock);
  600. clk_register_clkdev(clk, NULL, "b4100000.serial");
  601. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  602. "vco1div2_clk", 0, SPEAR1340_SDHCI_CLK_SYNT, NULL,
  603. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  604. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  605. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  606. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
  607. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  608. SPEAR1340_SDHCI_CLK_ENB, 0, &_lock);
  609. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  610. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  611. 0, SPEAR1340_CFXD_CLK_SYNT, NULL, aux_rtbl,
  612. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  613. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  614. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  615. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
  616. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  617. SPEAR1340_CFXD_CLK_ENB, 0, &_lock);
  618. clk_register_clkdev(clk, NULL, "b2800000.cf");
  619. clk_register_clkdev(clk, NULL, "arasan_xd");
  620. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk", 0,
  621. SPEAR1340_C3_CLK_SYNT, NULL, aux_rtbl,
  622. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  623. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  624. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  625. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  626. ARRAY_SIZE(c3_parents),
  627. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  628. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_C3_CLK_SHIFT,
  629. SPEAR1340_C3_CLK_MASK, 0, &_lock);
  630. clk_register_clkdev(clk, "c3_mclk", NULL);
  631. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", CLK_SET_RATE_PARENT,
  632. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_C3_CLK_ENB, 0,
  633. &_lock);
  634. clk_register_clkdev(clk, NULL, "e1800000.c3");
  635. /* gmac */
  636. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  637. ARRAY_SIZE(gmac_phy_input_parents),
  638. CLK_SET_RATE_NO_REPARENT, SPEAR1340_GMAC_CLK_CFG,
  639. SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT,
  640. SPEAR1340_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  641. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  642. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  643. 0, SPEAR1340_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  644. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  645. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  646. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  647. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  648. ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
  649. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GMAC_PHY_CLK_SHIFT,
  650. SPEAR1340_GMAC_PHY_CLK_MASK, 0, &_lock);
  651. clk_register_clkdev(clk, "stmmacphy.0", NULL);
  652. /* clcd */
  653. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  654. ARRAY_SIZE(clcd_synth_parents),
  655. CLK_SET_RATE_NO_REPARENT, SPEAR1340_CLCD_CLK_SYNT,
  656. SPEAR1340_CLCD_SYNT_CLK_SHIFT,
  657. SPEAR1340_CLCD_SYNT_CLK_MASK, 0, &_lock);
  658. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  659. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  660. SPEAR1340_CLCD_CLK_SYNT, clcd_rtbl,
  661. ARRAY_SIZE(clcd_rtbl), &_lock);
  662. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  663. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  664. ARRAY_SIZE(clcd_pixel_parents),
  665. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  666. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_CLCD_CLK_SHIFT,
  667. SPEAR1340_CLCD_CLK_MASK, 0, &_lock);
  668. clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
  669. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  670. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_CLCD_CLK_ENB, 0,
  671. &_lock);
  672. clk_register_clkdev(clk, NULL, "e1000000.clcd");
  673. /* i2s */
  674. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  675. ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
  676. SPEAR1340_I2S_CLK_CFG, SPEAR1340_I2S_SRC_CLK_SHIFT,
  677. SPEAR1340_I2S_SRC_CLK_MASK, 0, &_lock);
  678. clk_register_clkdev(clk, "i2s_src_mclk", NULL);
  679. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk",
  680. CLK_SET_RATE_PARENT, SPEAR1340_I2S_CLK_CFG,
  681. &i2s_prs1_masks, i2s_prs1_rtbl,
  682. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  683. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  684. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  685. ARRAY_SIZE(i2s_ref_parents),
  686. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  687. SPEAR1340_I2S_CLK_CFG, SPEAR1340_I2S_REF_SHIFT,
  688. SPEAR1340_I2S_REF_SEL_MASK, 0, &_lock);
  689. clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
  690. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  691. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_I2S_REF_PAD_CLK_ENB,
  692. 0, &_lock);
  693. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  694. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk", "i2s_ref_mclk",
  695. 0, SPEAR1340_I2S_CLK_CFG, &i2s_sclk_masks,
  696. i2s_sclk_rtbl, ARRAY_SIZE(i2s_sclk_rtbl), &_lock,
  697. &clk1);
  698. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  699. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  700. /* clock derived from ahb clk */
  701. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  702. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2C0_CLK_ENB, 0,
  703. &_lock);
  704. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  705. clk = clk_register_gate(NULL, "i2c1_clk", "ahb_clk", 0,
  706. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_I2C1_CLK_ENB, 0,
  707. &_lock);
  708. clk_register_clkdev(clk, NULL, "b4000000.i2c");
  709. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  710. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_DMA_CLK_ENB, 0,
  711. &_lock);
  712. clk_register_clkdev(clk, NULL, "ea800000.dma");
  713. clk_register_clkdev(clk, NULL, "eb000000.dma");
  714. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  715. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GMAC_CLK_ENB, 0,
  716. &_lock);
  717. clk_register_clkdev(clk, NULL, "e2000000.eth");
  718. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  719. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_FSMC_CLK_ENB, 0,
  720. &_lock);
  721. clk_register_clkdev(clk, NULL, "b0000000.flash");
  722. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  723. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SMI_CLK_ENB, 0,
  724. &_lock);
  725. clk_register_clkdev(clk, NULL, "ea000000.flash");
  726. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  727. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC0_CLK_ENB, 0,
  728. &_lock);
  729. clk_register_clkdev(clk, NULL, "e4000000.ohci");
  730. clk_register_clkdev(clk, NULL, "e4800000.ehci");
  731. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  732. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC1_CLK_ENB, 0,
  733. &_lock);
  734. clk_register_clkdev(clk, NULL, "e5000000.ohci");
  735. clk_register_clkdev(clk, NULL, "e5800000.ehci");
  736. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  737. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UOC_CLK_ENB, 0,
  738. &_lock);
  739. clk_register_clkdev(clk, NULL, "e3800000.otg");
  740. clk = clk_register_gate(NULL, "pcie_sata_clk", "ahb_clk", 0,
  741. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_PCIE_SATA_CLK_ENB,
  742. 0, &_lock);
  743. clk_register_clkdev(clk, NULL, "b1000000.pcie");
  744. clk_register_clkdev(clk, NULL, "b1000000.ahci");
  745. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  746. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM0_CLK_ENB, 0,
  747. &_lock);
  748. clk_register_clkdev(clk, "sysram0_clk", NULL);
  749. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  750. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM1_CLK_ENB, 0,
  751. &_lock);
  752. clk_register_clkdev(clk, "sysram1_clk", NULL);
  753. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  754. 0, SPEAR1340_ADC_CLK_SYNT, NULL, adc_rtbl,
  755. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  756. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  757. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  758. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
  759. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  760. SPEAR1340_ADC_CLK_ENB, 0, &_lock);
  761. clk_register_clkdev(clk, NULL, "e0080000.adc");
  762. /* clock derived from apb clk */
  763. clk = clk_register_gate(NULL, "ssp_clk", "apb_clk", 0,
  764. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SSP_CLK_ENB, 0,
  765. &_lock);
  766. clk_register_clkdev(clk, NULL, "e0100000.spi");
  767. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  768. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO0_CLK_ENB, 0,
  769. &_lock);
  770. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  771. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  772. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO1_CLK_ENB, 0,
  773. &_lock);
  774. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  775. clk = clk_register_gate(NULL, "i2s_play_clk", "apb_clk", 0,
  776. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_PLAY_CLK_ENB, 0,
  777. &_lock);
  778. clk_register_clkdev(clk, NULL, "b2400000.i2s-play");
  779. clk = clk_register_gate(NULL, "i2s_rec_clk", "apb_clk", 0,
  780. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_REC_CLK_ENB, 0,
  781. &_lock);
  782. clk_register_clkdev(clk, NULL, "b2000000.i2s-rec");
  783. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  784. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_KBD_CLK_ENB, 0,
  785. &_lock);
  786. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  787. /* RAS clks */
  788. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  789. ARRAY_SIZE(gen_synth0_1_parents),
  790. CLK_SET_RATE_NO_REPARENT, SPEAR1340_PLL_CFG,
  791. SPEAR1340_GEN_SYNT0_1_CLK_SHIFT,
  792. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  793. clk_register_clkdev(clk, "gen_syn0_1_mclk", NULL);
  794. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  795. ARRAY_SIZE(gen_synth2_3_parents),
  796. CLK_SET_RATE_NO_REPARENT, SPEAR1340_PLL_CFG,
  797. SPEAR1340_GEN_SYNT2_3_CLK_SHIFT,
  798. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  799. clk_register_clkdev(clk, "gen_syn2_3_mclk", NULL);
  800. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_mclk", 0,
  801. SPEAR1340_GEN_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  802. &_lock);
  803. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  804. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_mclk", 0,
  805. SPEAR1340_GEN_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  806. &_lock);
  807. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  808. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_mclk", 0,
  809. SPEAR1340_GEN_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  810. &_lock);
  811. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  812. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_mclk", 0,
  813. SPEAR1340_GEN_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  814. &_lock);
  815. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  816. clk = clk_register_gate(NULL, "mali_clk", "gen_syn3_clk",
  817. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  818. SPEAR1340_MALI_CLK_ENB, 0, &_lock);
  819. clk_register_clkdev(clk, NULL, "mali");
  820. clk = clk_register_gate(NULL, "cec0_clk", "ahb_clk", 0,
  821. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC0_CLK_ENB, 0,
  822. &_lock);
  823. clk_register_clkdev(clk, NULL, "spear_cec.0");
  824. clk = clk_register_gate(NULL, "cec1_clk", "ahb_clk", 0,
  825. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC1_CLK_ENB, 0,
  826. &_lock);
  827. clk_register_clkdev(clk, NULL, "spear_cec.1");
  828. clk = clk_register_mux(NULL, "spdif_out_mclk", spdif_out_parents,
  829. ARRAY_SIZE(spdif_out_parents),
  830. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  831. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_OUT_CLK_SHIFT,
  832. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  833. clk_register_clkdev(clk, "spdif_out_mclk", NULL);
  834. clk = clk_register_gate(NULL, "spdif_out_clk", "spdif_out_mclk",
  835. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  836. SPEAR1340_SPDIF_OUT_CLK_ENB, 0, &_lock);
  837. clk_register_clkdev(clk, NULL, "d0000000.spdif-out");
  838. clk = clk_register_mux(NULL, "spdif_in_mclk", spdif_in_parents,
  839. ARRAY_SIZE(spdif_in_parents),
  840. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  841. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_IN_CLK_SHIFT,
  842. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  843. clk_register_clkdev(clk, "spdif_in_mclk", NULL);
  844. clk = clk_register_gate(NULL, "spdif_in_clk", "spdif_in_mclk",
  845. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  846. SPEAR1340_SPDIF_IN_CLK_ENB, 0, &_lock);
  847. clk_register_clkdev(clk, NULL, "d0100000.spdif-in");
  848. clk = clk_register_gate(NULL, "acp_clk", "ahb_clk", 0,
  849. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_ACP_CLK_ENB, 0,
  850. &_lock);
  851. clk_register_clkdev(clk, NULL, "acp_clk");
  852. clk = clk_register_gate(NULL, "plgpio_clk", "ahb_clk", 0,
  853. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PLGPIO_CLK_ENB, 0,
  854. &_lock);
  855. clk_register_clkdev(clk, NULL, "e2800000.gpio");
  856. clk = clk_register_gate(NULL, "video_dec_clk", "ahb_clk", 0,
  857. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_DEC_CLK_ENB,
  858. 0, &_lock);
  859. clk_register_clkdev(clk, NULL, "video_dec");
  860. clk = clk_register_gate(NULL, "video_enc_clk", "ahb_clk", 0,
  861. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_ENC_CLK_ENB,
  862. 0, &_lock);
  863. clk_register_clkdev(clk, NULL, "video_enc");
  864. clk = clk_register_gate(NULL, "video_in_clk", "ahb_clk", 0,
  865. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_IN_CLK_ENB, 0,
  866. &_lock);
  867. clk_register_clkdev(clk, NULL, "spear_vip");
  868. clk = clk_register_gate(NULL, "cam0_clk", "ahb_clk", 0,
  869. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM0_CLK_ENB, 0,
  870. &_lock);
  871. clk_register_clkdev(clk, NULL, "d0200000.cam0");
  872. clk = clk_register_gate(NULL, "cam1_clk", "ahb_clk", 0,
  873. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM1_CLK_ENB, 0,
  874. &_lock);
  875. clk_register_clkdev(clk, NULL, "d0300000.cam1");
  876. clk = clk_register_gate(NULL, "cam2_clk", "ahb_clk", 0,
  877. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM2_CLK_ENB, 0,
  878. &_lock);
  879. clk_register_clkdev(clk, NULL, "d0400000.cam2");
  880. clk = clk_register_gate(NULL, "cam3_clk", "ahb_clk", 0,
  881. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM3_CLK_ENB, 0,
  882. &_lock);
  883. clk_register_clkdev(clk, NULL, "d0500000.cam3");
  884. clk = clk_register_gate(NULL, "pwm_clk", "ahb_clk", 0,
  885. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PWM_CLK_ENB, 0,
  886. &_lock);
  887. clk_register_clkdev(clk, NULL, "e0180000.pwm");
  888. }