clk-mt8135.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: James Liao <jamesjj.liao@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/slab.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <dt-bindings/clock/mt8135-clk.h>
  20. #include "clk-mtk.h"
  21. #include "clk-gate.h"
  22. static DEFINE_SPINLOCK(mt8135_clk_lock);
  23. static const struct mtk_fixed_factor root_clk_alias[] __initconst = {
  24. FACTOR(CLK_TOP_DSI0_LNTC_DSICLK, "dsi0_lntc_dsiclk", "clk_null", 1, 1),
  25. FACTOR(CLK_TOP_HDMITX_CLKDIG_CTS, "hdmitx_clkdig_cts", "clk_null", 1, 1),
  26. FACTOR(CLK_TOP_CLKPH_MCK, "clkph_mck", "clk_null", 1, 1),
  27. FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "clk_null", 1, 1),
  28. };
  29. static const struct mtk_fixed_factor top_divs[] __initconst = {
  30. FACTOR(CLK_TOP_MAINPLL_806M, "mainpll_806m", "mainpll", 1, 2),
  31. FACTOR(CLK_TOP_MAINPLL_537P3M, "mainpll_537p3m", "mainpll", 1, 3),
  32. FACTOR(CLK_TOP_MAINPLL_322P4M, "mainpll_322p4m", "mainpll", 1, 5),
  33. FACTOR(CLK_TOP_MAINPLL_230P3M, "mainpll_230p3m", "mainpll", 1, 7),
  34. FACTOR(CLK_TOP_UNIVPLL_624M, "univpll_624m", "univpll", 1, 2),
  35. FACTOR(CLK_TOP_UNIVPLL_416M, "univpll_416m", "univpll", 1, 3),
  36. FACTOR(CLK_TOP_UNIVPLL_249P6M, "univpll_249p6m", "univpll", 1, 5),
  37. FACTOR(CLK_TOP_UNIVPLL_178P3M, "univpll_178p3m", "univpll", 1, 7),
  38. FACTOR(CLK_TOP_UNIVPLL_48M, "univpll_48m", "univpll", 1, 26),
  39. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  40. FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3", "mmpll", 1, 3),
  41. FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
  42. FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
  43. FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll_d2", 1, 2),
  44. FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll_d3", 1, 2),
  45. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll_806m", 1, 1),
  46. FACTOR(CLK_TOP_SYSPLL_D4, "syspll_d4", "mainpll_806m", 1, 2),
  47. FACTOR(CLK_TOP_SYSPLL_D6, "syspll_d6", "mainpll_806m", 1, 3),
  48. FACTOR(CLK_TOP_SYSPLL_D8, "syspll_d8", "mainpll_806m", 1, 4),
  49. FACTOR(CLK_TOP_SYSPLL_D10, "syspll_d10", "mainpll_806m", 1, 5),
  50. FACTOR(CLK_TOP_SYSPLL_D12, "syspll_d12", "mainpll_806m", 1, 6),
  51. FACTOR(CLK_TOP_SYSPLL_D16, "syspll_d16", "mainpll_806m", 1, 8),
  52. FACTOR(CLK_TOP_SYSPLL_D24, "syspll_d24", "mainpll_806m", 1, 12),
  53. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll_537p3m", 1, 1),
  54. FACTOR(CLK_TOP_SYSPLL_D2P5, "syspll_d2p5", "mainpll_322p4m", 2, 1),
  55. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll_322p4m", 1, 1),
  56. FACTOR(CLK_TOP_SYSPLL_D3P5, "syspll_d3p5", "mainpll_230p3m", 2, 1),
  57. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_624m", 1, 2),
  58. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_624m", 1, 4),
  59. FACTOR(CLK_TOP_UNIVPLL1_D6, "univpll1_d6", "univpll_624m", 1, 6),
  60. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_624m", 1, 8),
  61. FACTOR(CLK_TOP_UNIVPLL1_D10, "univpll1_d10", "univpll_624m", 1, 10),
  62. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_416m", 1, 2),
  63. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_416m", 1, 4),
  64. FACTOR(CLK_TOP_UNIVPLL2_D6, "univpll2_d6", "univpll_416m", 1, 6),
  65. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_416m", 1, 8),
  66. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_416m", 1, 1),
  67. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_249p6m", 1, 1),
  68. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_178p3m", 1, 1),
  69. FACTOR(CLK_TOP_UNIVPLL_D10, "univpll_d10", "univpll_249p6m", 1, 2),
  70. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_48m", 1, 1),
  71. FACTOR(CLK_TOP_APLL, "apll_ck", "audpll", 1, 1),
  72. FACTOR(CLK_TOP_APLL_D4, "apll_d4", "audpll", 1, 4),
  73. FACTOR(CLK_TOP_APLL_D8, "apll_d8", "audpll", 1, 8),
  74. FACTOR(CLK_TOP_APLL_D16, "apll_d16", "audpll", 1, 16),
  75. FACTOR(CLK_TOP_APLL_D24, "apll_d24", "audpll", 1, 24),
  76. FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
  77. FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
  78. FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
  79. FACTOR(CLK_TOP_LVDSTX_CLKDIG_CT, "lvdstx_clkdig_cts", "lvdspll", 1, 1),
  80. FACTOR(CLK_TOP_VPLL_DPIX, "vpll_dpix_ck", "lvdspll", 1, 1),
  81. FACTOR(CLK_TOP_TVHDMI_H, "tvhdmi_h_ck", "tvdpll", 1, 1),
  82. FACTOR(CLK_TOP_HDMITX_CLKDIG_D2, "hdmitx_clkdig_d2", "hdmitx_clkdig_cts", 1, 2),
  83. FACTOR(CLK_TOP_HDMITX_CLKDIG_D3, "hdmitx_clkdig_d3", "hdmitx_clkdig_cts", 1, 3),
  84. FACTOR(CLK_TOP_TVHDMI_D2, "tvhdmi_d2", "tvhdmi_h_ck", 1, 2),
  85. FACTOR(CLK_TOP_TVHDMI_D4, "tvhdmi_d4", "tvhdmi_h_ck", 1, 4),
  86. FACTOR(CLK_TOP_MEMPLL_MCK_D4, "mempll_mck_d4", "clkph_mck", 1, 4),
  87. };
  88. static const char * const axi_parents[] __initconst = {
  89. "clk26m",
  90. "syspll_d3",
  91. "syspll_d4",
  92. "syspll_d6",
  93. "univpll_d5",
  94. "univpll2_d2",
  95. "syspll_d3p5"
  96. };
  97. static const char * const smi_parents[] __initconst = {
  98. "clk26m",
  99. "clkph_mck",
  100. "syspll_d2p5",
  101. "syspll_d3",
  102. "syspll_d8",
  103. "univpll_d5",
  104. "univpll1_d2",
  105. "univpll1_d6",
  106. "mmpll_d3",
  107. "mmpll_d4",
  108. "mmpll_d5",
  109. "mmpll_d6",
  110. "mmpll_d7",
  111. "vdecpll",
  112. "lvdspll"
  113. };
  114. static const char * const mfg_parents[] __initconst = {
  115. "clk26m",
  116. "univpll1_d4",
  117. "syspll_d2",
  118. "syspll_d2p5",
  119. "syspll_d3",
  120. "univpll_d5",
  121. "univpll1_d2",
  122. "mmpll_d2",
  123. "mmpll_d3",
  124. "mmpll_d4",
  125. "mmpll_d5",
  126. "mmpll_d6",
  127. "mmpll_d7"
  128. };
  129. static const char * const irda_parents[] __initconst = {
  130. "clk26m",
  131. "univpll2_d8",
  132. "univpll1_d6"
  133. };
  134. static const char * const cam_parents[] __initconst = {
  135. "clk26m",
  136. "syspll_d3",
  137. "syspll_d3p5",
  138. "syspll_d4",
  139. "univpll_d5",
  140. "univpll2_d2",
  141. "univpll_d7",
  142. "univpll1_d4"
  143. };
  144. static const char * const aud_intbus_parents[] __initconst = {
  145. "clk26m",
  146. "syspll_d6",
  147. "univpll_d10"
  148. };
  149. static const char * const jpg_parents[] __initconst = {
  150. "clk26m",
  151. "syspll_d5",
  152. "syspll_d4",
  153. "syspll_d3",
  154. "univpll_d7",
  155. "univpll2_d2",
  156. "univpll_d5"
  157. };
  158. static const char * const disp_parents[] __initconst = {
  159. "clk26m",
  160. "syspll_d3p5",
  161. "syspll_d3",
  162. "univpll2_d2",
  163. "univpll_d5",
  164. "univpll1_d2",
  165. "lvdspll",
  166. "vdecpll"
  167. };
  168. static const char * const msdc30_parents[] __initconst = {
  169. "clk26m",
  170. "syspll_d6",
  171. "syspll_d5",
  172. "univpll1_d4",
  173. "univpll2_d4",
  174. "msdcpll"
  175. };
  176. static const char * const usb20_parents[] __initconst = {
  177. "clk26m",
  178. "univpll2_d6",
  179. "univpll1_d10"
  180. };
  181. static const char * const venc_parents[] __initconst = {
  182. "clk26m",
  183. "syspll_d3",
  184. "syspll_d8",
  185. "univpll_d5",
  186. "univpll1_d6",
  187. "mmpll_d4",
  188. "mmpll_d5",
  189. "mmpll_d6"
  190. };
  191. static const char * const spi_parents[] __initconst = {
  192. "clk26m",
  193. "syspll_d6",
  194. "syspll_d8",
  195. "syspll_d10",
  196. "univpll1_d6",
  197. "univpll1_d8"
  198. };
  199. static const char * const uart_parents[] __initconst = {
  200. "clk26m",
  201. "univpll2_d8"
  202. };
  203. static const char * const mem_parents[] __initconst = {
  204. "clk26m",
  205. "clkph_mck"
  206. };
  207. static const char * const camtg_parents[] __initconst = {
  208. "clk26m",
  209. "univpll_d26",
  210. "univpll1_d6",
  211. "syspll_d16",
  212. "syspll_d8"
  213. };
  214. static const char * const audio_parents[] __initconst = {
  215. "clk26m",
  216. "syspll_d24"
  217. };
  218. static const char * const fix_parents[] __initconst = {
  219. "rtc32k",
  220. "clk26m",
  221. "univpll_d5",
  222. "univpll_d7",
  223. "univpll1_d2",
  224. "univpll1_d4",
  225. "univpll1_d6",
  226. "univpll1_d8"
  227. };
  228. static const char * const vdec_parents[] __initconst = {
  229. "clk26m",
  230. "vdecpll",
  231. "clkph_mck",
  232. "syspll_d2p5",
  233. "syspll_d3",
  234. "syspll_d3p5",
  235. "syspll_d4",
  236. "syspll_d5",
  237. "syspll_d6",
  238. "syspll_d8",
  239. "univpll1_d2",
  240. "univpll2_d2",
  241. "univpll_d7",
  242. "univpll_d10",
  243. "univpll2_d4",
  244. "lvdspll"
  245. };
  246. static const char * const ddrphycfg_parents[] __initconst = {
  247. "clk26m",
  248. "axi_sel",
  249. "syspll_d12"
  250. };
  251. static const char * const dpilvds_parents[] __initconst = {
  252. "clk26m",
  253. "lvdspll",
  254. "lvdspll_d2",
  255. "lvdspll_d4",
  256. "lvdspll_d8"
  257. };
  258. static const char * const pmicspi_parents[] __initconst = {
  259. "clk26m",
  260. "univpll2_d6",
  261. "syspll_d8",
  262. "syspll_d10",
  263. "univpll1_d10",
  264. "mempll_mck_d4",
  265. "univpll_d26",
  266. "syspll_d24"
  267. };
  268. static const char * const smi_mfg_as_parents[] __initconst = {
  269. "clk26m",
  270. "smi_sel",
  271. "mfg_sel",
  272. "mem_sel"
  273. };
  274. static const char * const gcpu_parents[] __initconst = {
  275. "clk26m",
  276. "syspll_d4",
  277. "univpll_d7",
  278. "syspll_d5",
  279. "syspll_d6"
  280. };
  281. static const char * const dpi1_parents[] __initconst = {
  282. "clk26m",
  283. "tvhdmi_h_ck",
  284. "tvhdmi_d2",
  285. "tvhdmi_d4"
  286. };
  287. static const char * const cci_parents[] __initconst = {
  288. "clk26m",
  289. "mainpll_537p3m",
  290. "univpll_d3",
  291. "syspll_d2p5",
  292. "syspll_d3",
  293. "syspll_d5"
  294. };
  295. static const char * const apll_parents[] __initconst = {
  296. "clk26m",
  297. "apll_ck",
  298. "apll_d4",
  299. "apll_d8",
  300. "apll_d16",
  301. "apll_d24"
  302. };
  303. static const char * const hdmipll_parents[] __initconst = {
  304. "clk26m",
  305. "hdmitx_clkdig_cts",
  306. "hdmitx_clkdig_d2",
  307. "hdmitx_clkdig_d3"
  308. };
  309. static const struct mtk_composite top_muxes[] __initconst = {
  310. /* CLK_CFG_0 */
  311. MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  312. 0x0140, 0, 3, INVALID_MUX_GATE_BIT),
  313. MUX_GATE(CLK_TOP_SMI_SEL, "smi_sel", smi_parents, 0x0140, 8, 4, 15),
  314. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0140, 16, 4, 23),
  315. MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x0140, 24, 2, 31),
  316. /* CLK_CFG_1 */
  317. MUX_GATE(CLK_TOP_CAM_SEL, "cam_sel", cam_parents, 0x0144, 0, 3, 7),
  318. MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  319. 0x0144, 8, 2, 15),
  320. MUX_GATE(CLK_TOP_JPG_SEL, "jpg_sel", jpg_parents, 0x0144, 16, 3, 23),
  321. MUX_GATE(CLK_TOP_DISP_SEL, "disp_sel", disp_parents, 0x0144, 24, 3, 31),
  322. /* CLK_CFG_2 */
  323. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents, 0x0148, 0, 3, 7),
  324. MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents, 0x0148, 8, 3, 15),
  325. MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents, 0x0148, 16, 3, 23),
  326. MUX_GATE(CLK_TOP_MSDC30_4_SEL, "msdc30_4_sel", msdc30_parents, 0x0148, 24, 3, 31),
  327. /* CLK_CFG_3 */
  328. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x014c, 0, 2, 7),
  329. /* CLK_CFG_4 */
  330. MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0150, 8, 3, 15),
  331. MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0150, 16, 3, 23),
  332. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
  333. /* CLK_CFG_6 */
  334. MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0158, 0, 2, 7),
  335. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0158, 8, 3, 15),
  336. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0158, 24, 2, 31),
  337. /* CLK_CFG_7 */
  338. MUX_GATE(CLK_TOP_FIX_SEL, "fix_sel", fix_parents, 0x015c, 0, 3, 7),
  339. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
  340. MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
  341. 0x015c, 16, 2, 23),
  342. MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
  343. /* CLK_CFG_8 */
  344. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0164, 0, 3, 7),
  345. MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
  346. MUX_GATE(CLK_TOP_SMI_MFG_AS_SEL, "smi_mfg_as_sel", smi_mfg_as_parents,
  347. 0x0164, 16, 2, 23),
  348. MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0164, 24, 3, 31),
  349. /* CLK_CFG_9 */
  350. MUX_GATE(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents, 0x0168, 0, 2, 7),
  351. MUX_GATE(CLK_TOP_CCI_SEL, "cci_sel", cci_parents, 0x0168, 8, 3, 15),
  352. MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents, 0x0168, 16, 3, 23),
  353. MUX_GATE(CLK_TOP_HDMIPLL_SEL, "hdmipll_sel", hdmipll_parents, 0x0168, 24, 2, 31),
  354. };
  355. static const struct mtk_gate_regs infra_cg_regs = {
  356. .set_ofs = 0x0040,
  357. .clr_ofs = 0x0044,
  358. .sta_ofs = 0x0048,
  359. };
  360. #define GATE_ICG(_id, _name, _parent, _shift) { \
  361. .id = _id, \
  362. .name = _name, \
  363. .parent_name = _parent, \
  364. .regs = &infra_cg_regs, \
  365. .shift = _shift, \
  366. .ops = &mtk_clk_gate_ops_setclr, \
  367. }
  368. static const struct mtk_gate infra_clks[] __initconst = {
  369. GATE_ICG(CLK_INFRA_PMIC_WRAP, "pmic_wrap_ck", "axi_sel", 23),
  370. GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
  371. GATE_ICG(CLK_INFRA_CCIF1_AP_CTRL, "ccif1_ap_ctrl", "axi_sel", 21),
  372. GATE_ICG(CLK_INFRA_CCIF0_AP_CTRL, "ccif0_ap_ctrl", "axi_sel", 20),
  373. GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
  374. GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "cpum_tck_in", 15),
  375. GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
  376. GATE_ICG(CLK_INFRA_MFGAXI, "mfgaxi_ck", "axi_sel", 7),
  377. GATE_ICG(CLK_INFRA_DEVAPC, "devapc_ck", "axi_sel", 6),
  378. GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "aud_intbus_sel", 5),
  379. GATE_ICG(CLK_INFRA_MFG_BUS, "mfg_bus_ck", "axi_sel", 2),
  380. GATE_ICG(CLK_INFRA_SMI, "smi_ck", "smi_sel", 1),
  381. GATE_ICG(CLK_INFRA_DBGCLK, "dbgclk_ck", "axi_sel", 0),
  382. };
  383. static const struct mtk_gate_regs peri0_cg_regs = {
  384. .set_ofs = 0x0008,
  385. .clr_ofs = 0x0010,
  386. .sta_ofs = 0x0018,
  387. };
  388. static const struct mtk_gate_regs peri1_cg_regs = {
  389. .set_ofs = 0x000c,
  390. .clr_ofs = 0x0014,
  391. .sta_ofs = 0x001c,
  392. };
  393. #define GATE_PERI0(_id, _name, _parent, _shift) { \
  394. .id = _id, \
  395. .name = _name, \
  396. .parent_name = _parent, \
  397. .regs = &peri0_cg_regs, \
  398. .shift = _shift, \
  399. .ops = &mtk_clk_gate_ops_setclr, \
  400. }
  401. #define GATE_PERI1(_id, _name, _parent, _shift) { \
  402. .id = _id, \
  403. .name = _name, \
  404. .parent_name = _parent, \
  405. .regs = &peri1_cg_regs, \
  406. .shift = _shift, \
  407. .ops = &mtk_clk_gate_ops_setclr, \
  408. }
  409. static const struct mtk_gate peri_gates[] __initconst = {
  410. /* PERI0 */
  411. GATE_PERI0(CLK_PERI_I2C5, "i2c5_ck", "axi_sel", 31),
  412. GATE_PERI0(CLK_PERI_I2C4, "i2c4_ck", "axi_sel", 30),
  413. GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "axi_sel", 29),
  414. GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 28),
  415. GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 27),
  416. GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 26),
  417. GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 25),
  418. GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 24),
  419. GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 23),
  420. GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 22),
  421. GATE_PERI0(CLK_PERI_IRDA, "irda_ck", "irda_sel", 21),
  422. GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 20),
  423. GATE_PERI0(CLK_PERI_MD_HIF, "md_hif_ck", "axi_sel", 19),
  424. GATE_PERI0(CLK_PERI_AP_HIF, "ap_hif_ck", "axi_sel", 18),
  425. GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_4_sel", 17),
  426. GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_3_sel", 16),
  427. GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_2_sel", 15),
  428. GATE_PERI0(CLK_PERI_MSDC20_2, "msdc20_2_ck", "msdc30_1_sel", 14),
  429. GATE_PERI0(CLK_PERI_MSDC20_1, "msdc20_1_ck", "msdc30_0_sel", 13),
  430. GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
  431. GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
  432. GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
  433. GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
  434. GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axi_sel", 8),
  435. GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axi_sel", 7),
  436. GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axi_sel", 6),
  437. GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axi_sel", 5),
  438. GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axi_sel", 4),
  439. GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axi_sel", 3),
  440. GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axi_sel", 2),
  441. GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
  442. GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "axi_sel", 0),
  443. /* PERI1 */
  444. GATE_PERI1(CLK_PERI_USBSLV, "usbslv_ck", "axi_sel", 8),
  445. GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 7),
  446. GATE_PERI1(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 6),
  447. GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "gcpu_sel", 5),
  448. GATE_PERI1(CLK_PERI_FHCTL, "fhctl_ck", "clk26m", 4),
  449. GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi_sel", 3),
  450. GATE_PERI1(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 2),
  451. GATE_PERI1(CLK_PERI_PERI_PWRAP, "peri_pwrap_ck", "axi_sel", 1),
  452. GATE_PERI1(CLK_PERI_I2C6, "i2c6_ck", "axi_sel", 0),
  453. };
  454. static const char * const uart_ck_sel_parents[] __initconst = {
  455. "clk26m",
  456. "uart_sel",
  457. };
  458. static const struct mtk_composite peri_clks[] __initconst = {
  459. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
  460. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
  461. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
  462. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
  463. };
  464. static void __init mtk_topckgen_init(struct device_node *node)
  465. {
  466. struct clk_onecell_data *clk_data;
  467. void __iomem *base;
  468. int r;
  469. base = of_iomap(node, 0);
  470. if (!base) {
  471. pr_err("%s(): ioremap failed\n", __func__);
  472. return;
  473. }
  474. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  475. mtk_clk_register_factors(root_clk_alias, ARRAY_SIZE(root_clk_alias), clk_data);
  476. mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  477. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
  478. &mt8135_clk_lock, clk_data);
  479. clk_prepare_enable(clk_data->clks[CLK_TOP_CCI_SEL]);
  480. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  481. if (r)
  482. pr_err("%s(): could not register clock provider: %d\n",
  483. __func__, r);
  484. }
  485. CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8135-topckgen", mtk_topckgen_init);
  486. static void __init mtk_infrasys_init(struct device_node *node)
  487. {
  488. struct clk_onecell_data *clk_data;
  489. int r;
  490. clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
  491. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  492. clk_data);
  493. clk_prepare_enable(clk_data->clks[CLK_INFRA_M4U]);
  494. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  495. if (r)
  496. pr_err("%s(): could not register clock provider: %d\n",
  497. __func__, r);
  498. mtk_register_reset_controller(node, 2, 0x30);
  499. }
  500. CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt8135-infracfg", mtk_infrasys_init);
  501. static void __init mtk_pericfg_init(struct device_node *node)
  502. {
  503. struct clk_onecell_data *clk_data;
  504. int r;
  505. void __iomem *base;
  506. base = of_iomap(node, 0);
  507. if (!base) {
  508. pr_err("%s(): ioremap failed\n", __func__);
  509. return;
  510. }
  511. clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
  512. mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates),
  513. clk_data);
  514. mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
  515. &mt8135_clk_lock, clk_data);
  516. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  517. if (r)
  518. pr_err("%s(): could not register clock provider: %d\n",
  519. __func__, r);
  520. mtk_register_reset_controller(node, 2, 0);
  521. }
  522. CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt8135-pericfg", mtk_pericfg_init);
  523. #define MT8135_PLL_FMAX (2000 * MHZ)
  524. #define CON0_MT8135_RST_BAR BIT(27)
  525. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
  526. .id = _id, \
  527. .name = _name, \
  528. .reg = _reg, \
  529. .pwr_reg = _pwr_reg, \
  530. .en_mask = _en_mask, \
  531. .flags = _flags, \
  532. .rst_bar_mask = CON0_MT8135_RST_BAR, \
  533. .fmax = MT8135_PLL_FMAX, \
  534. .pcwbits = _pcwbits, \
  535. .pd_reg = _pd_reg, \
  536. .pd_shift = _pd_shift, \
  537. .tuner_reg = _tuner_reg, \
  538. .pcw_reg = _pcw_reg, \
  539. .pcw_shift = _pcw_shift, \
  540. }
  541. static const struct mtk_pll_data plls[] = {
  542. PLL(CLK_APMIXED_ARMPLL1, "armpll1", 0x200, 0x218, 0x80000001, 0, 21, 0x204, 24, 0x0, 0x204, 0),
  543. PLL(CLK_APMIXED_ARMPLL2, "armpll2", 0x2cc, 0x2e4, 0x80000001, 0, 21, 0x2d0, 24, 0x0, 0x2d0, 0),
  544. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x21c, 0x234, 0xf0000001, HAVE_RST_BAR, 21, 0x21c, 6, 0x0, 0x220, 0),
  545. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x238, 0x250, 0xf3000001, HAVE_RST_BAR, 7, 0x238, 6, 0x0, 0x238, 9),
  546. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x254, 0x26c, 0xf0000001, HAVE_RST_BAR, 21, 0x254, 6, 0x0, 0x258, 0),
  547. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x278, 0x290, 0x80000001, 0, 21, 0x278, 6, 0x0, 0x27c, 0),
  548. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x294, 0x2ac, 0x80000001, 0, 31, 0x294, 6, 0x0, 0x298, 0),
  549. PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2b0, 0x2c8, 0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x2b4, 0),
  550. PLL(CLK_APMIXED_AUDPLL, "audpll", 0x2e8, 0x300, 0x80000001, 0, 31, 0x2e8, 6, 0x2f8, 0x2ec, 0),
  551. PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x304, 0x31c, 0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x308, 0),
  552. };
  553. static void __init mtk_apmixedsys_init(struct device_node *node)
  554. {
  555. struct clk_onecell_data *clk_data;
  556. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  557. if (!clk_data)
  558. return;
  559. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  560. }
  561. CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8135-apmixedsys",
  562. mtk_apmixedsys_init);