pci-bridge.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. /*
  15. * PCI controller operations
  16. */
  17. struct pci_controller_ops {
  18. void (*dma_dev_setup)(struct pci_dev *pdev);
  19. void (*dma_bus_setup)(struct pci_bus *bus);
  20. int (*probe_mode)(struct pci_bus *bus);
  21. /* Called when pci_enable_device() is called. Returns true to
  22. * allow assignment/enabling of the device. */
  23. bool (*enable_device_hook)(struct pci_dev *pdev);
  24. void (*disable_device)(struct pci_dev *pdev);
  25. void (*release_device)(struct pci_dev *pdev);
  26. /* Called during PCI resource reassignment */
  27. resource_size_t (*window_alignment)(struct pci_bus *bus,
  28. unsigned long type);
  29. void (*setup_bridge)(struct pci_bus *bus,
  30. unsigned long type);
  31. void (*reset_secondary_bus)(struct pci_dev *pdev);
  32. #ifdef CONFIG_PCI_MSI
  33. int (*setup_msi_irqs)(struct pci_dev *pdev,
  34. int nvec, int type);
  35. void (*teardown_msi_irqs)(struct pci_dev *pdev);
  36. #endif
  37. int (*dma_set_mask)(struct pci_dev *pdev, u64 dma_mask);
  38. u64 (*dma_get_required_mask)(struct pci_dev *pdev);
  39. void (*shutdown)(struct pci_controller *hose);
  40. };
  41. /*
  42. * Structure of a PCI controller (host bridge)
  43. */
  44. struct pci_controller {
  45. struct pci_bus *bus;
  46. char is_dynamic;
  47. #ifdef CONFIG_PPC64
  48. int node;
  49. #endif
  50. struct device_node *dn;
  51. struct list_head list_node;
  52. struct device *parent;
  53. int first_busno;
  54. int last_busno;
  55. int self_busno;
  56. struct resource busn;
  57. void __iomem *io_base_virt;
  58. #ifdef CONFIG_PPC64
  59. void *io_base_alloc;
  60. #endif
  61. resource_size_t io_base_phys;
  62. resource_size_t pci_io_size;
  63. /* Some machines have a special region to forward the ISA
  64. * "memory" cycles such as VGA memory regions. Left to 0
  65. * if unsupported
  66. */
  67. resource_size_t isa_mem_phys;
  68. resource_size_t isa_mem_size;
  69. struct pci_controller_ops controller_ops;
  70. struct pci_ops *ops;
  71. unsigned int __iomem *cfg_addr;
  72. void __iomem *cfg_data;
  73. /*
  74. * Used for variants of PCI indirect handling and possible quirks:
  75. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  76. * EXT_REG - provides access to PCI-e extended registers
  77. * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
  78. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  79. * to determine which bus number to match on when generating type0
  80. * config cycles
  81. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  82. * hanging if we don't have link and try to do config cycles to
  83. * anything but the PHB. Only allow talking to the PHB if this is
  84. * set.
  85. * BIG_ENDIAN - cfg_addr is a big endian register
  86. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  87. * the PLB4. Effectively disable MRM commands by setting this.
  88. * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
  89. * link status is in a RC PCIe cfg register (vs being a SoC register)
  90. */
  91. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  92. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  93. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  94. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  95. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  96. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  97. #define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
  98. u32 indirect_type;
  99. /* Currently, we limit ourselves to 1 IO range and 3 mem
  100. * ranges since the common pci_bus structure can't handle more
  101. */
  102. struct resource io_resource;
  103. struct resource mem_resources[3];
  104. resource_size_t mem_offset[3];
  105. int global_number; /* PCI domain number */
  106. resource_size_t dma_window_base_cur;
  107. resource_size_t dma_window_size;
  108. #ifdef CONFIG_PPC64
  109. unsigned long buid;
  110. struct pci_dn *pci_data;
  111. #endif /* CONFIG_PPC64 */
  112. void *private_data;
  113. };
  114. /* These are used for config access before all the PCI probing
  115. has been done. */
  116. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  117. int dev_fn, int where, u8 *val);
  118. extern int early_read_config_word(struct pci_controller *hose, int bus,
  119. int dev_fn, int where, u16 *val);
  120. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  121. int dev_fn, int where, u32 *val);
  122. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  123. int dev_fn, int where, u8 val);
  124. extern int early_write_config_word(struct pci_controller *hose, int bus,
  125. int dev_fn, int where, u16 val);
  126. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  127. int dev_fn, int where, u32 val);
  128. extern int early_find_capability(struct pci_controller *hose, int bus,
  129. int dev_fn, int cap);
  130. extern void setup_indirect_pci(struct pci_controller* hose,
  131. resource_size_t cfg_addr,
  132. resource_size_t cfg_data, u32 flags);
  133. extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
  134. int offset, int len, u32 *val);
  135. extern int __indirect_read_config(struct pci_controller *hose,
  136. unsigned char bus_number, unsigned int devfn,
  137. int offset, int len, u32 *val);
  138. extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
  139. int offset, int len, u32 val);
  140. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  141. {
  142. return bus->sysdata;
  143. }
  144. #ifndef CONFIG_PPC64
  145. extern int pci_device_from_OF_node(struct device_node *node,
  146. u8 *bus, u8 *devfn);
  147. extern void pci_create_OF_bus_map(void);
  148. static inline int isa_vaddr_is_ioport(void __iomem *address)
  149. {
  150. /* No specific ISA handling on ppc32 at this stage, it
  151. * all goes through PCI
  152. */
  153. return 0;
  154. }
  155. #else /* CONFIG_PPC64 */
  156. /*
  157. * PCI stuff, for nodes representing PCI devices, pointed to
  158. * by device_node->data.
  159. */
  160. struct iommu_table;
  161. struct pci_dn {
  162. int flags;
  163. #define PCI_DN_FLAG_IOV_VF 0x01
  164. int busno; /* pci bus number */
  165. int devfn; /* pci device and function number */
  166. int vendor_id; /* Vendor ID */
  167. int device_id; /* Device ID */
  168. int class_code; /* Device class code */
  169. struct pci_dn *parent;
  170. struct pci_controller *phb; /* for pci devices */
  171. struct iommu_table_group *table_group; /* for phb's or bridges */
  172. struct device_node *node; /* back-pointer to the device_node */
  173. int pci_ext_config_space; /* for pci devices */
  174. struct pci_dev *pcidev; /* back-pointer to the pci device */
  175. #ifdef CONFIG_EEH
  176. struct eeh_dev *edev; /* eeh device */
  177. #endif
  178. #define IODA_INVALID_PE 0xFFFFFFFF
  179. #ifdef CONFIG_PPC_POWERNV
  180. unsigned int pe_number;
  181. int vf_index; /* VF index in the PF */
  182. #ifdef CONFIG_PCI_IOV
  183. u16 vfs_expanded; /* number of VFs IOV BAR expanded */
  184. u16 num_vfs; /* number of VFs enabled*/
  185. unsigned int *pe_num_map; /* PE# for the first VF PE or array */
  186. bool m64_single_mode; /* Use M64 BAR in Single Mode */
  187. #define IODA_INVALID_M64 (-1)
  188. int (*m64_map)[PCI_SRIOV_NUM_BARS];
  189. #endif /* CONFIG_PCI_IOV */
  190. int mps; /* Maximum Payload Size */
  191. #endif
  192. struct list_head child_list;
  193. struct list_head list;
  194. };
  195. /* Get the pointer to a device_node's pci_dn */
  196. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  197. extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
  198. int devfn);
  199. extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
  200. extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
  201. extern void remove_dev_pci_data(struct pci_dev *pdev);
  202. extern struct pci_dn *pci_add_device_node_info(struct pci_controller *hose,
  203. struct device_node *dn);
  204. extern void pci_remove_device_node_info(struct device_node *dn);
  205. static inline int pci_device_from_OF_node(struct device_node *np,
  206. u8 *bus, u8 *devfn)
  207. {
  208. if (!PCI_DN(np))
  209. return -ENODEV;
  210. *bus = PCI_DN(np)->busno;
  211. *devfn = PCI_DN(np)->devfn;
  212. return 0;
  213. }
  214. #if defined(CONFIG_EEH)
  215. static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
  216. {
  217. return pdn ? pdn->edev : NULL;
  218. }
  219. #else
  220. #define pdn_to_eeh_dev(x) (NULL)
  221. #endif
  222. /** Find the bus corresponding to the indicated device node */
  223. extern struct pci_bus *pci_find_bus_by_node(struct device_node *dn);
  224. /** Remove all of the PCI devices under this bus */
  225. extern void pci_hp_remove_devices(struct pci_bus *bus);
  226. /** Discover new pci devices under this bus, and add them */
  227. extern void pci_hp_add_devices(struct pci_bus *bus);
  228. extern void isa_bridge_find_early(struct pci_controller *hose);
  229. static inline int isa_vaddr_is_ioport(void __iomem *address)
  230. {
  231. /* Check if address hits the reserved legacy IO range */
  232. unsigned long ea = (unsigned long)address;
  233. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  234. }
  235. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  236. extern int pcibios_map_io_space(struct pci_bus *bus);
  237. #ifdef CONFIG_NUMA
  238. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  239. #else
  240. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  241. #endif
  242. #endif /* CONFIG_PPC64 */
  243. /* Get the PCI host controller for an OF device */
  244. extern struct pci_controller *pci_find_hose_for_OF_device(
  245. struct device_node* node);
  246. /* Fill up host controller resources from the OF node */
  247. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  248. struct device_node *dev, int primary);
  249. /* Allocate & free a PCI host bridge structure */
  250. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  251. extern void pcibios_free_controller(struct pci_controller *phb);
  252. extern void pcibios_free_controller_deferred(struct pci_host_bridge *bridge);
  253. #ifdef CONFIG_PCI
  254. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  255. #else
  256. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  257. {
  258. return 0;
  259. }
  260. #endif /* CONFIG_PCI */
  261. #endif /* __KERNEL__ */
  262. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */