opal-api.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. /* API Tokens (in r0) */
  41. #define OPAL_INVALID_CALL -1
  42. #define OPAL_TEST 0
  43. #define OPAL_CONSOLE_WRITE 1
  44. #define OPAL_CONSOLE_READ 2
  45. #define OPAL_RTC_READ 3
  46. #define OPAL_RTC_WRITE 4
  47. #define OPAL_CEC_POWER_DOWN 5
  48. #define OPAL_CEC_REBOOT 6
  49. #define OPAL_READ_NVRAM 7
  50. #define OPAL_WRITE_NVRAM 8
  51. #define OPAL_HANDLE_INTERRUPT 9
  52. #define OPAL_POLL_EVENTS 10
  53. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  54. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  55. #define OPAL_PCI_CONFIG_READ_BYTE 13
  56. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  57. #define OPAL_PCI_CONFIG_READ_WORD 15
  58. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  59. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  60. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  61. #define OPAL_SET_XIVE 19
  62. #define OPAL_GET_XIVE 20
  63. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  64. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  65. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  66. #define OPAL_PCI_SHPC 24
  67. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  68. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  69. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  70. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  71. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  72. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  73. #define OPAL_PCI_SET_PE 31
  74. #define OPAL_PCI_SET_PELTV 32
  75. #define OPAL_PCI_SET_MVE 33
  76. #define OPAL_PCI_SET_MVE_ENABLE 34
  77. #define OPAL_PCI_GET_XIVE_REISSUE 35
  78. #define OPAL_PCI_SET_XIVE_REISSUE 36
  79. #define OPAL_PCI_SET_XIVE_PE 37
  80. #define OPAL_GET_XIVE_SOURCE 38
  81. #define OPAL_GET_MSI_32 39
  82. #define OPAL_GET_MSI_64 40
  83. #define OPAL_START_CPU 41
  84. #define OPAL_QUERY_CPU_STATUS 42
  85. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  86. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  87. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  88. #define OPAL_PCI_RESET 49
  89. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  90. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  91. #define OPAL_PCI_FENCE_PHB 52
  92. #define OPAL_PCI_REINIT 53
  93. #define OPAL_PCI_MASK_PE_ERROR 54
  94. #define OPAL_SET_SLOT_LED_STATUS 55
  95. #define OPAL_GET_EPOW_STATUS 56
  96. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  97. #define OPAL_RESERVED1 58
  98. #define OPAL_RESERVED2 59
  99. #define OPAL_PCI_NEXT_ERROR 60
  100. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  101. #define OPAL_PCI_POLL 62
  102. #define OPAL_PCI_MSI_EOI 63
  103. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  104. #define OPAL_XSCOM_READ 65
  105. #define OPAL_XSCOM_WRITE 66
  106. #define OPAL_LPC_READ 67
  107. #define OPAL_LPC_WRITE 68
  108. #define OPAL_RETURN_CPU 69
  109. #define OPAL_REINIT_CPUS 70
  110. #define OPAL_ELOG_READ 71
  111. #define OPAL_ELOG_WRITE 72
  112. #define OPAL_ELOG_ACK 73
  113. #define OPAL_ELOG_RESEND 74
  114. #define OPAL_ELOG_SIZE 75
  115. #define OPAL_FLASH_VALIDATE 76
  116. #define OPAL_FLASH_MANAGE 77
  117. #define OPAL_FLASH_UPDATE 78
  118. #define OPAL_RESYNC_TIMEBASE 79
  119. #define OPAL_CHECK_TOKEN 80
  120. #define OPAL_DUMP_INIT 81
  121. #define OPAL_DUMP_INFO 82
  122. #define OPAL_DUMP_READ 83
  123. #define OPAL_DUMP_ACK 84
  124. #define OPAL_GET_MSG 85
  125. #define OPAL_CHECK_ASYNC_COMPLETION 86
  126. #define OPAL_SYNC_HOST_REBOOT 87
  127. #define OPAL_SENSOR_READ 88
  128. #define OPAL_GET_PARAM 89
  129. #define OPAL_SET_PARAM 90
  130. #define OPAL_DUMP_RESEND 91
  131. #define OPAL_ELOG_SEND 92 /* Deprecated */
  132. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  133. #define OPAL_DUMP_INFO2 94
  134. #define OPAL_WRITE_OPPANEL_ASYNC 95
  135. #define OPAL_PCI_ERR_INJECT 96
  136. #define OPAL_PCI_EEH_FREEZE_SET 97
  137. #define OPAL_HANDLE_HMI 98
  138. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  139. #define OPAL_SLW_SET_REG 100
  140. #define OPAL_REGISTER_DUMP_REGION 101
  141. #define OPAL_UNREGISTER_DUMP_REGION 102
  142. #define OPAL_WRITE_TPO 103
  143. #define OPAL_READ_TPO 104
  144. #define OPAL_GET_DPO_STATUS 105
  145. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  146. #define OPAL_IPMI_SEND 107
  147. #define OPAL_IPMI_RECV 108
  148. #define OPAL_I2C_REQUEST 109
  149. #define OPAL_FLASH_READ 110
  150. #define OPAL_FLASH_WRITE 111
  151. #define OPAL_FLASH_ERASE 112
  152. #define OPAL_PRD_MSG 113
  153. #define OPAL_LEDS_GET_INDICATOR 114
  154. #define OPAL_LEDS_SET_INDICATOR 115
  155. #define OPAL_CEC_REBOOT2 116
  156. #define OPAL_CONSOLE_FLUSH 117
  157. #define OPAL_GET_DEVICE_TREE 118
  158. #define OPAL_PCI_GET_PRESENCE_STATE 119
  159. #define OPAL_PCI_GET_POWER_STATE 120
  160. #define OPAL_PCI_SET_POWER_STATE 121
  161. #define OPAL_INT_GET_XIRR 122
  162. #define OPAL_INT_SET_CPPR 123
  163. #define OPAL_INT_EOI 124
  164. #define OPAL_INT_SET_MFRR 125
  165. #define OPAL_PCI_TCE_KILL 126
  166. #define OPAL_LAST 126
  167. /* Device tree flags */
  168. /*
  169. * Flags set in power-mgmt nodes in device tree describing
  170. * idle states that are supported in the platform.
  171. */
  172. #define OPAL_PM_TIMEBASE_STOP 0x00000002
  173. #define OPAL_PM_LOSE_HYP_CONTEXT 0x00002000
  174. #define OPAL_PM_LOSE_FULL_CONTEXT 0x00004000
  175. #define OPAL_PM_NAP_ENABLED 0x00010000
  176. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  177. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  178. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  179. #define OPAL_PM_STOP_INST_FAST 0x00100000
  180. #define OPAL_PM_STOP_INST_DEEP 0x00200000
  181. /*
  182. * OPAL_CONFIG_CPU_IDLE_STATE parameters
  183. */
  184. #define OPAL_CONFIG_IDLE_FASTSLEEP 1
  185. #define OPAL_CONFIG_IDLE_UNDO 0
  186. #define OPAL_CONFIG_IDLE_APPLY 1
  187. #ifndef __ASSEMBLY__
  188. /* Other enums */
  189. enum OpalFreezeState {
  190. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  191. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  192. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  193. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  194. OPAL_EEH_STOPPED_RESET = 4,
  195. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  196. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  197. };
  198. enum OpalEehFreezeActionToken {
  199. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  200. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  201. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  202. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  203. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  204. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  205. };
  206. enum OpalPciStatusToken {
  207. OPAL_EEH_NO_ERROR = 0,
  208. OPAL_EEH_IOC_ERROR = 1,
  209. OPAL_EEH_PHB_ERROR = 2,
  210. OPAL_EEH_PE_ERROR = 3,
  211. OPAL_EEH_PE_MMIO_ERROR = 4,
  212. OPAL_EEH_PE_DMA_ERROR = 5
  213. };
  214. enum OpalPciErrorSeverity {
  215. OPAL_EEH_SEV_NO_ERROR = 0,
  216. OPAL_EEH_SEV_IOC_DEAD = 1,
  217. OPAL_EEH_SEV_PHB_DEAD = 2,
  218. OPAL_EEH_SEV_PHB_FENCED = 3,
  219. OPAL_EEH_SEV_PE_ER = 4,
  220. OPAL_EEH_SEV_INF = 5
  221. };
  222. enum OpalErrinjectType {
  223. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  224. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  225. };
  226. enum OpalErrinjectFunc {
  227. /* IOA bus specific errors */
  228. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  229. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  230. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  231. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  232. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  233. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  234. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  235. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  236. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  237. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  238. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  239. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  240. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  241. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  242. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  243. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  244. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  245. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  246. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  247. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  248. };
  249. enum OpalMmioWindowType {
  250. OPAL_M32_WINDOW_TYPE = 1,
  251. OPAL_M64_WINDOW_TYPE = 2,
  252. OPAL_IO_WINDOW_TYPE = 3
  253. };
  254. enum OpalExceptionHandler {
  255. OPAL_MACHINE_CHECK_HANDLER = 1,
  256. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  257. OPAL_SOFTPATCH_HANDLER = 3
  258. };
  259. enum OpalPendingState {
  260. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  261. OPAL_EVENT_NVRAM = 0x2,
  262. OPAL_EVENT_RTC = 0x4,
  263. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  264. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  265. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  266. OPAL_EVENT_ERROR_LOG = 0x40,
  267. OPAL_EVENT_EPOW = 0x80,
  268. OPAL_EVENT_LED_STATUS = 0x100,
  269. OPAL_EVENT_PCI_ERROR = 0x200,
  270. OPAL_EVENT_DUMP_AVAIL = 0x400,
  271. OPAL_EVENT_MSG_PENDING = 0x800,
  272. };
  273. enum OpalThreadStatus {
  274. OPAL_THREAD_INACTIVE = 0x0,
  275. OPAL_THREAD_STARTED = 0x1,
  276. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  277. };
  278. enum OpalPciBusCompare {
  279. OpalPciBusAny = 0, /* Any bus number match */
  280. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  281. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  282. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  283. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  284. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  285. OpalPciBusAll = 7, /* Match bus number exactly */
  286. };
  287. enum OpalDeviceCompare {
  288. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  289. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  290. };
  291. enum OpalFuncCompare {
  292. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  293. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  294. };
  295. enum OpalPeAction {
  296. OPAL_UNMAP_PE = 0,
  297. OPAL_MAP_PE = 1
  298. };
  299. enum OpalPeltvAction {
  300. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  301. OPAL_ADD_PE_TO_DOMAIN = 1
  302. };
  303. enum OpalMveEnableAction {
  304. OPAL_DISABLE_MVE = 0,
  305. OPAL_ENABLE_MVE = 1
  306. };
  307. enum OpalM64Action {
  308. OPAL_DISABLE_M64 = 0,
  309. OPAL_ENABLE_M64_SPLIT = 1,
  310. OPAL_ENABLE_M64_NON_SPLIT = 2
  311. };
  312. enum OpalPciResetScope {
  313. OPAL_RESET_PHB_COMPLETE = 1,
  314. OPAL_RESET_PCI_LINK = 2,
  315. OPAL_RESET_PHB_ERROR = 3,
  316. OPAL_RESET_PCI_HOT = 4,
  317. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  318. OPAL_RESET_PCI_IODA_TABLE = 6
  319. };
  320. enum OpalPciReinitScope {
  321. /*
  322. * Note: we chose values that do not overlap
  323. * OpalPciResetScope as OPAL v2 used the same
  324. * enum for both
  325. */
  326. OPAL_REINIT_PCI_DEV = 1000
  327. };
  328. enum OpalPciResetState {
  329. OPAL_DEASSERT_RESET = 0,
  330. OPAL_ASSERT_RESET = 1
  331. };
  332. enum OpalPciSlotPresence {
  333. OPAL_PCI_SLOT_EMPTY = 0,
  334. OPAL_PCI_SLOT_PRESENT = 1
  335. };
  336. enum OpalPciSlotPower {
  337. OPAL_PCI_SLOT_POWER_OFF = 0,
  338. OPAL_PCI_SLOT_POWER_ON = 1,
  339. OPAL_PCI_SLOT_OFFLINE = 2,
  340. OPAL_PCI_SLOT_ONLINE = 3
  341. };
  342. enum OpalSlotLedType {
  343. OPAL_SLOT_LED_TYPE_ID = 0, /* IDENTIFY LED */
  344. OPAL_SLOT_LED_TYPE_FAULT = 1, /* FAULT LED */
  345. OPAL_SLOT_LED_TYPE_ATTN = 2, /* System Attention LED */
  346. OPAL_SLOT_LED_TYPE_MAX = 3
  347. };
  348. enum OpalSlotLedState {
  349. OPAL_SLOT_LED_STATE_OFF = 0, /* LED is OFF */
  350. OPAL_SLOT_LED_STATE_ON = 1 /* LED is ON */
  351. };
  352. /*
  353. * Address cycle types for LPC accesses. These also correspond
  354. * to the content of the first cell of the "reg" property for
  355. * device nodes on the LPC bus
  356. */
  357. enum OpalLPCAddressType {
  358. OPAL_LPC_MEM = 0,
  359. OPAL_LPC_IO = 1,
  360. OPAL_LPC_FW = 2,
  361. };
  362. enum opal_msg_type {
  363. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  364. * additional params function-specific
  365. */
  366. OPAL_MSG_MEM_ERR = 1,
  367. OPAL_MSG_EPOW = 2,
  368. OPAL_MSG_SHUTDOWN = 3, /* params[0] = 1 reboot, 0 shutdown */
  369. OPAL_MSG_HMI_EVT = 4,
  370. OPAL_MSG_DPO = 5,
  371. OPAL_MSG_PRD = 6,
  372. OPAL_MSG_OCC = 7,
  373. OPAL_MSG_TYPE_MAX,
  374. };
  375. struct opal_msg {
  376. __be32 msg_type;
  377. __be32 reserved;
  378. __be64 params[8];
  379. };
  380. /* System parameter permission */
  381. enum OpalSysparamPerm {
  382. OPAL_SYSPARAM_READ = 0x1,
  383. OPAL_SYSPARAM_WRITE = 0x2,
  384. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  385. };
  386. enum {
  387. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  388. };
  389. struct opal_ipmi_msg {
  390. uint8_t version;
  391. uint8_t netfn;
  392. uint8_t cmd;
  393. uint8_t data[];
  394. };
  395. /* FSP memory errors handling */
  396. enum OpalMemErr_Version {
  397. OpalMemErr_V1 = 1,
  398. };
  399. enum OpalMemErrType {
  400. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  401. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  402. };
  403. /* Memory Reilience error type */
  404. enum OpalMemErr_ResilErrType {
  405. OPAL_MEM_RESILIENCE_CE = 0,
  406. OPAL_MEM_RESILIENCE_UE,
  407. OPAL_MEM_RESILIENCE_UE_SCRUB,
  408. };
  409. /* Dynamic Memory Deallocation type */
  410. enum OpalMemErr_DynErrType {
  411. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  412. };
  413. struct OpalMemoryErrorData {
  414. enum OpalMemErr_Version version:8; /* 0x00 */
  415. enum OpalMemErrType type:8; /* 0x01 */
  416. __be16 flags; /* 0x02 */
  417. uint8_t reserved_1[4]; /* 0x04 */
  418. union {
  419. /* Memory Resilience corrected/uncorrected error info */
  420. struct {
  421. enum OpalMemErr_ResilErrType resil_err_type:8;
  422. uint8_t reserved_1[7];
  423. __be64 physical_address_start;
  424. __be64 physical_address_end;
  425. } resilience;
  426. /* Dynamic memory deallocation error info */
  427. struct {
  428. enum OpalMemErr_DynErrType dyn_err_type:8;
  429. uint8_t reserved_1[7];
  430. __be64 physical_address_start;
  431. __be64 physical_address_end;
  432. } dyn_dealloc;
  433. } u;
  434. };
  435. /* HMI interrupt event */
  436. enum OpalHMI_Version {
  437. OpalHMIEvt_V1 = 1,
  438. OpalHMIEvt_V2 = 2,
  439. };
  440. enum OpalHMI_Severity {
  441. OpalHMI_SEV_NO_ERROR = 0,
  442. OpalHMI_SEV_WARNING = 1,
  443. OpalHMI_SEV_ERROR_SYNC = 2,
  444. OpalHMI_SEV_FATAL = 3,
  445. };
  446. enum OpalHMI_Disposition {
  447. OpalHMI_DISPOSITION_RECOVERED = 0,
  448. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  449. };
  450. enum OpalHMI_ErrType {
  451. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  452. OpalHMI_ERROR_PROC_RECOV_DONE,
  453. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  454. OpalHMI_ERROR_PROC_RECOV_MASKED,
  455. OpalHMI_ERROR_TFAC,
  456. OpalHMI_ERROR_TFMR_PARITY,
  457. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  458. OpalHMI_ERROR_XSCOM_FAIL,
  459. OpalHMI_ERROR_XSCOM_DONE,
  460. OpalHMI_ERROR_SCOM_FIR,
  461. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  462. OpalHMI_ERROR_HYP_RESOURCE,
  463. OpalHMI_ERROR_CAPP_RECOVERY,
  464. };
  465. enum OpalHMI_XstopType {
  466. CHECKSTOP_TYPE_UNKNOWN = 0,
  467. CHECKSTOP_TYPE_CORE = 1,
  468. CHECKSTOP_TYPE_NX = 2,
  469. };
  470. enum OpalHMI_CoreXstopReason {
  471. CORE_CHECKSTOP_IFU_REGFILE = 0x00000001,
  472. CORE_CHECKSTOP_IFU_LOGIC = 0x00000002,
  473. CORE_CHECKSTOP_PC_DURING_RECOV = 0x00000004,
  474. CORE_CHECKSTOP_ISU_REGFILE = 0x00000008,
  475. CORE_CHECKSTOP_ISU_LOGIC = 0x00000010,
  476. CORE_CHECKSTOP_FXU_LOGIC = 0x00000020,
  477. CORE_CHECKSTOP_VSU_LOGIC = 0x00000040,
  478. CORE_CHECKSTOP_PC_RECOV_IN_MAINT_MODE = 0x00000080,
  479. CORE_CHECKSTOP_LSU_REGFILE = 0x00000100,
  480. CORE_CHECKSTOP_PC_FWD_PROGRESS = 0x00000200,
  481. CORE_CHECKSTOP_LSU_LOGIC = 0x00000400,
  482. CORE_CHECKSTOP_PC_LOGIC = 0x00000800,
  483. CORE_CHECKSTOP_PC_HYP_RESOURCE = 0x00001000,
  484. CORE_CHECKSTOP_PC_HANG_RECOV_FAILED = 0x00002000,
  485. CORE_CHECKSTOP_PC_AMBI_HANG_DETECTED = 0x00004000,
  486. CORE_CHECKSTOP_PC_DEBUG_TRIG_ERR_INJ = 0x00008000,
  487. CORE_CHECKSTOP_PC_SPRD_HYP_ERR_INJ = 0x00010000,
  488. };
  489. enum OpalHMI_NestAccelXstopReason {
  490. NX_CHECKSTOP_SHM_INVAL_STATE_ERR = 0x00000001,
  491. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_1 = 0x00000002,
  492. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_2 = 0x00000004,
  493. NX_CHECKSTOP_DMA_CH0_INVAL_STATE_ERR = 0x00000008,
  494. NX_CHECKSTOP_DMA_CH1_INVAL_STATE_ERR = 0x00000010,
  495. NX_CHECKSTOP_DMA_CH2_INVAL_STATE_ERR = 0x00000020,
  496. NX_CHECKSTOP_DMA_CH3_INVAL_STATE_ERR = 0x00000040,
  497. NX_CHECKSTOP_DMA_CH4_INVAL_STATE_ERR = 0x00000080,
  498. NX_CHECKSTOP_DMA_CH5_INVAL_STATE_ERR = 0x00000100,
  499. NX_CHECKSTOP_DMA_CH6_INVAL_STATE_ERR = 0x00000200,
  500. NX_CHECKSTOP_DMA_CH7_INVAL_STATE_ERR = 0x00000400,
  501. NX_CHECKSTOP_DMA_CRB_UE = 0x00000800,
  502. NX_CHECKSTOP_DMA_CRB_SUE = 0x00001000,
  503. NX_CHECKSTOP_PBI_ISN_UE = 0x00002000,
  504. };
  505. struct OpalHMIEvent {
  506. uint8_t version; /* 0x00 */
  507. uint8_t severity; /* 0x01 */
  508. uint8_t type; /* 0x02 */
  509. uint8_t disposition; /* 0x03 */
  510. uint8_t reserved_1[4]; /* 0x04 */
  511. __be64 hmer;
  512. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  513. __be64 tfmr;
  514. /* version 2 and later */
  515. union {
  516. /*
  517. * checkstop info (Core/NX).
  518. * Valid for OpalHMI_ERROR_MALFUNC_ALERT.
  519. */
  520. struct {
  521. uint8_t xstop_type; /* enum OpalHMI_XstopType */
  522. uint8_t reserved_1[3];
  523. __be32 xstop_reason;
  524. union {
  525. __be32 pir; /* for CHECKSTOP_TYPE_CORE */
  526. __be32 chip_id; /* for CHECKSTOP_TYPE_NX */
  527. } u;
  528. } xstop_error;
  529. } u;
  530. };
  531. enum {
  532. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  533. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  534. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  535. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  536. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  537. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  538. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  539. };
  540. struct OpalIoP7IOCErrorData {
  541. __be16 type;
  542. /* GEM */
  543. __be64 gemXfir;
  544. __be64 gemRfir;
  545. __be64 gemRirqfir;
  546. __be64 gemMask;
  547. __be64 gemRwof;
  548. /* LEM */
  549. __be64 lemFir;
  550. __be64 lemErrMask;
  551. __be64 lemAction0;
  552. __be64 lemAction1;
  553. __be64 lemWof;
  554. union {
  555. struct OpalIoP7IOCRgcErrorData {
  556. __be64 rgcStatus; /* 3E1C10 */
  557. __be64 rgcLdcp; /* 3E1C18 */
  558. }rgc;
  559. struct OpalIoP7IOCBiErrorData {
  560. __be64 biLdcp0; /* 3C0100, 3C0118 */
  561. __be64 biLdcp1; /* 3C0108, 3C0120 */
  562. __be64 biLdcp2; /* 3C0110, 3C0128 */
  563. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  564. uint8_t biDownbound; /* BI Downbound or Upbound */
  565. }bi;
  566. struct OpalIoP7IOCCiErrorData {
  567. __be64 ciPortStatus; /* 3Dn008 */
  568. __be64 ciPortLdcp; /* 3Dn010 */
  569. uint8_t ciPort; /* Index of CI port: 0/1 */
  570. }ci;
  571. };
  572. };
  573. /**
  574. * This structure defines the overlay which will be used to store PHB error
  575. * data upon request.
  576. */
  577. enum {
  578. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  579. };
  580. enum {
  581. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  582. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
  583. };
  584. enum {
  585. OPAL_P7IOC_NUM_PEST_REGS = 128,
  586. OPAL_PHB3_NUM_PEST_REGS = 256
  587. };
  588. struct OpalIoPhbErrorCommon {
  589. __be32 version;
  590. __be32 ioType;
  591. __be32 len;
  592. };
  593. struct OpalIoP7IOCPhbErrorData {
  594. struct OpalIoPhbErrorCommon common;
  595. __be32 brdgCtl;
  596. // P7IOC utl regs
  597. __be32 portStatusReg;
  598. __be32 rootCmplxStatus;
  599. __be32 busAgentStatus;
  600. // P7IOC cfg regs
  601. __be32 deviceStatus;
  602. __be32 slotStatus;
  603. __be32 linkStatus;
  604. __be32 devCmdStatus;
  605. __be32 devSecStatus;
  606. // cfg AER regs
  607. __be32 rootErrorStatus;
  608. __be32 uncorrErrorStatus;
  609. __be32 corrErrorStatus;
  610. __be32 tlpHdr1;
  611. __be32 tlpHdr2;
  612. __be32 tlpHdr3;
  613. __be32 tlpHdr4;
  614. __be32 sourceId;
  615. __be32 rsv3;
  616. // Record data about the call to allocate a buffer.
  617. __be64 errorClass;
  618. __be64 correlator;
  619. //P7IOC MMIO Error Regs
  620. __be64 p7iocPlssr; // n120
  621. __be64 p7iocCsr; // n110
  622. __be64 lemFir; // nC00
  623. __be64 lemErrorMask; // nC18
  624. __be64 lemWOF; // nC40
  625. __be64 phbErrorStatus; // nC80
  626. __be64 phbFirstErrorStatus; // nC88
  627. __be64 phbErrorLog0; // nCC0
  628. __be64 phbErrorLog1; // nCC8
  629. __be64 mmioErrorStatus; // nD00
  630. __be64 mmioFirstErrorStatus; // nD08
  631. __be64 mmioErrorLog0; // nD40
  632. __be64 mmioErrorLog1; // nD48
  633. __be64 dma0ErrorStatus; // nD80
  634. __be64 dma0FirstErrorStatus; // nD88
  635. __be64 dma0ErrorLog0; // nDC0
  636. __be64 dma0ErrorLog1; // nDC8
  637. __be64 dma1ErrorStatus; // nE00
  638. __be64 dma1FirstErrorStatus; // nE08
  639. __be64 dma1ErrorLog0; // nE40
  640. __be64 dma1ErrorLog1; // nE48
  641. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  642. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  643. };
  644. struct OpalIoPhb3ErrorData {
  645. struct OpalIoPhbErrorCommon common;
  646. __be32 brdgCtl;
  647. /* PHB3 UTL regs */
  648. __be32 portStatusReg;
  649. __be32 rootCmplxStatus;
  650. __be32 busAgentStatus;
  651. /* PHB3 cfg regs */
  652. __be32 deviceStatus;
  653. __be32 slotStatus;
  654. __be32 linkStatus;
  655. __be32 devCmdStatus;
  656. __be32 devSecStatus;
  657. /* cfg AER regs */
  658. __be32 rootErrorStatus;
  659. __be32 uncorrErrorStatus;
  660. __be32 corrErrorStatus;
  661. __be32 tlpHdr1;
  662. __be32 tlpHdr2;
  663. __be32 tlpHdr3;
  664. __be32 tlpHdr4;
  665. __be32 sourceId;
  666. __be32 rsv3;
  667. /* Record data about the call to allocate a buffer */
  668. __be64 errorClass;
  669. __be64 correlator;
  670. /* PHB3 MMIO Error Regs */
  671. __be64 nFir; /* 000 */
  672. __be64 nFirMask; /* 003 */
  673. __be64 nFirWOF; /* 008 */
  674. __be64 phbPlssr; /* 120 */
  675. __be64 phbCsr; /* 110 */
  676. __be64 lemFir; /* C00 */
  677. __be64 lemErrorMask; /* C18 */
  678. __be64 lemWOF; /* C40 */
  679. __be64 phbErrorStatus; /* C80 */
  680. __be64 phbFirstErrorStatus; /* C88 */
  681. __be64 phbErrorLog0; /* CC0 */
  682. __be64 phbErrorLog1; /* CC8 */
  683. __be64 mmioErrorStatus; /* D00 */
  684. __be64 mmioFirstErrorStatus; /* D08 */
  685. __be64 mmioErrorLog0; /* D40 */
  686. __be64 mmioErrorLog1; /* D48 */
  687. __be64 dma0ErrorStatus; /* D80 */
  688. __be64 dma0FirstErrorStatus; /* D88 */
  689. __be64 dma0ErrorLog0; /* DC0 */
  690. __be64 dma0ErrorLog1; /* DC8 */
  691. __be64 dma1ErrorStatus; /* E00 */
  692. __be64 dma1FirstErrorStatus; /* E08 */
  693. __be64 dma1ErrorLog0; /* E40 */
  694. __be64 dma1ErrorLog1; /* E48 */
  695. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  696. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  697. };
  698. enum {
  699. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  700. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  701. };
  702. typedef struct oppanel_line {
  703. __be64 line;
  704. __be64 line_len;
  705. } oppanel_line_t;
  706. enum opal_prd_msg_type {
  707. OPAL_PRD_MSG_TYPE_INIT = 0, /* HBRT --> OPAL */
  708. OPAL_PRD_MSG_TYPE_FINI, /* HBRT/kernel --> OPAL */
  709. OPAL_PRD_MSG_TYPE_ATTN, /* HBRT <-- OPAL */
  710. OPAL_PRD_MSG_TYPE_ATTN_ACK, /* HBRT --> OPAL */
  711. OPAL_PRD_MSG_TYPE_OCC_ERROR, /* HBRT <-- OPAL */
  712. OPAL_PRD_MSG_TYPE_OCC_RESET, /* HBRT <-- OPAL */
  713. };
  714. struct opal_prd_msg_header {
  715. uint8_t type;
  716. uint8_t pad[1];
  717. __be16 size;
  718. };
  719. struct opal_prd_msg;
  720. #define OCC_RESET 0
  721. #define OCC_LOAD 1
  722. #define OCC_THROTTLE 2
  723. #define OCC_MAX_THROTTLE_STATUS 5
  724. struct opal_occ_msg {
  725. __be64 type;
  726. __be64 chip;
  727. __be64 throttle_status;
  728. };
  729. /*
  730. * SG entries
  731. *
  732. * WARNING: The current implementation requires each entry
  733. * to represent a block that is 4k aligned *and* each block
  734. * size except the last one in the list to be as well.
  735. */
  736. struct opal_sg_entry {
  737. __be64 data;
  738. __be64 length;
  739. };
  740. /*
  741. * Candidate image SG list.
  742. *
  743. * length = VER | length
  744. */
  745. struct opal_sg_list {
  746. __be64 length;
  747. __be64 next;
  748. struct opal_sg_entry entry[];
  749. };
  750. /*
  751. * Dump region ID range usable by the OS
  752. */
  753. #define OPAL_DUMP_REGION_HOST_START 0x80
  754. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  755. #define OPAL_DUMP_REGION_HOST_END 0xFF
  756. /* CAPI modes for PHB */
  757. enum {
  758. OPAL_PHB_CAPI_MODE_PCIE = 0,
  759. OPAL_PHB_CAPI_MODE_CAPI = 1,
  760. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  761. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  762. OPAL_PHB_CAPI_MODE_DMA = 4,
  763. };
  764. /* OPAL I2C request */
  765. struct opal_i2c_request {
  766. uint8_t type;
  767. #define OPAL_I2C_RAW_READ 0
  768. #define OPAL_I2C_RAW_WRITE 1
  769. #define OPAL_I2C_SM_READ 2
  770. #define OPAL_I2C_SM_WRITE 3
  771. uint8_t flags;
  772. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  773. uint8_t subaddr_sz; /* Max 4 */
  774. uint8_t reserved;
  775. __be16 addr; /* 7 or 10 bit address */
  776. __be16 reserved2;
  777. __be32 subaddr; /* Sub-address if any */
  778. __be32 size; /* Data size */
  779. __be64 buffer_ra; /* Buffer real address */
  780. };
  781. /*
  782. * EPOW status sharing (OPAL and the host)
  783. *
  784. * The host will pass on OPAL, a buffer of length OPAL_SYSEPOW_MAX
  785. * with individual elements being 16 bits wide to fetch the system
  786. * wide EPOW status. Each element in the buffer will contain the
  787. * EPOW status in it's bit representation for a particular EPOW sub
  788. * class as defined here. So multiple detailed EPOW status bits
  789. * specific for any sub class can be represented in a single buffer
  790. * element as it's bit representation.
  791. */
  792. /* System EPOW type */
  793. enum OpalSysEpow {
  794. OPAL_SYSEPOW_POWER = 0, /* Power EPOW */
  795. OPAL_SYSEPOW_TEMP = 1, /* Temperature EPOW */
  796. OPAL_SYSEPOW_COOLING = 2, /* Cooling EPOW */
  797. OPAL_SYSEPOW_MAX = 3, /* Max EPOW categories */
  798. };
  799. /* Power EPOW */
  800. enum OpalSysPower {
  801. OPAL_SYSPOWER_UPS = 0x0001, /* System on UPS power */
  802. OPAL_SYSPOWER_CHNG = 0x0002, /* System power config change */
  803. OPAL_SYSPOWER_FAIL = 0x0004, /* System impending power failure */
  804. OPAL_SYSPOWER_INCL = 0x0008, /* System incomplete power */
  805. };
  806. /* Temperature EPOW */
  807. enum OpalSysTemp {
  808. OPAL_SYSTEMP_AMB = 0x0001, /* System over ambient temperature */
  809. OPAL_SYSTEMP_INT = 0x0002, /* System over internal temperature */
  810. OPAL_SYSTEMP_HMD = 0x0004, /* System over ambient humidity */
  811. };
  812. /* Cooling EPOW */
  813. enum OpalSysCooling {
  814. OPAL_SYSCOOL_INSF = 0x0001, /* System insufficient cooling */
  815. };
  816. /* Argument to OPAL_CEC_REBOOT2() */
  817. enum {
  818. OPAL_REBOOT_NORMAL = 0,
  819. OPAL_REBOOT_PLATFORM_ERROR = 1,
  820. };
  821. /* Argument to OPAL_PCI_TCE_KILL */
  822. enum {
  823. OPAL_PCI_TCE_KILL_PAGES,
  824. OPAL_PCI_TCE_KILL_PE,
  825. OPAL_PCI_TCE_KILL_ALL,
  826. };
  827. #endif /* __ASSEMBLY__ */
  828. #endif /* __OPAL_API_H */