io.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. #define ARCH_HAS_IOREMAP_WC
  5. /*
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. /* Check of existence of legacy devices */
  12. extern int check_legacy_ioport(unsigned long base_port);
  13. #define I8042_DATA_REG 0x60
  14. #define FDC_BASE 0x3f0
  15. #if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
  16. extern struct pci_dev *isa_bridge_pcidev;
  17. /*
  18. * has legacy ISA devices ?
  19. */
  20. #define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
  21. #endif
  22. #include <linux/device.h>
  23. #include <linux/io.h>
  24. #include <linux/compiler.h>
  25. #include <asm/page.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/synch.h>
  28. #include <asm/delay.h>
  29. #include <asm/mmu.h>
  30. #include <asm-generic/iomap.h>
  31. #ifdef CONFIG_PPC64
  32. #include <asm/paca.h>
  33. #endif
  34. #define SIO_CONFIG_RA 0x398
  35. #define SIO_CONFIG_RD 0x399
  36. #define SLOW_DOWN_IO
  37. /* 32 bits uses slightly different variables for the various IO
  38. * bases. Most of this file only uses _IO_BASE though which we
  39. * define properly based on the platform
  40. */
  41. #ifndef CONFIG_PCI
  42. #define _IO_BASE 0
  43. #define _ISA_MEM_BASE 0
  44. #define PCI_DRAM_OFFSET 0
  45. #elif defined(CONFIG_PPC32)
  46. #define _IO_BASE isa_io_base
  47. #define _ISA_MEM_BASE isa_mem_base
  48. #define PCI_DRAM_OFFSET pci_dram_offset
  49. #else
  50. #define _IO_BASE pci_io_base
  51. #define _ISA_MEM_BASE isa_mem_base
  52. #define PCI_DRAM_OFFSET 0
  53. #endif
  54. extern unsigned long isa_io_base;
  55. extern unsigned long pci_io_base;
  56. extern unsigned long pci_dram_offset;
  57. extern resource_size_t isa_mem_base;
  58. /* Boolean set by platform if PIO accesses are suppored while _IO_BASE
  59. * is not set or addresses cannot be translated to MMIO. This is typically
  60. * set when the platform supports "special" PIO accesses via a non memory
  61. * mapped mechanism, and allows things like the early udbg UART code to
  62. * function.
  63. */
  64. extern bool isa_io_special;
  65. #ifdef CONFIG_PPC32
  66. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  67. #error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
  68. #endif
  69. #endif
  70. /*
  71. *
  72. * Low level MMIO accessors
  73. *
  74. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  75. * specific and thus shouldn't be used in generic code. The accessors
  76. * provided here are:
  77. *
  78. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  79. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  80. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  81. *
  82. * Those operate directly on a kernel virtual address. Note that the prototype
  83. * for the out_* accessors has the arguments in opposite order from the usual
  84. * linux PCI accessors. Unlike those, they take the address first and the value
  85. * next.
  86. *
  87. * Note: I might drop the _ns suffix on the stream operations soon as it is
  88. * simply normal for stream operations to not swap in the first place.
  89. *
  90. */
  91. #ifdef CONFIG_PPC64
  92. #define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
  93. #else
  94. #define IO_SET_SYNC_FLAG()
  95. #endif
  96. /* gcc 4.0 and older doesn't have 'Z' constraint */
  97. #if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
  98. #define DEF_MMIO_IN_X(name, size, insn) \
  99. static inline u##size name(const volatile u##size __iomem *addr) \
  100. { \
  101. u##size ret; \
  102. __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
  103. : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
  104. return ret; \
  105. }
  106. #define DEF_MMIO_OUT_X(name, size, insn) \
  107. static inline void name(volatile u##size __iomem *addr, u##size val) \
  108. { \
  109. __asm__ __volatile__("sync;"#insn" %1,0,%2" \
  110. : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
  111. IO_SET_SYNC_FLAG(); \
  112. }
  113. #else /* newer gcc */
  114. #define DEF_MMIO_IN_X(name, size, insn) \
  115. static inline u##size name(const volatile u##size __iomem *addr) \
  116. { \
  117. u##size ret; \
  118. __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
  119. : "=r" (ret) : "Z" (*addr) : "memory"); \
  120. return ret; \
  121. }
  122. #define DEF_MMIO_OUT_X(name, size, insn) \
  123. static inline void name(volatile u##size __iomem *addr, u##size val) \
  124. { \
  125. __asm__ __volatile__("sync;"#insn" %1,%y0" \
  126. : "=Z" (*addr) : "r" (val) : "memory"); \
  127. IO_SET_SYNC_FLAG(); \
  128. }
  129. #endif
  130. #define DEF_MMIO_IN_D(name, size, insn) \
  131. static inline u##size name(const volatile u##size __iomem *addr) \
  132. { \
  133. u##size ret; \
  134. __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
  135. : "=r" (ret) : "m" (*addr) : "memory"); \
  136. return ret; \
  137. }
  138. #define DEF_MMIO_OUT_D(name, size, insn) \
  139. static inline void name(volatile u##size __iomem *addr, u##size val) \
  140. { \
  141. __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
  142. : "=m" (*addr) : "r" (val) : "memory"); \
  143. IO_SET_SYNC_FLAG(); \
  144. }
  145. DEF_MMIO_IN_D(in_8, 8, lbz);
  146. DEF_MMIO_OUT_D(out_8, 8, stb);
  147. #ifdef __BIG_ENDIAN__
  148. DEF_MMIO_IN_D(in_be16, 16, lhz);
  149. DEF_MMIO_IN_D(in_be32, 32, lwz);
  150. DEF_MMIO_IN_X(in_le16, 16, lhbrx);
  151. DEF_MMIO_IN_X(in_le32, 32, lwbrx);
  152. DEF_MMIO_OUT_D(out_be16, 16, sth);
  153. DEF_MMIO_OUT_D(out_be32, 32, stw);
  154. DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
  155. DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
  156. #else
  157. DEF_MMIO_IN_X(in_be16, 16, lhbrx);
  158. DEF_MMIO_IN_X(in_be32, 32, lwbrx);
  159. DEF_MMIO_IN_D(in_le16, 16, lhz);
  160. DEF_MMIO_IN_D(in_le32, 32, lwz);
  161. DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
  162. DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
  163. DEF_MMIO_OUT_D(out_le16, 16, sth);
  164. DEF_MMIO_OUT_D(out_le32, 32, stw);
  165. #endif /* __BIG_ENDIAN */
  166. /*
  167. * Cache inhibitied accessors for use in real mode, you don't want to use these
  168. * unless you know what you're doing.
  169. *
  170. * NB. These use the cpu byte ordering.
  171. */
  172. DEF_MMIO_OUT_X(out_rm8, 8, stbcix);
  173. DEF_MMIO_OUT_X(out_rm16, 16, sthcix);
  174. DEF_MMIO_OUT_X(out_rm32, 32, stwcix);
  175. DEF_MMIO_IN_X(in_rm8, 8, lbzcix);
  176. DEF_MMIO_IN_X(in_rm16, 16, lhzcix);
  177. DEF_MMIO_IN_X(in_rm32, 32, lwzcix);
  178. #ifdef __powerpc64__
  179. DEF_MMIO_OUT_X(out_rm64, 64, stdcix);
  180. DEF_MMIO_IN_X(in_rm64, 64, ldcix);
  181. #ifdef __BIG_ENDIAN__
  182. DEF_MMIO_OUT_D(out_be64, 64, std);
  183. DEF_MMIO_IN_D(in_be64, 64, ld);
  184. /* There is no asm instructions for 64 bits reverse loads and stores */
  185. static inline u64 in_le64(const volatile u64 __iomem *addr)
  186. {
  187. return swab64(in_be64(addr));
  188. }
  189. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  190. {
  191. out_be64(addr, swab64(val));
  192. }
  193. #else
  194. DEF_MMIO_OUT_D(out_le64, 64, std);
  195. DEF_MMIO_IN_D(in_le64, 64, ld);
  196. /* There is no asm instructions for 64 bits reverse loads and stores */
  197. static inline u64 in_be64(const volatile u64 __iomem *addr)
  198. {
  199. return swab64(in_le64(addr));
  200. }
  201. static inline void out_be64(volatile u64 __iomem *addr, u64 val)
  202. {
  203. out_le64(addr, swab64(val));
  204. }
  205. #endif
  206. #endif /* __powerpc64__ */
  207. /*
  208. * Simple Cache inhibited accessors
  209. * Unlike the DEF_MMIO_* macros, these don't include any h/w memory
  210. * barriers, callers need to manage memory barriers on their own.
  211. * These can only be used in hypervisor real mode.
  212. */
  213. static inline u32 _lwzcix(unsigned long addr)
  214. {
  215. u32 ret;
  216. __asm__ __volatile__("lwzcix %0,0, %1"
  217. : "=r" (ret) : "r" (addr) : "memory");
  218. return ret;
  219. }
  220. static inline void _stbcix(u64 addr, u8 val)
  221. {
  222. __asm__ __volatile__("stbcix %0,0,%1"
  223. : : "r" (val), "r" (addr) : "memory");
  224. }
  225. static inline void _stwcix(u64 addr, u32 val)
  226. {
  227. __asm__ __volatile__("stwcix %0,0,%1"
  228. : : "r" (val), "r" (addr) : "memory");
  229. }
  230. /*
  231. * Low level IO stream instructions are defined out of line for now
  232. */
  233. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  234. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  235. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  236. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  237. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  238. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  239. /* The _ns naming is historical and will be removed. For now, just #define
  240. * the non _ns equivalent names
  241. */
  242. #define _insw _insw_ns
  243. #define _insl _insl_ns
  244. #define _outsw _outsw_ns
  245. #define _outsl _outsl_ns
  246. /*
  247. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  248. */
  249. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  250. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  251. unsigned long n);
  252. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  253. unsigned long n);
  254. /*
  255. *
  256. * PCI and standard ISA accessors
  257. *
  258. * Those are globally defined linux accessors for devices on PCI or ISA
  259. * busses. They follow the Linux defined semantics. The current implementation
  260. * for PowerPC is as close as possible to the x86 version of these, and thus
  261. * provides fairly heavy weight barriers for the non-raw versions
  262. *
  263. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
  264. * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
  265. * own implementation of some or all of the accessors.
  266. */
  267. /*
  268. * Include the EEH definitions when EEH is enabled only so they don't get
  269. * in the way when building for 32 bits
  270. */
  271. #ifdef CONFIG_EEH
  272. #include <asm/eeh.h>
  273. #endif
  274. /* Shortcut to the MMIO argument pointer */
  275. #define PCI_IO_ADDR volatile void __iomem *
  276. /* Indirect IO address tokens:
  277. *
  278. * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
  279. * on all MMIOs. (Note that this is all 64 bits only for now)
  280. *
  281. * To help platforms who may need to differentiate MMIO addresses in
  282. * their hooks, a bitfield is reserved for use by the platform near the
  283. * top of MMIO addresses (not PIO, those have to cope the hard way).
  284. *
  285. * This bit field is 12 bits and is at the top of the IO virtual
  286. * addresses PCI_IO_INDIRECT_TOKEN_MASK.
  287. *
  288. * The kernel virtual space is thus:
  289. *
  290. * 0xD000000000000000 : vmalloc
  291. * 0xD000080000000000 : PCI PHB IO space
  292. * 0xD000080080000000 : ioremap
  293. * 0xD0000fffffffffff : end of ioremap region
  294. *
  295. * Since the top 4 bits are reserved as the region ID, we use thus
  296. * the next 12 bits and keep 4 bits available for the future if the
  297. * virtual address space is ever to be extended.
  298. *
  299. * The direct IO mapping operations will then mask off those bits
  300. * before doing the actual access, though that only happen when
  301. * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
  302. * mechanism
  303. *
  304. * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
  305. * all PIO functions call through a hook.
  306. */
  307. #ifdef CONFIG_PPC_INDIRECT_MMIO
  308. #define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
  309. #define PCI_IO_IND_TOKEN_SHIFT 48
  310. #define PCI_FIX_ADDR(addr) \
  311. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  312. #define PCI_GET_ADDR_TOKEN(addr) \
  313. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  314. PCI_IO_IND_TOKEN_SHIFT)
  315. #define PCI_SET_ADDR_TOKEN(addr, token) \
  316. do { \
  317. unsigned long __a = (unsigned long)(addr); \
  318. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  319. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  320. (addr) = (void __iomem *)__a; \
  321. } while(0)
  322. #else
  323. #define PCI_FIX_ADDR(addr) (addr)
  324. #endif
  325. /*
  326. * Non ordered and non-swapping "raw" accessors
  327. */
  328. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  329. {
  330. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  331. }
  332. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  333. {
  334. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  335. }
  336. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  337. {
  338. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  339. }
  340. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  341. {
  342. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  343. }
  344. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  345. {
  346. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  347. }
  348. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  349. {
  350. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  351. }
  352. #ifdef __powerpc64__
  353. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  354. {
  355. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  356. }
  357. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  358. {
  359. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  360. }
  361. /*
  362. * Real mode version of the above. stdcix is only supposed to be used
  363. * in hypervisor real mode as per the architecture spec.
  364. */
  365. static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
  366. {
  367. __asm__ __volatile__("stdcix %0,0,%1"
  368. : : "r" (val), "r" (paddr) : "memory");
  369. }
  370. #endif /* __powerpc64__ */
  371. /*
  372. *
  373. * PCI PIO and MMIO accessors.
  374. *
  375. *
  376. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  377. * machine checks (which they occasionally do when probing non existing
  378. * IO ports on some platforms, like PowerMac and 8xx).
  379. * I always found it to be of dubious reliability and I am tempted to get
  380. * rid of it one of these days. So if you think it's important to keep it,
  381. * please voice up asap. We never had it for 64 bits and I do not intend
  382. * to port it over
  383. */
  384. #ifdef CONFIG_PPC32
  385. #define __do_in_asm(name, op) \
  386. static inline unsigned int name(unsigned int port) \
  387. { \
  388. unsigned int x; \
  389. __asm__ __volatile__( \
  390. "sync\n" \
  391. "0:" op " %0,0,%1\n" \
  392. "1: twi 0,%0,0\n" \
  393. "2: isync\n" \
  394. "3: nop\n" \
  395. "4:\n" \
  396. ".section .fixup,\"ax\"\n" \
  397. "5: li %0,-1\n" \
  398. " b 4b\n" \
  399. ".previous\n" \
  400. ".section __ex_table,\"a\"\n" \
  401. " .align 2\n" \
  402. " .long 0b,5b\n" \
  403. " .long 1b,5b\n" \
  404. " .long 2b,5b\n" \
  405. " .long 3b,5b\n" \
  406. ".previous" \
  407. : "=&r" (x) \
  408. : "r" (port + _IO_BASE) \
  409. : "memory"); \
  410. return x; \
  411. }
  412. #define __do_out_asm(name, op) \
  413. static inline void name(unsigned int val, unsigned int port) \
  414. { \
  415. __asm__ __volatile__( \
  416. "sync\n" \
  417. "0:" op " %0,0,%1\n" \
  418. "1: sync\n" \
  419. "2:\n" \
  420. ".section __ex_table,\"a\"\n" \
  421. " .align 2\n" \
  422. " .long 0b,2b\n" \
  423. " .long 1b,2b\n" \
  424. ".previous" \
  425. : : "r" (val), "r" (port + _IO_BASE) \
  426. : "memory"); \
  427. }
  428. __do_in_asm(_rec_inb, "lbzx")
  429. __do_in_asm(_rec_inw, "lhbrx")
  430. __do_in_asm(_rec_inl, "lwbrx")
  431. __do_out_asm(_rec_outb, "stbx")
  432. __do_out_asm(_rec_outw, "sthbrx")
  433. __do_out_asm(_rec_outl, "stwbrx")
  434. #endif /* CONFIG_PPC32 */
  435. /* The "__do_*" operations below provide the actual "base" implementation
  436. * for each of the defined accessors. Some of them use the out_* functions
  437. * directly, some of them still use EEH, though we might change that in the
  438. * future. Those macros below provide the necessary argument swapping and
  439. * handling of the IO base for PIO.
  440. *
  441. * They are themselves used by the macros that define the actual accessors
  442. * and can be used by the hooks if any.
  443. *
  444. * Note that PIO operations are always defined in terms of their corresonding
  445. * MMIO operations. That allows platforms like iSeries who want to modify the
  446. * behaviour of both to only hook on the MMIO version and get both. It's also
  447. * possible to hook directly at the toplevel PIO operation if they have to
  448. * be handled differently
  449. */
  450. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  451. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  452. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  453. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  454. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  455. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  456. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  457. #ifdef CONFIG_EEH
  458. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  459. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  460. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  461. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  462. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  463. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  464. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  465. #else /* CONFIG_EEH */
  466. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  467. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  468. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  469. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  470. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  471. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  472. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  473. #endif /* !defined(CONFIG_EEH) */
  474. #ifdef CONFIG_PPC32
  475. #define __do_outb(val, port) _rec_outb(val, port)
  476. #define __do_outw(val, port) _rec_outw(val, port)
  477. #define __do_outl(val, port) _rec_outl(val, port)
  478. #define __do_inb(port) _rec_inb(port)
  479. #define __do_inw(port) _rec_inw(port)
  480. #define __do_inl(port) _rec_inl(port)
  481. #else /* CONFIG_PPC32 */
  482. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  483. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  484. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  485. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  486. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  487. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  488. #endif /* !CONFIG_PPC32 */
  489. #ifdef CONFIG_EEH
  490. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  491. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  492. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  493. #else /* CONFIG_EEH */
  494. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  495. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  496. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  497. #endif /* !CONFIG_EEH */
  498. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  499. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  500. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  501. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  502. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  503. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  504. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  505. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  506. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  507. #define __do_memset_io(addr, c, n) \
  508. _memset_io(PCI_FIX_ADDR(addr), c, n)
  509. #define __do_memcpy_toio(dst, src, n) \
  510. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  511. #ifdef CONFIG_EEH
  512. #define __do_memcpy_fromio(dst, src, n) \
  513. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  514. #else /* CONFIG_EEH */
  515. #define __do_memcpy_fromio(dst, src, n) \
  516. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  517. #endif /* !CONFIG_EEH */
  518. #ifdef CONFIG_PPC_INDIRECT_PIO
  519. #define DEF_PCI_HOOK_pio(x) x
  520. #else
  521. #define DEF_PCI_HOOK_pio(x) NULL
  522. #endif
  523. #ifdef CONFIG_PPC_INDIRECT_MMIO
  524. #define DEF_PCI_HOOK_mem(x) x
  525. #else
  526. #define DEF_PCI_HOOK_mem(x) NULL
  527. #endif
  528. /* Structure containing all the hooks */
  529. extern struct ppc_pci_io {
  530. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
  531. #define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
  532. #include <asm/io-defs.h>
  533. #undef DEF_PCI_AC_RET
  534. #undef DEF_PCI_AC_NORET
  535. } ppc_pci_io;
  536. /* The inline wrappers */
  537. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
  538. static inline ret name at \
  539. { \
  540. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  541. return ppc_pci_io.name al; \
  542. return __do_##name al; \
  543. }
  544. #define DEF_PCI_AC_NORET(name, at, al, space, aa) \
  545. static inline void name at \
  546. { \
  547. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  548. ppc_pci_io.name al; \
  549. else \
  550. __do_##name al; \
  551. }
  552. #include <asm/io-defs.h>
  553. #undef DEF_PCI_AC_RET
  554. #undef DEF_PCI_AC_NORET
  555. /* Some drivers check for the presence of readq & writeq with
  556. * a #ifdef, so we make them happy here.
  557. */
  558. #ifdef __powerpc64__
  559. #define readq readq
  560. #define writeq writeq
  561. #endif
  562. /*
  563. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  564. * access
  565. */
  566. #define xlate_dev_mem_ptr(p) __va(p)
  567. /*
  568. * Convert a virtual cached pointer to an uncached pointer
  569. */
  570. #define xlate_dev_kmem_ptr(p) p
  571. /*
  572. * We don't do relaxed operations yet, at least not with this semantic
  573. */
  574. #define readb_relaxed(addr) readb(addr)
  575. #define readw_relaxed(addr) readw(addr)
  576. #define readl_relaxed(addr) readl(addr)
  577. #define readq_relaxed(addr) readq(addr)
  578. #define writeb_relaxed(v, addr) writeb(v, addr)
  579. #define writew_relaxed(v, addr) writew(v, addr)
  580. #define writel_relaxed(v, addr) writel(v, addr)
  581. #define writeq_relaxed(v, addr) writeq(v, addr)
  582. #ifdef CONFIG_PPC32
  583. #define mmiowb()
  584. #else
  585. /*
  586. * Enforce synchronisation of stores vs. spin_unlock
  587. * (this does it explicitly, though our implementation of spin_unlock
  588. * does it implicitely too)
  589. */
  590. static inline void mmiowb(void)
  591. {
  592. unsigned long tmp;
  593. __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
  594. : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
  595. : "memory");
  596. }
  597. #endif /* !CONFIG_PPC32 */
  598. static inline void iosync(void)
  599. {
  600. __asm__ __volatile__ ("sync" : : : "memory");
  601. }
  602. /* Enforce in-order execution of data I/O.
  603. * No distinction between read/write on PPC; use eieio for all three.
  604. * Those are fairly week though. They don't provide a barrier between
  605. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  606. * they only provide barriers between 2 __raw MMIO operations and
  607. * possibly break write combining.
  608. */
  609. #define iobarrier_rw() eieio()
  610. #define iobarrier_r() eieio()
  611. #define iobarrier_w() eieio()
  612. /*
  613. * output pause versions need a delay at least for the
  614. * w83c105 ide controller in a p610.
  615. */
  616. #define inb_p(port) inb(port)
  617. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  618. #define inw_p(port) inw(port)
  619. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  620. #define inl_p(port) inl(port)
  621. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  622. #define IO_SPACE_LIMIT ~(0UL)
  623. /**
  624. * ioremap - map bus memory into CPU space
  625. * @address: bus address of the memory
  626. * @size: size of the resource to map
  627. *
  628. * ioremap performs a platform specific sequence of operations to
  629. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  630. * writew/writel functions and the other mmio helpers. The returned
  631. * address is not guaranteed to be usable directly as a virtual
  632. * address.
  633. *
  634. * We provide a few variations of it:
  635. *
  636. * * ioremap is the standard one and provides non-cacheable guarded mappings
  637. * and can be hooked by the platform via ppc_md
  638. *
  639. * * ioremap_prot allows to specify the page flags as an argument and can
  640. * also be hooked by the platform via ppc_md.
  641. *
  642. * * ioremap_nocache is identical to ioremap
  643. *
  644. * * ioremap_wc enables write combining
  645. *
  646. * * iounmap undoes such a mapping and can be hooked
  647. *
  648. * * __ioremap_at (and the pending __iounmap_at) are low level functions to
  649. * create hand-made mappings for use only by the PCI code and cannot
  650. * currently be hooked. Must be page aligned.
  651. *
  652. * * __ioremap is the low level implementation used by ioremap and
  653. * ioremap_prot and cannot be hooked (but can be used by a hook on one
  654. * of the previous ones)
  655. *
  656. * * __ioremap_caller is the same as above but takes an explicit caller
  657. * reference rather than using __builtin_return_address(0)
  658. *
  659. * * __iounmap, is the low level implementation used by iounmap and cannot
  660. * be hooked (but can be used by a hook on iounmap)
  661. *
  662. */
  663. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  664. extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
  665. unsigned long flags);
  666. extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
  667. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  668. #define ioremap_uc(addr, size) ioremap((addr), (size))
  669. extern void iounmap(volatile void __iomem *addr);
  670. extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
  671. unsigned long flags);
  672. extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
  673. unsigned long flags, void *caller);
  674. extern void __iounmap(volatile void __iomem *addr);
  675. extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
  676. unsigned long size, unsigned long flags);
  677. extern void __iounmap_at(void *ea, unsigned long size);
  678. /*
  679. * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
  680. * which needs some additional definitions here. They basically allow PIO
  681. * space overall to be 1GB. This will work as long as we never try to use
  682. * iomap to map MMIO below 1GB which should be fine on ppc64
  683. */
  684. #define HAVE_ARCH_PIO_SIZE 1
  685. #define PIO_OFFSET 0x00000000UL
  686. #define PIO_MASK (FULL_IO_SIZE - 1)
  687. #define PIO_RESERVED (FULL_IO_SIZE)
  688. #define mmio_read16be(addr) readw_be(addr)
  689. #define mmio_read32be(addr) readl_be(addr)
  690. #define mmio_write16be(val, addr) writew_be(val, addr)
  691. #define mmio_write32be(val, addr) writel_be(val, addr)
  692. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  693. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  694. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  695. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  696. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  697. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  698. /**
  699. * virt_to_phys - map virtual addresses to physical
  700. * @address: address to remap
  701. *
  702. * The returned physical address is the physical (CPU) mapping for
  703. * the memory address given. It is only valid to use this function on
  704. * addresses directly mapped or allocated via kmalloc.
  705. *
  706. * This function does not give bus mappings for DMA transfers. In
  707. * almost all conceivable cases a device driver should not be using
  708. * this function
  709. */
  710. static inline unsigned long virt_to_phys(volatile void * address)
  711. {
  712. return __pa((unsigned long)address);
  713. }
  714. /**
  715. * phys_to_virt - map physical address to virtual
  716. * @address: address to remap
  717. *
  718. * The returned virtual address is a current CPU mapping for
  719. * the memory address given. It is only valid to use this function on
  720. * addresses that have a kernel mapping
  721. *
  722. * This function does not handle bus mappings for DMA transfers. In
  723. * almost all conceivable cases a device driver should not be using
  724. * this function
  725. */
  726. static inline void * phys_to_virt(unsigned long address)
  727. {
  728. return (void *)__va(address);
  729. }
  730. /*
  731. * Change "struct page" to physical address.
  732. */
  733. #define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  734. /*
  735. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  736. * mappings se we have to keep it defined here. We also have some old
  737. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  738. * fixed yet so I need to define it here.
  739. */
  740. #ifdef CONFIG_PPC32
  741. static inline unsigned long virt_to_bus(volatile void * address)
  742. {
  743. if (address == NULL)
  744. return 0;
  745. return __pa(address) + PCI_DRAM_OFFSET;
  746. }
  747. static inline void * bus_to_virt(unsigned long address)
  748. {
  749. if (address == 0)
  750. return NULL;
  751. return __va(address - PCI_DRAM_OFFSET);
  752. }
  753. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  754. #endif /* CONFIG_PPC32 */
  755. /* access ports */
  756. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  757. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  758. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  759. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  760. #define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
  761. #define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
  762. /* Clear and set bits in one shot. These macros can be used to clear and
  763. * set multiple bits in a register using a single read-modify-write. These
  764. * macros can also be used to set a multiple-bit bit pattern using a mask,
  765. * by specifying the mask in the 'clear' parameter and the new bit pattern
  766. * in the 'set' parameter.
  767. */
  768. #define clrsetbits(type, addr, clear, set) \
  769. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  770. #ifdef __powerpc64__
  771. #define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
  772. #define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
  773. #endif
  774. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  775. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  776. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  777. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  778. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  779. #endif /* __KERNEL__ */
  780. #endif /* _ASM_POWERPC_IO_H */