cell-pmu.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Cell Broadband Engine Performance Monitor
  3. *
  4. * (C) Copyright IBM Corporation 2006
  5. *
  6. * Author:
  7. * David Erb (djerb@us.ibm.com)
  8. * Kevin Corry (kevcorry@us.ibm.com)
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __ASM_CELL_PMU_H__
  25. #define __ASM_CELL_PMU_H__
  26. /* The Cell PMU has four hardware performance counters, which can be
  27. * configured as four 32-bit counters or eight 16-bit counters.
  28. */
  29. #define NR_PHYS_CTRS 4
  30. #define NR_CTRS (NR_PHYS_CTRS * 2)
  31. /* Macros for the pm_control register. */
  32. #define CBE_PM_16BIT_CTR(ctr) (1 << (24 - ((ctr) & (NR_PHYS_CTRS - 1))))
  33. #define CBE_PM_ENABLE_PERF_MON 0x80000000
  34. #define CBE_PM_STOP_AT_MAX 0x40000000
  35. #define CBE_PM_TRACE_MODE_GET(pm_control) (((pm_control) >> 28) & 0x3)
  36. #define CBE_PM_TRACE_MODE_SET(mode) (((mode) & 0x3) << 28)
  37. #define CBE_PM_TRACE_BUF_OVFLW(bit) (((bit) & 0x1) << 17)
  38. #define CBE_PM_COUNT_MODE_SET(count) (((count) & 0x3) << 18)
  39. #define CBE_PM_FREEZE_ALL_CTRS 0x00100000
  40. #define CBE_PM_ENABLE_EXT_TRACE 0x00008000
  41. #define CBE_PM_SPU_ADDR_TRACE_SET(msk) (((msk) & 0x3) << 9)
  42. /* Macros for the trace_address register. */
  43. #define CBE_PM_TRACE_BUF_FULL 0x00000800
  44. #define CBE_PM_TRACE_BUF_EMPTY 0x00000400
  45. #define CBE_PM_TRACE_BUF_DATA_COUNT(ta) ((ta) & 0x3ff)
  46. #define CBE_PM_TRACE_BUF_MAX_COUNT 0x400
  47. /* Macros for the pm07_control registers. */
  48. #define CBE_PM_CTR_INPUT_MUX(pm07_control) (((pm07_control) >> 26) & 0x3f)
  49. #define CBE_PM_CTR_INPUT_CONTROL 0x02000000
  50. #define CBE_PM_CTR_POLARITY 0x01000000
  51. #define CBE_PM_CTR_COUNT_CYCLES 0x00800000
  52. #define CBE_PM_CTR_ENABLE 0x00400000
  53. #define PM07_CTR_INPUT_MUX(x) (((x) & 0x3F) << 26)
  54. #define PM07_CTR_INPUT_CONTROL(x) (((x) & 1) << 25)
  55. #define PM07_CTR_POLARITY(x) (((x) & 1) << 24)
  56. #define PM07_CTR_COUNT_CYCLES(x) (((x) & 1) << 23)
  57. #define PM07_CTR_ENABLE(x) (((x) & 1) << 22)
  58. /* Macros for the pm_status register. */
  59. #define CBE_PM_CTR_OVERFLOW_INTR(ctr) (1 << (31 - ((ctr) & 7)))
  60. enum pm_reg_name {
  61. group_control,
  62. debug_bus_control,
  63. trace_address,
  64. ext_tr_timer,
  65. pm_status,
  66. pm_control,
  67. pm_interval,
  68. pm_start_stop,
  69. };
  70. /* Routines for reading/writing the PMU registers. */
  71. extern u32 cbe_read_phys_ctr(u32 cpu, u32 phys_ctr);
  72. extern void cbe_write_phys_ctr(u32 cpu, u32 phys_ctr, u32 val);
  73. extern u32 cbe_read_ctr(u32 cpu, u32 ctr);
  74. extern void cbe_write_ctr(u32 cpu, u32 ctr, u32 val);
  75. extern u32 cbe_read_pm07_control(u32 cpu, u32 ctr);
  76. extern void cbe_write_pm07_control(u32 cpu, u32 ctr, u32 val);
  77. extern u32 cbe_read_pm(u32 cpu, enum pm_reg_name reg);
  78. extern void cbe_write_pm(u32 cpu, enum pm_reg_name reg, u32 val);
  79. extern u32 cbe_get_ctr_size(u32 cpu, u32 phys_ctr);
  80. extern void cbe_set_ctr_size(u32 cpu, u32 phys_ctr, u32 ctr_size);
  81. extern void cbe_enable_pm(u32 cpu);
  82. extern void cbe_disable_pm(u32 cpu);
  83. extern void cbe_read_trace_buffer(u32 cpu, u64 *buf);
  84. extern void cbe_enable_pm_interrupts(u32 cpu, u32 thread, u32 mask);
  85. extern void cbe_disable_pm_interrupts(u32 cpu);
  86. extern u32 cbe_get_and_clear_pm_interrupts(u32 cpu);
  87. extern void cbe_sync_irq(int node);
  88. #define CBE_COUNT_SUPERVISOR_MODE 0
  89. #define CBE_COUNT_HYPERVISOR_MODE 1
  90. #define CBE_COUNT_PROBLEM_MODE 2
  91. #define CBE_COUNT_ALL_MODES 3
  92. #endif /* __ASM_CELL_PMU_H__ */