cacheflush.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * This program is free software; you can redistribute it and/or
  3. * modify it under the terms of the GNU General Public License
  4. * as published by the Free Software Foundation; either version
  5. * 2 of the License, or (at your option) any later version.
  6. */
  7. #ifndef _ASM_POWERPC_CACHEFLUSH_H
  8. #define _ASM_POWERPC_CACHEFLUSH_H
  9. #ifdef __KERNEL__
  10. #include <linux/mm.h>
  11. #include <asm/cputable.h>
  12. #include <asm/cpu_has_feature.h>
  13. /*
  14. * No cache flushing is required when address mappings are changed,
  15. * because the caches on PowerPCs are physically addressed.
  16. */
  17. #define flush_cache_all() do { } while (0)
  18. #define flush_cache_mm(mm) do { } while (0)
  19. #define flush_cache_dup_mm(mm) do { } while (0)
  20. #define flush_cache_range(vma, start, end) do { } while (0)
  21. #define flush_cache_page(vma, vmaddr, pfn) do { } while (0)
  22. #define flush_icache_page(vma, page) do { } while (0)
  23. #define flush_cache_vmap(start, end) do { } while (0)
  24. #define flush_cache_vunmap(start, end) do { } while (0)
  25. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
  26. extern void flush_dcache_page(struct page *page);
  27. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  28. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  29. extern void flush_icache_range(unsigned long, unsigned long);
  30. extern void flush_icache_user_range(struct vm_area_struct *vma,
  31. struct page *page, unsigned long addr,
  32. int len);
  33. extern void __flush_dcache_icache(void *page_va);
  34. extern void flush_dcache_icache_page(struct page *page);
  35. #if defined(CONFIG_PPC32) && !defined(CONFIG_BOOKE)
  36. extern void __flush_dcache_icache_phys(unsigned long physaddr);
  37. #else
  38. static inline void __flush_dcache_icache_phys(unsigned long physaddr)
  39. {
  40. BUG();
  41. }
  42. #endif
  43. #ifdef CONFIG_PPC32
  44. /*
  45. * Write any modified data cache blocks out to memory and invalidate them.
  46. * Does not invalidate the corresponding instruction cache blocks.
  47. */
  48. static inline void flush_dcache_range(unsigned long start, unsigned long stop)
  49. {
  50. void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
  51. unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
  52. unsigned long i;
  53. for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
  54. dcbf(addr);
  55. mb(); /* sync */
  56. }
  57. /*
  58. * Write any modified data cache blocks out to memory.
  59. * Does not invalidate the corresponding cache lines (especially for
  60. * any corresponding instruction cache).
  61. */
  62. static inline void clean_dcache_range(unsigned long start, unsigned long stop)
  63. {
  64. void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
  65. unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
  66. unsigned long i;
  67. for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
  68. dcbst(addr);
  69. mb(); /* sync */
  70. }
  71. /*
  72. * Like above, but invalidate the D-cache. This is used by the 8xx
  73. * to invalidate the cache so the PPC core doesn't get stale data
  74. * from the CPM (no cache snooping here :-).
  75. */
  76. static inline void invalidate_dcache_range(unsigned long start,
  77. unsigned long stop)
  78. {
  79. void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
  80. unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
  81. unsigned long i;
  82. for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
  83. dcbi(addr);
  84. mb(); /* sync */
  85. }
  86. #endif /* CONFIG_PPC32 */
  87. #ifdef CONFIG_PPC64
  88. extern void flush_dcache_range(unsigned long start, unsigned long stop);
  89. extern void flush_inval_dcache_range(unsigned long start, unsigned long stop);
  90. extern void flush_dcache_phys_range(unsigned long start, unsigned long stop);
  91. #endif
  92. #define copy_to_user_page(vma, page, vaddr, dst, src, len) \
  93. do { \
  94. memcpy(dst, src, len); \
  95. flush_icache_user_range(vma, page, vaddr, len); \
  96. } while (0)
  97. #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
  98. memcpy(dst, src, len)
  99. #endif /* __KERNEL__ */
  100. #endif /* _ASM_POWERPC_CACHEFLUSH_H */