mpc8379_mds.dts 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * MPC8379E MDS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "fsl,mpc8379emds";
  14. compatible = "fsl,mpc8379emds","fsl,mpc837xmds";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8379@0 {
  28. device_type = "cpu";
  29. reg = <0x0>;
  30. d-cache-line-size = <32>;
  31. i-cache-line-size = <32>;
  32. d-cache-size = <32768>;
  33. i-cache-size = <32768>;
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <0x00000000 0x20000000>; // 512MB at 0
  42. };
  43. localbus@e0005000 {
  44. #address-cells = <2>;
  45. #size-cells = <1>;
  46. compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
  47. reg = <0xe0005000 0x1000>;
  48. interrupts = <77 0x8>;
  49. interrupt-parent = <&ipic>;
  50. // booting from NOR flash
  51. ranges = <0 0x0 0xfe000000 0x02000000
  52. 1 0x0 0xf8000000 0x00008000
  53. 3 0x0 0xe0600000 0x00008000>;
  54. flash@0,0 {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "cfi-flash";
  58. reg = <0 0x0 0x2000000>;
  59. bank-width = <2>;
  60. device-width = <1>;
  61. u-boot@0 {
  62. reg = <0x0 0x100000>;
  63. read-only;
  64. };
  65. fs@100000 {
  66. reg = <0x100000 0x800000>;
  67. };
  68. kernel@1d00000 {
  69. reg = <0x1d00000 0x200000>;
  70. };
  71. dtb@1f00000 {
  72. reg = <0x1f00000 0x100000>;
  73. };
  74. };
  75. bcsr@1,0 {
  76. reg = <1 0x0 0x8000>;
  77. compatible = "fsl,mpc837xmds-bcsr";
  78. };
  79. nand@3,0 {
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. compatible = "fsl,mpc8379-fcm-nand",
  83. "fsl,elbc-fcm-nand";
  84. reg = <3 0x0 0x8000>;
  85. u-boot@0 {
  86. reg = <0x0 0x100000>;
  87. read-only;
  88. };
  89. kernel@100000 {
  90. reg = <0x100000 0x300000>;
  91. };
  92. fs@400000 {
  93. reg = <0x400000 0x1c00000>;
  94. };
  95. };
  96. };
  97. soc@e0000000 {
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. device_type = "soc";
  101. compatible = "simple-bus";
  102. ranges = <0x0 0xe0000000 0x00100000>;
  103. reg = <0xe0000000 0x00000200>;
  104. bus-frequency = <0>;
  105. wdt@200 {
  106. compatible = "mpc83xx_wdt";
  107. reg = <0x200 0x100>;
  108. };
  109. sleep-nexus {
  110. #address-cells = <1>;
  111. #size-cells = <1>;
  112. compatible = "simple-bus";
  113. sleep = <&pmc 0x0c000000>;
  114. ranges;
  115. i2c@3000 {
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. cell-index = <0>;
  119. compatible = "fsl-i2c";
  120. reg = <0x3000 0x100>;
  121. interrupts = <14 0x8>;
  122. interrupt-parent = <&ipic>;
  123. dfsrr;
  124. rtc@68 {
  125. compatible = "dallas,ds1374";
  126. reg = <0x68>;
  127. interrupts = <19 0x8>;
  128. interrupt-parent = <&ipic>;
  129. };
  130. };
  131. sdhci@2e000 {
  132. compatible = "fsl,mpc8379-esdhc", "fsl,esdhc";
  133. reg = <0x2e000 0x1000>;
  134. interrupts = <42 0x8>;
  135. interrupt-parent = <&ipic>;
  136. sdhci,wp-inverted;
  137. /* Filled in by U-Boot */
  138. clock-frequency = <0>;
  139. };
  140. };
  141. i2c@3100 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. cell-index = <1>;
  145. compatible = "fsl-i2c";
  146. reg = <0x3100 0x100>;
  147. interrupts = <15 0x8>;
  148. interrupt-parent = <&ipic>;
  149. dfsrr;
  150. };
  151. spi@7000 {
  152. cell-index = <0>;
  153. compatible = "fsl,spi";
  154. reg = <0x7000 0x1000>;
  155. interrupts = <16 0x8>;
  156. interrupt-parent = <&ipic>;
  157. mode = "cpu";
  158. };
  159. dma@82a8 {
  160. #address-cells = <1>;
  161. #size-cells = <1>;
  162. compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
  163. reg = <0x82a8 4>;
  164. ranges = <0 0x8100 0x1a8>;
  165. interrupt-parent = <&ipic>;
  166. interrupts = <71 8>;
  167. cell-index = <0>;
  168. dma-channel@0 {
  169. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  170. reg = <0 0x80>;
  171. cell-index = <0>;
  172. interrupt-parent = <&ipic>;
  173. interrupts = <71 8>;
  174. };
  175. dma-channel@80 {
  176. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  177. reg = <0x80 0x80>;
  178. cell-index = <1>;
  179. interrupt-parent = <&ipic>;
  180. interrupts = <71 8>;
  181. };
  182. dma-channel@100 {
  183. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  184. reg = <0x100 0x80>;
  185. cell-index = <2>;
  186. interrupt-parent = <&ipic>;
  187. interrupts = <71 8>;
  188. };
  189. dma-channel@180 {
  190. compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
  191. reg = <0x180 0x28>;
  192. cell-index = <3>;
  193. interrupt-parent = <&ipic>;
  194. interrupts = <71 8>;
  195. };
  196. };
  197. usb@23000 {
  198. compatible = "fsl-usb2-dr";
  199. reg = <0x23000 0x1000>;
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. interrupt-parent = <&ipic>;
  203. interrupts = <38 0x8>;
  204. dr_mode = "host";
  205. phy_type = "ulpi";
  206. sleep = <&pmc 0x00c00000>;
  207. };
  208. enet0: ethernet@24000 {
  209. #address-cells = <1>;
  210. #size-cells = <1>;
  211. cell-index = <0>;
  212. device_type = "network";
  213. model = "eTSEC";
  214. compatible = "gianfar";
  215. reg = <0x24000 0x1000>;
  216. ranges = <0x0 0x24000 0x1000>;
  217. local-mac-address = [ 00 00 00 00 00 00 ];
  218. interrupts = <32 0x8 33 0x8 34 0x8>;
  219. phy-connection-type = "mii";
  220. interrupt-parent = <&ipic>;
  221. tbi-handle = <&tbi0>;
  222. phy-handle = <&phy2>;
  223. sleep = <&pmc 0xc0000000>;
  224. fsl,magic-packet;
  225. mdio@520 {
  226. #address-cells = <1>;
  227. #size-cells = <0>;
  228. compatible = "fsl,gianfar-mdio";
  229. reg = <0x520 0x20>;
  230. phy2: ethernet-phy@2 {
  231. interrupt-parent = <&ipic>;
  232. interrupts = <17 0x8>;
  233. reg = <0x2>;
  234. };
  235. phy3: ethernet-phy@3 {
  236. interrupt-parent = <&ipic>;
  237. interrupts = <18 0x8>;
  238. reg = <0x3>;
  239. };
  240. tbi0: tbi-phy@11 {
  241. reg = <0x11>;
  242. device_type = "tbi-phy";
  243. };
  244. };
  245. };
  246. enet1: ethernet@25000 {
  247. #address-cells = <1>;
  248. #size-cells = <1>;
  249. cell-index = <1>;
  250. device_type = "network";
  251. model = "eTSEC";
  252. compatible = "gianfar";
  253. reg = <0x25000 0x1000>;
  254. ranges = <0x0 0x25000 0x1000>;
  255. local-mac-address = [ 00 00 00 00 00 00 ];
  256. interrupts = <35 0x8 36 0x8 37 0x8>;
  257. phy-connection-type = "mii";
  258. interrupt-parent = <&ipic>;
  259. tbi-handle = <&tbi1>;
  260. phy-handle = <&phy3>;
  261. sleep = <&pmc 0x30000000>;
  262. fsl,magic-packet;
  263. mdio@520 {
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. compatible = "fsl,gianfar-tbi";
  267. reg = <0x520 0x20>;
  268. tbi1: tbi-phy@11 {
  269. reg = <0x11>;
  270. device_type = "tbi-phy";
  271. };
  272. };
  273. };
  274. serial0: serial@4500 {
  275. cell-index = <0>;
  276. device_type = "serial";
  277. compatible = "fsl,ns16550", "ns16550";
  278. reg = <0x4500 0x100>;
  279. clock-frequency = <0>;
  280. interrupts = <9 0x8>;
  281. interrupt-parent = <&ipic>;
  282. };
  283. serial1: serial@4600 {
  284. cell-index = <1>;
  285. device_type = "serial";
  286. compatible = "fsl,ns16550", "ns16550";
  287. reg = <0x4600 0x100>;
  288. clock-frequency = <0>;
  289. interrupts = <10 0x8>;
  290. interrupt-parent = <&ipic>;
  291. };
  292. crypto@30000 {
  293. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  294. "fsl,sec2.1", "fsl,sec2.0";
  295. reg = <0x30000 0x10000>;
  296. interrupts = <11 0x8>;
  297. interrupt-parent = <&ipic>;
  298. fsl,num-channels = <4>;
  299. fsl,channel-fifo-len = <24>;
  300. fsl,exec-units-mask = <0x9fe>;
  301. fsl,descriptor-types-mask = <0x3ab0ebf>;
  302. sleep = <&pmc 0x03000000>;
  303. };
  304. sata@18000 {
  305. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  306. reg = <0x18000 0x1000>;
  307. interrupts = <44 0x8>;
  308. interrupt-parent = <&ipic>;
  309. sleep = <&pmc 0x000000c0>;
  310. };
  311. sata@19000 {
  312. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  313. reg = <0x19000 0x1000>;
  314. interrupts = <45 0x8>;
  315. interrupt-parent = <&ipic>;
  316. sleep = <&pmc 0x00000030>;
  317. };
  318. sata@1a000 {
  319. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  320. reg = <0x1a000 0x1000>;
  321. interrupts = <46 0x8>;
  322. interrupt-parent = <&ipic>;
  323. sleep = <&pmc 0x0000000c>;
  324. };
  325. sata@1b000 {
  326. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  327. reg = <0x1b000 0x1000>;
  328. interrupts = <47 0x8>;
  329. interrupt-parent = <&ipic>;
  330. sleep = <&pmc 0x00000003>;
  331. };
  332. /* IPIC
  333. * interrupts cell = <intr #, sense>
  334. * sense values match linux IORESOURCE_IRQ_* defines:
  335. * sense == 8: Level, low assertion
  336. * sense == 2: Edge, high-to-low change
  337. */
  338. ipic: pic@700 {
  339. compatible = "fsl,ipic";
  340. interrupt-controller;
  341. #address-cells = <0>;
  342. #interrupt-cells = <2>;
  343. reg = <0x700 0x100>;
  344. };
  345. pmc: power@b00 {
  346. compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
  347. reg = <0xb00 0x100 0xa00 0x100>;
  348. interrupts = <80 0x8>;
  349. interrupt-parent = <&ipic>;
  350. };
  351. };
  352. pci0: pci@e0008500 {
  353. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  354. interrupt-map = <
  355. /* IDSEL 0x11 */
  356. 0x8800 0x0 0x0 0x1 &ipic 20 0x8
  357. 0x8800 0x0 0x0 0x2 &ipic 21 0x8
  358. 0x8800 0x0 0x0 0x3 &ipic 22 0x8
  359. 0x8800 0x0 0x0 0x4 &ipic 23 0x8
  360. /* IDSEL 0x12 */
  361. 0x9000 0x0 0x0 0x1 &ipic 22 0x8
  362. 0x9000 0x0 0x0 0x2 &ipic 23 0x8
  363. 0x9000 0x0 0x0 0x3 &ipic 20 0x8
  364. 0x9000 0x0 0x0 0x4 &ipic 21 0x8
  365. /* IDSEL 0x13 */
  366. 0x9800 0x0 0x0 0x1 &ipic 23 0x8
  367. 0x9800 0x0 0x0 0x2 &ipic 20 0x8
  368. 0x9800 0x0 0x0 0x3 &ipic 21 0x8
  369. 0x9800 0x0 0x0 0x4 &ipic 22 0x8
  370. /* IDSEL 0x15 */
  371. 0xa800 0x0 0x0 0x1 &ipic 20 0x8
  372. 0xa800 0x0 0x0 0x2 &ipic 21 0x8
  373. 0xa800 0x0 0x0 0x3 &ipic 22 0x8
  374. 0xa800 0x0 0x0 0x4 &ipic 23 0x8
  375. /* IDSEL 0x16 */
  376. 0xb000 0x0 0x0 0x1 &ipic 23 0x8
  377. 0xb000 0x0 0x0 0x2 &ipic 20 0x8
  378. 0xb000 0x0 0x0 0x3 &ipic 21 0x8
  379. 0xb000 0x0 0x0 0x4 &ipic 22 0x8
  380. /* IDSEL 0x17 */
  381. 0xb800 0x0 0x0 0x1 &ipic 22 0x8
  382. 0xb800 0x0 0x0 0x2 &ipic 23 0x8
  383. 0xb800 0x0 0x0 0x3 &ipic 20 0x8
  384. 0xb800 0x0 0x0 0x4 &ipic 21 0x8
  385. /* IDSEL 0x18 */
  386. 0xc000 0x0 0x0 0x1 &ipic 21 0x8
  387. 0xc000 0x0 0x0 0x2 &ipic 22 0x8
  388. 0xc000 0x0 0x0 0x3 &ipic 23 0x8
  389. 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
  390. interrupt-parent = <&ipic>;
  391. interrupts = <66 0x8>;
  392. bus-range = <0x0 0x0>;
  393. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  394. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  395. 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
  396. sleep = <&pmc 0x00010000>;
  397. clock-frequency = <0>;
  398. #interrupt-cells = <1>;
  399. #size-cells = <2>;
  400. #address-cells = <3>;
  401. reg = <0xe0008500 0x100 /* internal registers */
  402. 0xe0008300 0x8>; /* config space access registers */
  403. compatible = "fsl,mpc8349-pci";
  404. device_type = "pci";
  405. };
  406. };