smp.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Copyright (C) 2001,2002,2004 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/smp.h>
  21. #include <linux/kernel_stat.h>
  22. #include <linux/sched.h>
  23. #include <asm/mmu_context.h>
  24. #include <asm/io.h>
  25. #include <asm/fw/cfe/cfe_api.h>
  26. #include <asm/sibyte/sb1250.h>
  27. #include <asm/sibyte/bcm1480_regs.h>
  28. #include <asm/sibyte/bcm1480_int.h>
  29. /*
  30. * These are routines for dealing with the bcm1480 smp capabilities
  31. * independent of board/firmware
  32. */
  33. static void *mailbox_0_set_regs[] = {
  34. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  35. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  36. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  37. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
  38. };
  39. static void *mailbox_0_clear_regs[] = {
  40. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  41. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  42. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  43. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
  44. };
  45. static void *mailbox_0_regs[] = {
  46. IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  47. IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  48. IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  49. IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
  50. };
  51. /*
  52. * SMP init and finish on secondary CPUs
  53. */
  54. void bcm1480_smp_init(void)
  55. {
  56. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  57. STATUSF_IP1 | STATUSF_IP0;
  58. /* Set interrupt mask, but don't enable */
  59. change_c0_status(ST0_IM, imask);
  60. }
  61. /*
  62. * These are routines for dealing with the sb1250 smp capabilities
  63. * independent of board/firmware
  64. */
  65. /*
  66. * Simple enough; everything is set up, so just poke the appropriate mailbox
  67. * register, and we should be set
  68. */
  69. static void bcm1480_send_ipi_single(int cpu, unsigned int action)
  70. {
  71. __raw_writeq((((u64)action)<< 48), mailbox_0_set_regs[cpu]);
  72. }
  73. static void bcm1480_send_ipi_mask(const struct cpumask *mask,
  74. unsigned int action)
  75. {
  76. unsigned int i;
  77. for_each_cpu(i, mask)
  78. bcm1480_send_ipi_single(i, action);
  79. }
  80. /*
  81. * Code to run on secondary just after probing the CPU
  82. */
  83. static void bcm1480_init_secondary(void)
  84. {
  85. extern void bcm1480_smp_init(void);
  86. bcm1480_smp_init();
  87. }
  88. /*
  89. * Do any tidying up before marking online and running the idle
  90. * loop
  91. */
  92. static void bcm1480_smp_finish(void)
  93. {
  94. extern void sb1480_clockevent_init(void);
  95. sb1480_clockevent_init();
  96. local_irq_enable();
  97. }
  98. /*
  99. * Setup the PC, SP, and GP of a secondary processor and start it
  100. * running!
  101. */
  102. static void bcm1480_boot_secondary(int cpu, struct task_struct *idle)
  103. {
  104. int retval;
  105. retval = cfe_cpu_start(cpu_logical_map(cpu), &smp_bootstrap,
  106. __KSTK_TOS(idle),
  107. (unsigned long)task_thread_info(idle), 0);
  108. if (retval != 0)
  109. printk("cfe_start_cpu(%i) returned %i\n" , cpu, retval);
  110. }
  111. /*
  112. * Use CFE to find out how many CPUs are available, setting up
  113. * cpu_possible_mask and the logical/physical mappings.
  114. * XXXKW will the boot CPU ever not be physical 0?
  115. *
  116. * Common setup before any secondaries are started
  117. */
  118. static void __init bcm1480_smp_setup(void)
  119. {
  120. int i, num;
  121. init_cpu_possible(cpumask_of(0));
  122. __cpu_number_map[0] = 0;
  123. __cpu_logical_map[0] = 0;
  124. for (i = 1, num = 0; i < NR_CPUS; i++) {
  125. if (cfe_cpu_stop(i) == 0) {
  126. set_cpu_possible(i, true);
  127. __cpu_number_map[i] = ++num;
  128. __cpu_logical_map[num] = i;
  129. }
  130. }
  131. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", num);
  132. }
  133. static void __init bcm1480_prepare_cpus(unsigned int max_cpus)
  134. {
  135. }
  136. struct plat_smp_ops bcm1480_smp_ops = {
  137. .send_ipi_single = bcm1480_send_ipi_single,
  138. .send_ipi_mask = bcm1480_send_ipi_mask,
  139. .init_secondary = bcm1480_init_secondary,
  140. .smp_finish = bcm1480_smp_finish,
  141. .boot_secondary = bcm1480_boot_secondary,
  142. .smp_setup = bcm1480_smp_setup,
  143. .prepare_cpus = bcm1480_prepare_cpus,
  144. };
  145. void bcm1480_mailbox_interrupt(void)
  146. {
  147. int cpu = smp_processor_id();
  148. int irq = K_BCM1480_INT_MBOX_0_0;
  149. unsigned int action;
  150. kstat_incr_irq_this_cpu(irq);
  151. /* Load the mailbox register to figure out what we're supposed to do */
  152. action = (__raw_readq(mailbox_0_regs[cpu]) >> 48) & 0xffff;
  153. /* Clear the mailbox to clear the interrupt */
  154. __raw_writeq(((u64)action)<<48, mailbox_0_clear_regs[cpu]);
  155. if (action & SMP_RESCHEDULE_YOURSELF)
  156. scheduler_ipi();
  157. if (action & SMP_CALL_FUNCTION) {
  158. irq_enter();
  159. generic_smp_call_function_interrupt();
  160. irq_exit();
  161. }
  162. }