setup.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2014 Kevin Cernekee <cernekee@gmail.com>
  8. */
  9. #include <linux/init.h>
  10. #include <linux/bitops.h>
  11. #include <linux/bootmem.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/ioport.h>
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <linux/of.h>
  17. #include <linux/of_fdt.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/libfdt.h>
  20. #include <linux/smp.h>
  21. #include <asm/addrspace.h>
  22. #include <asm/bmips.h>
  23. #include <asm/bootinfo.h>
  24. #include <asm/cpu-type.h>
  25. #include <asm/mipsregs.h>
  26. #include <asm/prom.h>
  27. #include <asm/smp-ops.h>
  28. #include <asm/time.h>
  29. #include <asm/traps.h>
  30. #define RELO_NORMAL_VEC BIT(18)
  31. #define REG_BCM6328_OTP ((void __iomem *)CKSEG1ADDR(0x1000062c))
  32. #define BCM6328_TP1_DISABLED BIT(9)
  33. static const unsigned long kbase = VMLINUX_LOAD_ADDRESS & 0xfff00000;
  34. struct bmips_quirk {
  35. const char *compatible;
  36. void (*quirk_fn)(void);
  37. };
  38. static void kbase_setup(void)
  39. {
  40. __raw_writel(kbase | RELO_NORMAL_VEC,
  41. BMIPS_GET_CBR() + BMIPS_RELO_VECTOR_CONTROL_1);
  42. ebase = kbase;
  43. }
  44. static void bcm3384_viper_quirks(void)
  45. {
  46. /*
  47. * Some experimental CM boxes are set up to let CM own the Viper TP0
  48. * and let Linux own TP1. This requires moving the kernel
  49. * load address to a non-conflicting region (e.g. via
  50. * CONFIG_PHYSICAL_START) and supplying an alternate DTB.
  51. * If we detect this condition, we need to move the MIPS exception
  52. * vectors up to an area that we own.
  53. *
  54. * This is distinct from the OTHER special case mentioned in
  55. * smp-bmips.c (boot on TP1, but enable SMP, then TP0 becomes our
  56. * logical CPU#1). For the Viper TP1 case, SMP is off limits.
  57. *
  58. * Also note that many BMIPS435x CPUs do not have a
  59. * BMIPS_RELO_VECTOR_CONTROL_1 register, so it isn't safe to just
  60. * write VMLINUX_LOAD_ADDRESS into that register on every SoC.
  61. */
  62. board_ebase_setup = &kbase_setup;
  63. bmips_smp_enabled = 0;
  64. }
  65. static void bcm63xx_fixup_cpu1(void)
  66. {
  67. /*
  68. * The bootloader has set up the CPU1 reset vector at
  69. * 0xa000_0200.
  70. * This conflicts with the special interrupt vector (IV).
  71. * The bootloader has also set up CPU1 to respond to the wrong
  72. * IPI interrupt.
  73. * Here we will start up CPU1 in the background and ask it to
  74. * reconfigure itself then go back to sleep.
  75. */
  76. memcpy((void *)0xa0000200, &bmips_smp_movevec, 0x20);
  77. __sync();
  78. set_c0_cause(C_SW0);
  79. cpumask_set_cpu(1, &bmips_booted_mask);
  80. }
  81. static void bcm6328_quirks(void)
  82. {
  83. /* Check CPU1 status in OTP (it is usually disabled) */
  84. if (__raw_readl(REG_BCM6328_OTP) & BCM6328_TP1_DISABLED)
  85. bmips_smp_enabled = 0;
  86. else
  87. bcm63xx_fixup_cpu1();
  88. }
  89. static void bcm6358_quirks(void)
  90. {
  91. /*
  92. * BCM3368/BCM6358 need special handling for their shared TLB, so
  93. * disable SMP for now
  94. */
  95. bmips_smp_enabled = 0;
  96. }
  97. static void bcm6368_quirks(void)
  98. {
  99. bcm63xx_fixup_cpu1();
  100. }
  101. static const struct bmips_quirk bmips_quirk_list[] = {
  102. { "brcm,bcm3368", &bcm6358_quirks },
  103. { "brcm,bcm3384-viper", &bcm3384_viper_quirks },
  104. { "brcm,bcm33843-viper", &bcm3384_viper_quirks },
  105. { "brcm,bcm6328", &bcm6328_quirks },
  106. { "brcm,bcm6358", &bcm6358_quirks },
  107. { "brcm,bcm6362", &bcm6368_quirks },
  108. { "brcm,bcm6368", &bcm6368_quirks },
  109. { "brcm,bcm63168", &bcm6368_quirks },
  110. { "brcm,bcm63268", &bcm6368_quirks },
  111. { },
  112. };
  113. void __init prom_init(void)
  114. {
  115. bmips_cpu_setup();
  116. register_bmips_smp_ops();
  117. }
  118. void __init prom_free_prom_memory(void)
  119. {
  120. }
  121. const char *get_system_type(void)
  122. {
  123. return "Generic BMIPS kernel";
  124. }
  125. void __init plat_time_init(void)
  126. {
  127. struct device_node *np;
  128. u32 freq;
  129. np = of_find_node_by_name(NULL, "cpus");
  130. if (!np)
  131. panic("missing 'cpus' DT node");
  132. if (of_property_read_u32(np, "mips-hpt-frequency", &freq) < 0)
  133. panic("missing 'mips-hpt-frequency' property");
  134. of_node_put(np);
  135. mips_hpt_frequency = freq;
  136. }
  137. extern const char __appended_dtb;
  138. void __init plat_mem_setup(void)
  139. {
  140. void *dtb;
  141. const struct bmips_quirk *q;
  142. set_io_port_base(0);
  143. ioport_resource.start = 0;
  144. ioport_resource.end = ~0;
  145. #ifdef CONFIG_MIPS_ELF_APPENDED_DTB
  146. if (!fdt_check_header(&__appended_dtb))
  147. dtb = (void *)&__appended_dtb;
  148. else
  149. #endif
  150. /* intended to somewhat resemble ARM; see Documentation/arm/Booting */
  151. if (fw_arg0 == 0 && fw_arg1 == 0xffffffff)
  152. dtb = phys_to_virt(fw_arg2);
  153. else if (fw_passed_dtb) /* UHI interface */
  154. dtb = (void *)fw_passed_dtb;
  155. else if (__dtb_start != __dtb_end)
  156. dtb = (void *)__dtb_start;
  157. else
  158. panic("no dtb found");
  159. __dt_setup_arch(dtb);
  160. for (q = bmips_quirk_list; q->quirk_fn; q++) {
  161. if (of_flat_dt_is_compatible(of_get_flat_dt_root(),
  162. q->compatible)) {
  163. q->quirk_fn();
  164. }
  165. }
  166. }
  167. void __init device_tree_init(void)
  168. {
  169. struct device_node *np;
  170. unflatten_and_copy_device_tree();
  171. /* Disable SMP boot unless both CPUs are listed in DT and !disabled */
  172. np = of_find_node_by_name(NULL, "cpus");
  173. if (np && of_get_available_child_count(np) <= 1)
  174. bmips_smp_enabled = 0;
  175. of_node_put(np);
  176. }
  177. int __init plat_of_setup(void)
  178. {
  179. return __dt_register_buses("simple-bus", NULL);
  180. }
  181. arch_initcall(plat_of_setup);
  182. static int __init plat_dev_init(void)
  183. {
  184. of_clk_init(NULL);
  185. return 0;
  186. }
  187. device_initcall(plat_dev_init);