ioc3.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Copyright (C) 2005 Silicon Graphics, Inc.
  3. */
  4. #ifndef IA64_SN_IOC3_H
  5. #define IA64_SN_IOC3_H
  6. /* serial port register map */
  7. struct ioc3_serialregs {
  8. uint32_t sscr;
  9. uint32_t stpir;
  10. uint32_t stcir;
  11. uint32_t srpir;
  12. uint32_t srcir;
  13. uint32_t srtr;
  14. uint32_t shadow;
  15. };
  16. /* SUPERIO uart register map */
  17. struct ioc3_uartregs {
  18. char iu_lcr;
  19. union {
  20. char iir; /* read only */
  21. char fcr; /* write only */
  22. } u3;
  23. union {
  24. char ier; /* DLAB == 0 */
  25. char dlm; /* DLAB == 1 */
  26. } u2;
  27. union {
  28. char rbr; /* read only, DLAB == 0 */
  29. char thr; /* write only, DLAB == 0 */
  30. char dll; /* DLAB == 1 */
  31. } u1;
  32. char iu_scr;
  33. char iu_msr;
  34. char iu_lsr;
  35. char iu_mcr;
  36. };
  37. #define iu_rbr u1.rbr
  38. #define iu_thr u1.thr
  39. #define iu_dll u1.dll
  40. #define iu_ier u2.ier
  41. #define iu_dlm u2.dlm
  42. #define iu_iir u3.iir
  43. #define iu_fcr u3.fcr
  44. struct ioc3_sioregs {
  45. char fill[0x170];
  46. struct ioc3_uartregs uartb;
  47. struct ioc3_uartregs uarta;
  48. };
  49. /* PCI IO/mem space register map */
  50. struct ioc3 {
  51. uint32_t pci_id;
  52. uint32_t pci_scr;
  53. uint32_t pci_rev;
  54. uint32_t pci_lat;
  55. uint32_t pci_addr;
  56. uint32_t pci_err_addr_l;
  57. uint32_t pci_err_addr_h;
  58. uint32_t sio_ir;
  59. /* these registers are read-only for general kernel code. To
  60. * modify them use the functions in ioc3.c
  61. */
  62. uint32_t sio_ies;
  63. uint32_t sio_iec;
  64. uint32_t sio_cr;
  65. uint32_t int_out;
  66. uint32_t mcr;
  67. uint32_t gpcr_s;
  68. uint32_t gpcr_c;
  69. uint32_t gpdr;
  70. uint32_t gppr[9];
  71. char fill[0x4c];
  72. /* serial port registers */
  73. uint32_t sbbr_h;
  74. uint32_t sbbr_l;
  75. struct ioc3_serialregs port_a;
  76. struct ioc3_serialregs port_b;
  77. char fill1[0x1ff10];
  78. /* superio registers */
  79. struct ioc3_sioregs sregs;
  80. };
  81. /* These don't exist on the ioc3 serial card... */
  82. #define eier fill1[8]
  83. #define eisr fill1[4]
  84. #define PCI_LAT 0xc /* Latency Timer */
  85. #define PCI_SCR_DROP_MODE_EN 0x00008000 /* drop pios on parity err */
  86. #define UARTA_BASE 0x178
  87. #define UARTB_BASE 0x170
  88. /* bitmasks for serial RX status byte */
  89. #define RXSB_OVERRUN 0x01 /* char(s) lost */
  90. #define RXSB_PAR_ERR 0x02 /* parity error */
  91. #define RXSB_FRAME_ERR 0x04 /* framing error */
  92. #define RXSB_BREAK 0x08 /* break character */
  93. #define RXSB_CTS 0x10 /* state of CTS */
  94. #define RXSB_DCD 0x20 /* state of DCD */
  95. #define RXSB_MODEM_VALID 0x40 /* DCD, CTS and OVERRUN are valid */
  96. #define RXSB_DATA_VALID 0x80 /* FRAME_ERR PAR_ERR & BREAK valid */
  97. /* bitmasks for serial TX control byte */
  98. #define TXCB_INT_WHEN_DONE 0x20 /* interrupt after this byte is sent */
  99. #define TXCB_INVALID 0x00 /* byte is invalid */
  100. #define TXCB_VALID 0x40 /* byte is valid */
  101. #define TXCB_MCR 0x80 /* data<7:0> to modem cntrl register */
  102. #define TXCB_DELAY 0xc0 /* delay data<7:0> mSec */
  103. /* bitmasks for SBBR_L */
  104. #define SBBR_L_SIZE 0x00000001 /* 0 1KB rings, 1 4KB rings */
  105. /* bitmasks for SSCR_<A:B> */
  106. #define SSCR_RX_THRESHOLD 0x000001ff /* hiwater mark */
  107. #define SSCR_TX_TIMER_BUSY 0x00010000 /* TX timer in progress */
  108. #define SSCR_HFC_EN 0x00020000 /* h/w flow cntrl enabled */
  109. #define SSCR_RX_RING_DCD 0x00040000 /* postRX record on delta-DCD */
  110. #define SSCR_RX_RING_CTS 0x00080000 /* postRX record on delta-CTS */
  111. #define SSCR_HIGH_SPD 0x00100000 /* 4X speed */
  112. #define SSCR_DIAG 0x00200000 /* bypass clock divider */
  113. #define SSCR_RX_DRAIN 0x08000000 /* drain RX buffer to memory */
  114. #define SSCR_DMA_EN 0x10000000 /* enable ring buffer DMA */
  115. #define SSCR_DMA_PAUSE 0x20000000 /* pause DMA */
  116. #define SSCR_PAUSE_STATE 0x40000000 /* set when PAUSE takes effect*/
  117. #define SSCR_RESET 0x80000000 /* reset DMA channels */
  118. /* all producer/consumer pointers are the same bitfield */
  119. #define PROD_CONS_PTR_4K 0x00000ff8 /* for 4K buffers */
  120. #define PROD_CONS_PTR_1K 0x000003f8 /* for 1K buffers */
  121. #define PROD_CONS_PTR_OFF 3
  122. /* bitmasks for SRCIR_<A:B> */
  123. #define SRCIR_ARM 0x80000000 /* arm RX timer */
  124. /* bitmasks for SHADOW_<A:B> */
  125. #define SHADOW_DR 0x00000001 /* data ready */
  126. #define SHADOW_OE 0x00000002 /* overrun error */
  127. #define SHADOW_PE 0x00000004 /* parity error */
  128. #define SHADOW_FE 0x00000008 /* framing error */
  129. #define SHADOW_BI 0x00000010 /* break interrupt */
  130. #define SHADOW_THRE 0x00000020 /* transmit holding reg empty */
  131. #define SHADOW_TEMT 0x00000040 /* transmit shift reg empty */
  132. #define SHADOW_RFCE 0x00000080 /* char in RX fifo has error */
  133. #define SHADOW_DCTS 0x00010000 /* delta clear to send */
  134. #define SHADOW_DDCD 0x00080000 /* delta data carrier detect */
  135. #define SHADOW_CTS 0x00100000 /* clear to send */
  136. #define SHADOW_DCD 0x00800000 /* data carrier detect */
  137. #define SHADOW_DTR 0x01000000 /* data terminal ready */
  138. #define SHADOW_RTS 0x02000000 /* request to send */
  139. #define SHADOW_OUT1 0x04000000 /* 16550 OUT1 bit */
  140. #define SHADOW_OUT2 0x08000000 /* 16550 OUT2 bit */
  141. #define SHADOW_LOOP 0x10000000 /* loopback enabled */
  142. /* bitmasks for SRTR_<A:B> */
  143. #define SRTR_CNT 0x00000fff /* reload value for RX timer */
  144. #define SRTR_CNT_VAL 0x0fff0000 /* current value of RX timer */
  145. #define SRTR_CNT_VAL_SHIFT 16
  146. #define SRTR_HZ 16000 /* SRTR clock frequency */
  147. /* bitmasks for SIO_IR, SIO_IEC and SIO_IES */
  148. #define SIO_IR_SA_TX_MT 0x00000001 /* Serial port A TX empty */
  149. #define SIO_IR_SA_RX_FULL 0x00000002 /* port A RX buf full */
  150. #define SIO_IR_SA_RX_HIGH 0x00000004 /* port A RX hiwat */
  151. #define SIO_IR_SA_RX_TIMER 0x00000008 /* port A RX timeout */
  152. #define SIO_IR_SA_DELTA_DCD 0x00000010 /* port A delta DCD */
  153. #define SIO_IR_SA_DELTA_CTS 0x00000020 /* port A delta CTS */
  154. #define SIO_IR_SA_INT 0x00000040 /* port A pass-thru intr */
  155. #define SIO_IR_SA_TX_EXPLICIT 0x00000080 /* port A explicit TX thru */
  156. #define SIO_IR_SA_MEMERR 0x00000100 /* port A PCI error */
  157. #define SIO_IR_SB_TX_MT 0x00000200
  158. #define SIO_IR_SB_RX_FULL 0x00000400
  159. #define SIO_IR_SB_RX_HIGH 0x00000800
  160. #define SIO_IR_SB_RX_TIMER 0x00001000
  161. #define SIO_IR_SB_DELTA_DCD 0x00002000
  162. #define SIO_IR_SB_DELTA_CTS 0x00004000
  163. #define SIO_IR_SB_INT 0x00008000
  164. #define SIO_IR_SB_TX_EXPLICIT 0x00010000
  165. #define SIO_IR_SB_MEMERR 0x00020000
  166. #define SIO_IR_PP_INT 0x00040000 /* P port pass-thru intr */
  167. #define SIO_IR_PP_INTA 0x00080000 /* PP context A thru */
  168. #define SIO_IR_PP_INTB 0x00100000 /* PP context B thru */
  169. #define SIO_IR_PP_MEMERR 0x00200000 /* PP PCI error */
  170. #define SIO_IR_KBD_INT 0x00400000 /* kbd/mouse intr */
  171. #define SIO_IR_RT_INT 0x08000000 /* RT output pulse */
  172. #define SIO_IR_GEN_INT1 0x10000000 /* RT input pulse */
  173. #define SIO_IR_GEN_INT_SHIFT 28
  174. /* per device interrupt masks */
  175. #define SIO_IR_SA (SIO_IR_SA_TX_MT | \
  176. SIO_IR_SA_RX_FULL | \
  177. SIO_IR_SA_RX_HIGH | \
  178. SIO_IR_SA_RX_TIMER | \
  179. SIO_IR_SA_DELTA_DCD | \
  180. SIO_IR_SA_DELTA_CTS | \
  181. SIO_IR_SA_INT | \
  182. SIO_IR_SA_TX_EXPLICIT | \
  183. SIO_IR_SA_MEMERR)
  184. #define SIO_IR_SB (SIO_IR_SB_TX_MT | \
  185. SIO_IR_SB_RX_FULL | \
  186. SIO_IR_SB_RX_HIGH | \
  187. SIO_IR_SB_RX_TIMER | \
  188. SIO_IR_SB_DELTA_DCD | \
  189. SIO_IR_SB_DELTA_CTS | \
  190. SIO_IR_SB_INT | \
  191. SIO_IR_SB_TX_EXPLICIT | \
  192. SIO_IR_SB_MEMERR)
  193. #define SIO_IR_PP (SIO_IR_PP_INT | SIO_IR_PP_INTA | \
  194. SIO_IR_PP_INTB | SIO_IR_PP_MEMERR)
  195. #define SIO_IR_RT (SIO_IR_RT_INT | SIO_IR_GEN_INT1)
  196. /* bitmasks for SIO_CR */
  197. #define SIO_CR_CMD_PULSE_SHIFT 15
  198. #define SIO_CR_SER_A_BASE_SHIFT 1
  199. #define SIO_CR_SER_B_BASE_SHIFT 8
  200. #define SIO_CR_ARB_DIAG 0x00380000 /* cur !enet PCI requet (ro) */
  201. #define SIO_CR_ARB_DIAG_TXA 0x00000000
  202. #define SIO_CR_ARB_DIAG_RXA 0x00080000
  203. #define SIO_CR_ARB_DIAG_TXB 0x00100000
  204. #define SIO_CR_ARB_DIAG_RXB 0x00180000
  205. #define SIO_CR_ARB_DIAG_PP 0x00200000
  206. #define SIO_CR_ARB_DIAG_IDLE 0x00400000 /* 0 -> active request (ro) */
  207. /* defs for some of the generic I/O pins */
  208. #define GPCR_PHY_RESET 0x20 /* pin is output to PHY reset */
  209. #define GPCR_UARTB_MODESEL 0x40 /* pin is output to port B mode sel */
  210. #define GPCR_UARTA_MODESEL 0x80 /* pin is output to port A mode sel */
  211. #define GPPR_PHY_RESET_PIN 5 /* GIO pin controlling phy reset */
  212. #define GPPR_UARTB_MODESEL_PIN 6 /* GIO pin cntrling uartb modeselect */
  213. #define GPPR_UARTA_MODESEL_PIN 7 /* GIO pin cntrling uarta modeselect */
  214. #endif /* IA64_SN_IOC3_H */