reg_map.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. #ifndef __reg_map_h
  2. #define __reg_map_h
  3. /*
  4. * This file is autogenerated from
  5. * file: reg.rmap
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -base 0xb0000000 -map marb_bar.r marb_foo.r ccd_top.r ccd_stat.r ccd_tg.r ccd_dp.r ccd.r iop_sap_in.r iop_sap_out.r iop_sw_cfg.r iop_sw_cpu.r iop_sw_mpu.r iop_sw_spu.r iop_version.r iop_crc_par.r iop_dmc_in.r iop_dmc_out.r iop_fifo_in_extra.r iop_fifo_in.r iop_fifo_out_extra.r iop_fifo_out.r iop_mc.r iop_mpu.r iop_scrc_in.r iop_scrc_out.r iop_spu.r iop_timer_grp.r iop_trigger_grp.r iop.r -outfile reg_map.h reg.rmap
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. typedef enum {
  13. regi_ccd = 0xb0000000,
  14. regi_ccd_top = 0xb0000000,
  15. regi_ccd_dp = 0xb0000400,
  16. regi_ccd_stat = 0xb0000800,
  17. regi_ccd_tg = 0xb0001000,
  18. regi_cfg = 0xb0002000,
  19. regi_clkgen = 0xb0004000,
  20. regi_ddr2_ctrl = 0xb0006000,
  21. regi_dma0 = 0xb0008000,
  22. regi_dma1 = 0xb000a000,
  23. regi_dma11 = 0xb000c000,
  24. regi_dma2 = 0xb000e000,
  25. regi_dma3 = 0xb0010000,
  26. regi_dma4 = 0xb0012000,
  27. regi_dma5 = 0xb0014000,
  28. regi_dma6 = 0xb0016000,
  29. regi_dma7 = 0xb0018000,
  30. regi_dma9 = 0xb001a000,
  31. regi_eth = 0xb001c000,
  32. regi_gio = 0xb0020000,
  33. regi_h264 = 0xb0022000,
  34. regi_hist = 0xb0026000,
  35. regi_iop = 0xb0028000,
  36. regi_iop_version = 0xb0028000,
  37. regi_iop_fifo_in_extra = 0xb0028040,
  38. regi_iop_fifo_out_extra = 0xb0028080,
  39. regi_iop_trigger_grp0 = 0xb00280c0,
  40. regi_iop_trigger_grp1 = 0xb0028100,
  41. regi_iop_trigger_grp2 = 0xb0028140,
  42. regi_iop_trigger_grp3 = 0xb0028180,
  43. regi_iop_trigger_grp4 = 0xb00281c0,
  44. regi_iop_trigger_grp5 = 0xb0028200,
  45. regi_iop_trigger_grp6 = 0xb0028240,
  46. regi_iop_trigger_grp7 = 0xb0028280,
  47. regi_iop_crc_par = 0xb0028300,
  48. regi_iop_dmc_in = 0xb0028380,
  49. regi_iop_dmc_out = 0xb0028400,
  50. regi_iop_fifo_in = 0xb0028480,
  51. regi_iop_fifo_out = 0xb0028500,
  52. regi_iop_scrc_in = 0xb0028580,
  53. regi_iop_scrc_out = 0xb0028600,
  54. regi_iop_timer_grp0 = 0xb0028680,
  55. regi_iop_timer_grp1 = 0xb0028700,
  56. regi_iop_sap_in = 0xb0028800,
  57. regi_iop_sap_out = 0xb0028900,
  58. regi_iop_spu = 0xb0028a00,
  59. regi_iop_sw_cfg = 0xb0028b00,
  60. regi_iop_sw_cpu = 0xb0028c00,
  61. regi_iop_sw_mpu = 0xb0028d00,
  62. regi_iop_sw_spu = 0xb0028e00,
  63. regi_iop_mpu = 0xb0029000,
  64. regi_irq = 0xb002a000,
  65. regi_irq2 = 0xb006a000,
  66. regi_jpeg = 0xb002c000,
  67. regi_l2cache = 0xb0030000,
  68. regi_marb_bar = 0xb0032000,
  69. regi_marb_bar_bp0 = 0xb0032140,
  70. regi_marb_bar_bp1 = 0xb0032180,
  71. regi_marb_bar_bp2 = 0xb00321c0,
  72. regi_marb_bar_bp3 = 0xb0032200,
  73. regi_marb_foo = 0xb0034000,
  74. regi_marb_foo_bp0 = 0xb0034280,
  75. regi_marb_foo_bp1 = 0xb00342c0,
  76. regi_marb_foo_bp2 = 0xb0034300,
  77. regi_marb_foo_bp3 = 0xb0034340,
  78. regi_pinmux = 0xb0038000,
  79. regi_pio = 0xb0036000,
  80. regi_sclr = 0xb003a000,
  81. regi_sclr_fifo = 0xb003c000,
  82. regi_ser0 = 0xb003e000,
  83. regi_ser1 = 0xb0040000,
  84. regi_ser2 = 0xb0042000,
  85. regi_ser3 = 0xb0044000,
  86. regi_ser4 = 0xb0046000,
  87. regi_sser = 0xb0048000,
  88. regi_strcop = 0xb004a000,
  89. regi_strdma0 = 0xb004e000,
  90. regi_strdma1 = 0xb0050000,
  91. regi_strdma2 = 0xb0052000,
  92. regi_strdma3 = 0xb0054000,
  93. regi_strdma5 = 0xb0056000,
  94. regi_strmux = 0xb004c000,
  95. regi_timer0 = 0xb0058000,
  96. regi_timer1 = 0xb005a000,
  97. regi_timer2 = 0xb006e000,
  98. regi_trace = 0xb005c000,
  99. regi_vin = 0xb005e000,
  100. regi_vout = 0xb0060000
  101. } reg_scope_instances;
  102. #endif /* __reg_map_h */