board-neuros-osd2.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * Neuros Technologies OSD2 board support
  3. *
  4. * Modified from original 644X-EVM board support.
  5. * 2008 (c) Neuros Technology, LLC.
  6. * 2009 (c) Jorge Luis Zapata Muga <jorgeluis.zapata@gmail.com>
  7. * 2009 (c) Andrey A. Porodko <Andrey.Porodko@gmail.com>
  8. *
  9. * The Neuros OSD 2.0 is the hardware component of the Neuros Open
  10. * Internet Television Platform. Hardware is very close to TI
  11. * DM644X-EVM board. It has:
  12. * DM6446M02 module with 256MB NAND, 256MB RAM, TLV320AIC32 AIC,
  13. * USB, Ethernet, SD/MMC, UART, THS8200, TVP7000 for video.
  14. * Additionally realtime clock, IR remote control receiver,
  15. * IR Blaster based on MSP430 (firmware although is different
  16. * from used in DM644X-EVM), internal ATA-6 3.5” HDD drive
  17. * with PATA interface, two muxed red-green leds.
  18. *
  19. * For more information please refer to
  20. * http://wiki.neurostechnology.com/index.php/OSD_2.0_HD
  21. *
  22. * This file is licensed under the terms of the GNU General Public
  23. * License version 2. This program is licensed "as is" without any
  24. * warranty of any kind, whether express or implied.
  25. */
  26. #include <linux/platform_device.h>
  27. #include <linux/gpio.h>
  28. #include <linux/mtd/partitions.h>
  29. #include <linux/platform_data/gpio-davinci.h>
  30. #include <linux/platform_data/i2c-davinci.h>
  31. #include <linux/platform_data/mmc-davinci.h>
  32. #include <linux/platform_data/mtd-davinci.h>
  33. #include <linux/platform_data/usb-davinci.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. #include <mach/common.h>
  37. #include <mach/serial.h>
  38. #include <mach/mux.h>
  39. #include "davinci.h"
  40. #define NEUROS_OSD2_PHY_ID "davinci_mdio-0:01"
  41. #define LXT971_PHY_ID 0x001378e2
  42. #define LXT971_PHY_MASK 0xfffffff0
  43. #define NTOSD2_AUDIOSOC_I2C_ADDR 0x18
  44. #define NTOSD2_MSP430_I2C_ADDR 0x59
  45. #define NTOSD2_MSP430_IRQ 2
  46. /* Neuros OSD2 has a Samsung 256 MByte NAND flash (Dev ID of 0xAA,
  47. * 2048 blocks in the device, 64 pages per block, 2048 bytes per
  48. * page.
  49. */
  50. #define NAND_BLOCK_SIZE SZ_128K
  51. static struct mtd_partition davinci_ntosd2_nandflash_partition[] = {
  52. {
  53. /* UBL (a few copies) plus U-Boot */
  54. .name = "bootloader",
  55. .offset = 0,
  56. .size = 15 * NAND_BLOCK_SIZE,
  57. .mask_flags = MTD_WRITEABLE, /* force read-only */
  58. }, {
  59. /* U-Boot environment */
  60. .name = "params",
  61. .offset = MTDPART_OFS_APPEND,
  62. .size = 1 * NAND_BLOCK_SIZE,
  63. .mask_flags = 0,
  64. }, {
  65. /* Kernel */
  66. .name = "kernel",
  67. .offset = MTDPART_OFS_APPEND,
  68. .size = SZ_4M,
  69. .mask_flags = 0,
  70. }, {
  71. /* File System */
  72. .name = "filesystem",
  73. .offset = MTDPART_OFS_APPEND,
  74. .size = MTDPART_SIZ_FULL,
  75. .mask_flags = 0,
  76. }
  77. /* A few blocks at end hold a flash Bad Block Table. */
  78. };
  79. static struct davinci_nand_pdata davinci_ntosd2_nandflash_data = {
  80. .parts = davinci_ntosd2_nandflash_partition,
  81. .nr_parts = ARRAY_SIZE(davinci_ntosd2_nandflash_partition),
  82. .ecc_mode = NAND_ECC_HW,
  83. .ecc_bits = 1,
  84. .bbt_options = NAND_BBT_USE_FLASH,
  85. };
  86. static struct resource davinci_ntosd2_nandflash_resource[] = {
  87. {
  88. .start = DM644X_ASYNC_EMIF_DATA_CE0_BASE,
  89. .end = DM644X_ASYNC_EMIF_DATA_CE0_BASE + SZ_16M - 1,
  90. .flags = IORESOURCE_MEM,
  91. }, {
  92. .start = DM644X_ASYNC_EMIF_CONTROL_BASE,
  93. .end = DM644X_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  94. .flags = IORESOURCE_MEM,
  95. },
  96. };
  97. static struct platform_device davinci_ntosd2_nandflash_device = {
  98. .name = "davinci_nand",
  99. .id = 0,
  100. .dev = {
  101. .platform_data = &davinci_ntosd2_nandflash_data,
  102. },
  103. .num_resources = ARRAY_SIZE(davinci_ntosd2_nandflash_resource),
  104. .resource = davinci_ntosd2_nandflash_resource,
  105. };
  106. static u64 davinci_fb_dma_mask = DMA_BIT_MASK(32);
  107. static struct platform_device davinci_fb_device = {
  108. .name = "davincifb",
  109. .id = -1,
  110. .dev = {
  111. .dma_mask = &davinci_fb_dma_mask,
  112. .coherent_dma_mask = DMA_BIT_MASK(32),
  113. },
  114. .num_resources = 0,
  115. };
  116. static struct gpio_led ntosd2_leds[] = {
  117. { .name = "led1_green", .gpio = GPIO(10), },
  118. { .name = "led1_red", .gpio = GPIO(11), },
  119. { .name = "led2_green", .gpio = GPIO(12), },
  120. { .name = "led2_red", .gpio = GPIO(13), },
  121. };
  122. static struct gpio_led_platform_data ntosd2_leds_data = {
  123. .num_leds = ARRAY_SIZE(ntosd2_leds),
  124. .leds = ntosd2_leds,
  125. };
  126. static struct platform_device ntosd2_leds_dev = {
  127. .name = "leds-gpio",
  128. .id = -1,
  129. .dev = {
  130. .platform_data = &ntosd2_leds_data,
  131. },
  132. };
  133. static struct platform_device *davinci_ntosd2_devices[] __initdata = {
  134. &davinci_fb_device,
  135. &ntosd2_leds_dev,
  136. };
  137. static void __init davinci_ntosd2_map_io(void)
  138. {
  139. dm644x_init();
  140. }
  141. static struct davinci_mmc_config davinci_ntosd2_mmc_config = {
  142. .wires = 4,
  143. };
  144. #define HAS_ATA IS_ENABLED(CONFIG_BLK_DEV_PALMCHIP_BK3710)
  145. #define HAS_NAND IS_ENABLED(CONFIG_MTD_NAND_DAVINCI)
  146. static __init void davinci_ntosd2_init(void)
  147. {
  148. int ret;
  149. struct clk *aemif_clk;
  150. struct davinci_soc_info *soc_info = &davinci_soc_info;
  151. ret = dm644x_gpio_register();
  152. if (ret)
  153. pr_warn("%s: GPIO init failed: %d\n", __func__, ret);
  154. aemif_clk = clk_get(NULL, "aemif");
  155. clk_prepare_enable(aemif_clk);
  156. if (HAS_ATA) {
  157. if (HAS_NAND)
  158. pr_warn("WARNING: both IDE and Flash are enabled, but they share AEMIF pins\n"
  159. "\tDisable IDE for NAND/NOR support\n");
  160. davinci_init_ide();
  161. } else if (HAS_NAND) {
  162. davinci_cfg_reg(DM644X_HPIEN_DISABLE);
  163. davinci_cfg_reg(DM644X_ATAEN_DISABLE);
  164. /* only one device will be jumpered and detected */
  165. if (HAS_NAND)
  166. platform_device_register(
  167. &davinci_ntosd2_nandflash_device);
  168. }
  169. platform_add_devices(davinci_ntosd2_devices,
  170. ARRAY_SIZE(davinci_ntosd2_devices));
  171. davinci_serial_init(dm644x_serial_device);
  172. dm644x_init_asp();
  173. soc_info->emac_pdata->phy_id = NEUROS_OSD2_PHY_ID;
  174. davinci_setup_usb(1000, 8);
  175. /*
  176. * Mux the pins to be GPIOs, VLYNQEN is already done at startup.
  177. * The AEAWx are five new AEAW pins that can be muxed by separately.
  178. * They are a bitmask for GPIO management. According TI
  179. * documentation (http://www.ti.com/lit/gpn/tms320dm6446) to employ
  180. * gpio(10,11,12,13) for leds any combination of bits works except
  181. * four last. So we are to reset all five.
  182. */
  183. davinci_cfg_reg(DM644X_AEAW0);
  184. davinci_cfg_reg(DM644X_AEAW1);
  185. davinci_cfg_reg(DM644X_AEAW2);
  186. davinci_cfg_reg(DM644X_AEAW3);
  187. davinci_cfg_reg(DM644X_AEAW4);
  188. davinci_setup_mmc(0, &davinci_ntosd2_mmc_config);
  189. }
  190. MACHINE_START(NEUROS_OSD2, "Neuros OSD2")
  191. /* Maintainer: Neuros Technologies <neuros@groups.google.com> */
  192. .atag_offset = 0x100,
  193. .map_io = davinci_ntosd2_map_io,
  194. .init_irq = davinci_irq_init,
  195. .init_time = davinci_timer_init,
  196. .init_machine = davinci_ntosd2_init,
  197. .init_late = davinci_init_late,
  198. .dma_zone_size = SZ_128M,
  199. .restart = davinci_restart,
  200. MACHINE_END