head.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/cp15.h>
  18. #include <asm/domain.h>
  19. #include <asm/ptrace.h>
  20. #include <asm/asm-offsets.h>
  21. #include <asm/memory.h>
  22. #include <asm/thread_info.h>
  23. #include <asm/pgtable.h>
  24. #if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
  25. #include CONFIG_DEBUG_LL_INCLUDE
  26. #endif
  27. /*
  28. * swapper_pg_dir is the virtual address of the initial page table.
  29. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  30. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  31. * the least significant 16 bits to be 0x8000, but we could probably
  32. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  33. */
  34. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  35. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  36. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  37. #endif
  38. #ifdef CONFIG_ARM_LPAE
  39. /* LPAE requires an additional page for the PGD */
  40. #define PG_DIR_SIZE 0x5000
  41. #define PMD_ORDER 3
  42. #else
  43. #define PG_DIR_SIZE 0x4000
  44. #define PMD_ORDER 2
  45. #endif
  46. .globl swapper_pg_dir
  47. .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
  48. .macro pgtbl, rd, phys
  49. add \rd, \phys, #TEXT_OFFSET
  50. sub \rd, \rd, #PG_DIR_SIZE
  51. .endm
  52. /*
  53. * Kernel startup entry point.
  54. * ---------------------------
  55. *
  56. * This is normally called from the decompressor code. The requirements
  57. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  58. * r1 = machine nr, r2 = atags or dtb pointer.
  59. *
  60. * This code is mostly position independent, so if you link the kernel at
  61. * 0xc0008000, you call this at __pa(0xc0008000).
  62. *
  63. * See linux/arch/arm/tools/mach-types for the complete list of machine
  64. * numbers for r1.
  65. *
  66. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  67. * crap here - that's what the boot loader (or in extreme, well justified
  68. * circumstances, zImage) is for.
  69. */
  70. .arm
  71. __HEAD
  72. ENTRY(stext)
  73. ARM_BE8(setend be ) @ ensure we are in BE8 mode
  74. THUMB( badr r9, 1f ) @ Kernel is always entered in ARM.
  75. THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
  76. THUMB( .thumb ) @ switch to Thumb now.
  77. THUMB(1: )
  78. #ifdef CONFIG_ARM_VIRT_EXT
  79. bl __hyp_stub_install
  80. #endif
  81. @ ensure svc mode and all interrupts masked
  82. safe_svcmode_maskall r9
  83. mrc p15, 0, r9, c0, c0 @ get processor id
  84. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  85. movs r10, r5 @ invalid processor (r5=0)?
  86. THUMB( it eq ) @ force fixup-able long branch encoding
  87. beq __error_p @ yes, error 'p'
  88. #ifdef CONFIG_ARM_LPAE
  89. mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0
  90. and r3, r3, #0xf @ extract VMSA support
  91. cmp r3, #5 @ long-descriptor translation table format?
  92. THUMB( it lo ) @ force fixup-able long branch encoding
  93. blo __error_lpae @ only classic page table format
  94. #endif
  95. #ifndef CONFIG_XIP_KERNEL
  96. adr r3, 2f
  97. ldmia r3, {r4, r8}
  98. sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
  99. add r8, r8, r4 @ PHYS_OFFSET
  100. #else
  101. ldr r8, =PLAT_PHYS_OFFSET @ always constant in this case
  102. #endif
  103. /*
  104. * r1 = machine no, r2 = atags or dtb,
  105. * r8 = phys_offset, r9 = cpuid, r10 = procinfo
  106. */
  107. bl __vet_atags
  108. #ifdef CONFIG_SMP_ON_UP
  109. bl __fixup_smp
  110. #endif
  111. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
  112. bl __fixup_pv_table
  113. #endif
  114. bl __create_page_tables
  115. /*
  116. * The following calls CPU specific code in a position independent
  117. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  118. * xxx_proc_info structure selected by __lookup_processor_type
  119. * above.
  120. *
  121. * The processor init function will be called with:
  122. * r1 - machine type
  123. * r2 - boot data (atags/dt) pointer
  124. * r4 - translation table base (low word)
  125. * r5 - translation table base (high word, if LPAE)
  126. * r8 - translation table base 1 (pfn if LPAE)
  127. * r9 - cpuid
  128. * r13 - virtual address for __enable_mmu -> __turn_mmu_on
  129. *
  130. * On return, the CPU will be ready for the MMU to be turned on,
  131. * r0 will hold the CPU control register value, r1, r2, r4, and
  132. * r9 will be preserved. r5 will also be preserved if LPAE.
  133. */
  134. ldr r13, =__mmap_switched @ address to jump to after
  135. @ mmu has been enabled
  136. badr lr, 1f @ return (PIC) address
  137. #ifdef CONFIG_ARM_LPAE
  138. mov r5, #0 @ high TTBR0
  139. mov r8, r4, lsr #12 @ TTBR1 is swapper_pg_dir pfn
  140. #else
  141. mov r8, r4 @ set TTBR1 to swapper_pg_dir
  142. #endif
  143. ldr r12, [r10, #PROCINFO_INITFUNC]
  144. add r12, r12, r10
  145. ret r12
  146. 1: b __enable_mmu
  147. ENDPROC(stext)
  148. .ltorg
  149. #ifndef CONFIG_XIP_KERNEL
  150. 2: .long .
  151. .long PAGE_OFFSET
  152. #endif
  153. /*
  154. * Setup the initial page tables. We only setup the barest
  155. * amount which are required to get the kernel running, which
  156. * generally means mapping in the kernel code.
  157. *
  158. * r8 = phys_offset, r9 = cpuid, r10 = procinfo
  159. *
  160. * Returns:
  161. * r0, r3, r5-r7 corrupted
  162. * r4 = physical page table address
  163. */
  164. __create_page_tables:
  165. pgtbl r4, r8 @ page table address
  166. /*
  167. * Clear the swapper page table
  168. */
  169. mov r0, r4
  170. mov r3, #0
  171. add r6, r0, #PG_DIR_SIZE
  172. 1: str r3, [r0], #4
  173. str r3, [r0], #4
  174. str r3, [r0], #4
  175. str r3, [r0], #4
  176. teq r0, r6
  177. bne 1b
  178. #ifdef CONFIG_ARM_LPAE
  179. /*
  180. * Build the PGD table (first level) to point to the PMD table. A PGD
  181. * entry is 64-bit wide.
  182. */
  183. mov r0, r4
  184. add r3, r4, #0x1000 @ first PMD table address
  185. orr r3, r3, #3 @ PGD block type
  186. mov r6, #4 @ PTRS_PER_PGD
  187. mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER
  188. 1:
  189. #ifdef CONFIG_CPU_ENDIAN_BE8
  190. str r7, [r0], #4 @ set top PGD entry bits
  191. str r3, [r0], #4 @ set bottom PGD entry bits
  192. #else
  193. str r3, [r0], #4 @ set bottom PGD entry bits
  194. str r7, [r0], #4 @ set top PGD entry bits
  195. #endif
  196. add r3, r3, #0x1000 @ next PMD table
  197. subs r6, r6, #1
  198. bne 1b
  199. add r4, r4, #0x1000 @ point to the PMD tables
  200. #ifdef CONFIG_CPU_ENDIAN_BE8
  201. add r4, r4, #4 @ we only write the bottom word
  202. #endif
  203. #endif
  204. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  205. /*
  206. * Create identity mapping to cater for __enable_mmu.
  207. * This identity mapping will be removed by paging_init().
  208. */
  209. adr r0, __turn_mmu_on_loc
  210. ldmia r0, {r3, r5, r6}
  211. sub r0, r0, r3 @ virt->phys offset
  212. add r5, r5, r0 @ phys __turn_mmu_on
  213. add r6, r6, r0 @ phys __turn_mmu_on_end
  214. mov r5, r5, lsr #SECTION_SHIFT
  215. mov r6, r6, lsr #SECTION_SHIFT
  216. 1: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
  217. str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
  218. cmp r5, r6
  219. addlo r5, r5, #1 @ next section
  220. blo 1b
  221. /*
  222. * Map our RAM from the start to the end of the kernel .bss section.
  223. */
  224. add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER)
  225. ldr r6, =(_end - 1)
  226. orr r3, r8, r7
  227. add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
  228. 1: str r3, [r0], #1 << PMD_ORDER
  229. add r3, r3, #1 << SECTION_SHIFT
  230. cmp r0, r6
  231. bls 1b
  232. #ifdef CONFIG_XIP_KERNEL
  233. /*
  234. * Map the kernel image separately as it is not located in RAM.
  235. */
  236. #define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  237. mov r3, pc
  238. mov r3, r3, lsr #SECTION_SHIFT
  239. orr r3, r7, r3, lsl #SECTION_SHIFT
  240. add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
  241. str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
  242. ldr r6, =(_edata_loc - 1)
  243. add r0, r0, #1 << PMD_ORDER
  244. add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
  245. 1: cmp r0, r6
  246. add r3, r3, #1 << SECTION_SHIFT
  247. strls r3, [r0], #1 << PMD_ORDER
  248. bls 1b
  249. #endif
  250. /*
  251. * Then map boot params address in r2 if specified.
  252. * We map 2 sections in case the ATAGs/DTB crosses a section boundary.
  253. */
  254. mov r0, r2, lsr #SECTION_SHIFT
  255. movs r0, r0, lsl #SECTION_SHIFT
  256. subne r3, r0, r8
  257. addne r3, r3, #PAGE_OFFSET
  258. addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
  259. orrne r6, r7, r0
  260. strne r6, [r3], #1 << PMD_ORDER
  261. addne r6, r6, #1 << SECTION_SHIFT
  262. strne r6, [r3]
  263. #if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8)
  264. sub r4, r4, #4 @ Fixup page table pointer
  265. @ for 64-bit descriptors
  266. #endif
  267. #ifdef CONFIG_DEBUG_LL
  268. #if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
  269. /*
  270. * Map in IO space for serial debugging.
  271. * This allows debug messages to be output
  272. * via a serial console before paging_init.
  273. */
  274. addruart r7, r3, r0
  275. mov r3, r3, lsr #SECTION_SHIFT
  276. mov r3, r3, lsl #PMD_ORDER
  277. add r0, r4, r3
  278. mov r3, r7, lsr #SECTION_SHIFT
  279. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  280. orr r3, r7, r3, lsl #SECTION_SHIFT
  281. #ifdef CONFIG_ARM_LPAE
  282. mov r7, #1 << (54 - 32) @ XN
  283. #ifdef CONFIG_CPU_ENDIAN_BE8
  284. str r7, [r0], #4
  285. str r3, [r0], #4
  286. #else
  287. str r3, [r0], #4
  288. str r7, [r0], #4
  289. #endif
  290. #else
  291. orr r3, r3, #PMD_SECT_XN
  292. str r3, [r0], #4
  293. #endif
  294. #else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
  295. /* we don't need any serial debugging mappings */
  296. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  297. #endif
  298. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  299. /*
  300. * If we're using the NetWinder or CATS, we also need to map
  301. * in the 16550-type serial port for the debug messages
  302. */
  303. add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
  304. orr r3, r7, #0x7c000000
  305. str r3, [r0]
  306. #endif
  307. #ifdef CONFIG_ARCH_RPC
  308. /*
  309. * Map in screen at 0x02000000 & SCREEN2_BASE
  310. * Similar reasons here - for debug. This is
  311. * only for Acorn RiscPC architectures.
  312. */
  313. add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
  314. orr r3, r7, #0x02000000
  315. str r3, [r0]
  316. add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
  317. str r3, [r0]
  318. #endif
  319. #endif
  320. #ifdef CONFIG_ARM_LPAE
  321. sub r4, r4, #0x1000 @ point to the PGD table
  322. #endif
  323. ret lr
  324. ENDPROC(__create_page_tables)
  325. .ltorg
  326. .align
  327. __turn_mmu_on_loc:
  328. .long .
  329. .long __turn_mmu_on
  330. .long __turn_mmu_on_end
  331. #if defined(CONFIG_SMP)
  332. .text
  333. .arm
  334. ENTRY(secondary_startup_arm)
  335. THUMB( badr r9, 1f ) @ Kernel is entered in ARM.
  336. THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
  337. THUMB( .thumb ) @ switch to Thumb now.
  338. THUMB(1: )
  339. ENTRY(secondary_startup)
  340. /*
  341. * Common entry point for secondary CPUs.
  342. *
  343. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  344. * the processor type - there is no need to check the machine type
  345. * as it has already been validated by the primary processor.
  346. */
  347. ARM_BE8(setend be) @ ensure we are in BE8 mode
  348. #ifdef CONFIG_ARM_VIRT_EXT
  349. bl __hyp_stub_install_secondary
  350. #endif
  351. safe_svcmode_maskall r9
  352. mrc p15, 0, r9, c0, c0 @ get processor id
  353. bl __lookup_processor_type
  354. movs r10, r5 @ invalid processor?
  355. moveq r0, #'p' @ yes, error 'p'
  356. THUMB( it eq ) @ force fixup-able long branch encoding
  357. beq __error_p
  358. /*
  359. * Use the page tables supplied from __cpu_up.
  360. */
  361. adr r4, __secondary_data
  362. ldmia r4, {r5, r7, r12} @ address to jump to after
  363. sub lr, r4, r5 @ mmu has been enabled
  364. add r3, r7, lr
  365. ldrd r4, [r3, #0] @ get secondary_data.pgdir
  366. ARM_BE8(eor r4, r4, r5) @ Swap r5 and r4 in BE:
  367. ARM_BE8(eor r5, r4, r5) @ it can be done in 3 steps
  368. ARM_BE8(eor r4, r4, r5) @ without using a temp reg.
  369. ldr r8, [r3, #8] @ get secondary_data.swapper_pg_dir
  370. badr lr, __enable_mmu @ return address
  371. mov r13, r12 @ __secondary_switched address
  372. ldr r12, [r10, #PROCINFO_INITFUNC]
  373. add r12, r12, r10 @ initialise processor
  374. @ (return control reg)
  375. ret r12
  376. ENDPROC(secondary_startup)
  377. ENDPROC(secondary_startup_arm)
  378. /*
  379. * r6 = &secondary_data
  380. */
  381. ENTRY(__secondary_switched)
  382. ldr sp, [r7, #12] @ get secondary_data.stack
  383. mov fp, #0
  384. b secondary_start_kernel
  385. ENDPROC(__secondary_switched)
  386. .align
  387. .type __secondary_data, %object
  388. __secondary_data:
  389. .long .
  390. .long secondary_data
  391. .long __secondary_switched
  392. #endif /* defined(CONFIG_SMP) */
  393. /*
  394. * Setup common bits before finally enabling the MMU. Essentially
  395. * this is just loading the page table pointer and domain access
  396. * registers. All these registers need to be preserved by the
  397. * processor setup function (or set in the case of r0)
  398. *
  399. * r0 = cp#15 control register
  400. * r1 = machine ID
  401. * r2 = atags or dtb pointer
  402. * r4 = TTBR pointer (low word)
  403. * r5 = TTBR pointer (high word if LPAE)
  404. * r9 = processor ID
  405. * r13 = *virtual* address to jump to upon completion
  406. */
  407. __enable_mmu:
  408. #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
  409. orr r0, r0, #CR_A
  410. #else
  411. bic r0, r0, #CR_A
  412. #endif
  413. #ifdef CONFIG_CPU_DCACHE_DISABLE
  414. bic r0, r0, #CR_C
  415. #endif
  416. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  417. bic r0, r0, #CR_Z
  418. #endif
  419. #ifdef CONFIG_CPU_ICACHE_DISABLE
  420. bic r0, r0, #CR_I
  421. #endif
  422. #ifdef CONFIG_ARM_LPAE
  423. mcrr p15, 0, r4, r5, c2 @ load TTBR0
  424. #else
  425. mov r5, #DACR_INIT
  426. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  427. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  428. #endif
  429. b __turn_mmu_on
  430. ENDPROC(__enable_mmu)
  431. /*
  432. * Enable the MMU. This completely changes the structure of the visible
  433. * memory space. You will not be able to trace execution through this.
  434. * If you have an enquiry about this, *please* check the linux-arm-kernel
  435. * mailing list archives BEFORE sending another post to the list.
  436. *
  437. * r0 = cp#15 control register
  438. * r1 = machine ID
  439. * r2 = atags or dtb pointer
  440. * r9 = processor ID
  441. * r13 = *virtual* address to jump to upon completion
  442. *
  443. * other registers depend on the function called upon completion
  444. */
  445. .align 5
  446. .pushsection .idmap.text, "ax"
  447. ENTRY(__turn_mmu_on)
  448. mov r0, r0
  449. instr_sync
  450. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  451. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  452. instr_sync
  453. mov r3, r3
  454. mov r3, r13
  455. ret r3
  456. __turn_mmu_on_end:
  457. ENDPROC(__turn_mmu_on)
  458. .popsection
  459. #ifdef CONFIG_SMP_ON_UP
  460. __HEAD
  461. __fixup_smp:
  462. and r3, r9, #0x000f0000 @ architecture version
  463. teq r3, #0x000f0000 @ CPU ID supported?
  464. bne __fixup_smp_on_up @ no, assume UP
  465. bic r3, r9, #0x00ff0000
  466. bic r3, r3, #0x0000000f @ mask 0xff00fff0
  467. mov r4, #0x41000000
  468. orr r4, r4, #0x0000b000
  469. orr r4, r4, #0x00000020 @ val 0x4100b020
  470. teq r3, r4 @ ARM 11MPCore?
  471. reteq lr @ yes, assume SMP
  472. mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
  473. and r0, r0, #0xc0000000 @ multiprocessing extensions and
  474. teq r0, #0x80000000 @ not part of a uniprocessor system?
  475. bne __fixup_smp_on_up @ no, assume UP
  476. @ Core indicates it is SMP. Check for Aegis SOC where a single
  477. @ Cortex-A9 CPU is present but SMP operations fault.
  478. mov r4, #0x41000000
  479. orr r4, r4, #0x0000c000
  480. orr r4, r4, #0x00000090
  481. teq r3, r4 @ Check for ARM Cortex-A9
  482. retne lr @ Not ARM Cortex-A9,
  483. @ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the
  484. @ below address check will need to be #ifdef'd or equivalent
  485. @ for the Aegis platform.
  486. mrc p15, 4, r0, c15, c0 @ get SCU base address
  487. teq r0, #0x0 @ '0' on actual UP A9 hardware
  488. beq __fixup_smp_on_up @ So its an A9 UP
  489. ldr r0, [r0, #4] @ read SCU Config
  490. ARM_BE8(rev r0, r0) @ byteswap if big endian
  491. and r0, r0, #0x3 @ number of CPUs
  492. teq r0, #0x0 @ is 1?
  493. retne lr
  494. __fixup_smp_on_up:
  495. adr r0, 1f
  496. ldmia r0, {r3 - r5}
  497. sub r3, r0, r3
  498. add r4, r4, r3
  499. add r5, r5, r3
  500. b __do_fixup_smp_on_up
  501. ENDPROC(__fixup_smp)
  502. .align
  503. 1: .word .
  504. .word __smpalt_begin
  505. .word __smpalt_end
  506. .pushsection .data
  507. .globl smp_on_up
  508. smp_on_up:
  509. ALT_SMP(.long 1)
  510. ALT_UP(.long 0)
  511. .popsection
  512. #endif
  513. .text
  514. __do_fixup_smp_on_up:
  515. cmp r4, r5
  516. reths lr
  517. ldmia r4!, {r0, r6}
  518. ARM( str r6, [r0, r3] )
  519. THUMB( add r0, r0, r3 )
  520. #ifdef __ARMEB__
  521. THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
  522. #endif
  523. THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
  524. THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
  525. THUMB( strh r6, [r0] )
  526. b __do_fixup_smp_on_up
  527. ENDPROC(__do_fixup_smp_on_up)
  528. ENTRY(fixup_smp)
  529. stmfd sp!, {r4 - r6, lr}
  530. mov r4, r0
  531. add r5, r0, r1
  532. mov r3, #0
  533. bl __do_fixup_smp_on_up
  534. ldmfd sp!, {r4 - r6, pc}
  535. ENDPROC(fixup_smp)
  536. #ifdef __ARMEB__
  537. #define LOW_OFFSET 0x4
  538. #define HIGH_OFFSET 0x0
  539. #else
  540. #define LOW_OFFSET 0x0
  541. #define HIGH_OFFSET 0x4
  542. #endif
  543. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
  544. /* __fixup_pv_table - patch the stub instructions with the delta between
  545. * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
  546. * can be expressed by an immediate shifter operand. The stub instruction
  547. * has a form of '(add|sub) rd, rn, #imm'.
  548. */
  549. __HEAD
  550. __fixup_pv_table:
  551. adr r0, 1f
  552. ldmia r0, {r3-r7}
  553. mvn ip, #0
  554. subs r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
  555. add r4, r4, r3 @ adjust table start address
  556. add r5, r5, r3 @ adjust table end address
  557. add r6, r6, r3 @ adjust __pv_phys_pfn_offset address
  558. add r7, r7, r3 @ adjust __pv_offset address
  559. mov r0, r8, lsr #PAGE_SHIFT @ convert to PFN
  560. str r0, [r6] @ save computed PHYS_OFFSET to __pv_phys_pfn_offset
  561. strcc ip, [r7, #HIGH_OFFSET] @ save to __pv_offset high bits
  562. mov r6, r3, lsr #24 @ constant for add/sub instructions
  563. teq r3, r6, lsl #24 @ must be 16MiB aligned
  564. THUMB( it ne @ cross section branch )
  565. bne __error
  566. str r3, [r7, #LOW_OFFSET] @ save to __pv_offset low bits
  567. b __fixup_a_pv_table
  568. ENDPROC(__fixup_pv_table)
  569. .align
  570. 1: .long .
  571. .long __pv_table_begin
  572. .long __pv_table_end
  573. 2: .long __pv_phys_pfn_offset
  574. .long __pv_offset
  575. .text
  576. __fixup_a_pv_table:
  577. adr r0, 3f
  578. ldr r6, [r0]
  579. add r6, r6, r3
  580. ldr r0, [r6, #HIGH_OFFSET] @ pv_offset high word
  581. ldr r6, [r6, #LOW_OFFSET] @ pv_offset low word
  582. mov r6, r6, lsr #24
  583. cmn r0, #1
  584. #ifdef CONFIG_THUMB2_KERNEL
  585. moveq r0, #0x200000 @ set bit 21, mov to mvn instruction
  586. lsls r6, #24
  587. beq 2f
  588. clz r7, r6
  589. lsr r6, #24
  590. lsl r6, r7
  591. bic r6, #0x0080
  592. lsrs r7, #1
  593. orrcs r6, #0x0080
  594. orr r6, r6, r7, lsl #12
  595. orr r6, #0x4000
  596. b 2f
  597. 1: add r7, r3
  598. ldrh ip, [r7, #2]
  599. ARM_BE8(rev16 ip, ip)
  600. tst ip, #0x4000
  601. and ip, #0x8f00
  602. orrne ip, r6 @ mask in offset bits 31-24
  603. orreq ip, r0 @ mask in offset bits 7-0
  604. ARM_BE8(rev16 ip, ip)
  605. strh ip, [r7, #2]
  606. bne 2f
  607. ldrh ip, [r7]
  608. ARM_BE8(rev16 ip, ip)
  609. bic ip, #0x20
  610. orr ip, ip, r0, lsr #16
  611. ARM_BE8(rev16 ip, ip)
  612. strh ip, [r7]
  613. 2: cmp r4, r5
  614. ldrcc r7, [r4], #4 @ use branch for delay slot
  615. bcc 1b
  616. bx lr
  617. #else
  618. #ifdef CONFIG_CPU_ENDIAN_BE8
  619. moveq r0, #0x00004000 @ set bit 22, mov to mvn instruction
  620. #else
  621. moveq r0, #0x400000 @ set bit 22, mov to mvn instruction
  622. #endif
  623. b 2f
  624. 1: ldr ip, [r7, r3]
  625. #ifdef CONFIG_CPU_ENDIAN_BE8
  626. @ in BE8, we load data in BE, but instructions still in LE
  627. bic ip, ip, #0xff000000
  628. tst ip, #0x000f0000 @ check the rotation field
  629. orrne ip, ip, r6, lsl #24 @ mask in offset bits 31-24
  630. biceq ip, ip, #0x00004000 @ clear bit 22
  631. orreq ip, ip, r0 @ mask in offset bits 7-0
  632. #else
  633. bic ip, ip, #0x000000ff
  634. tst ip, #0xf00 @ check the rotation field
  635. orrne ip, ip, r6 @ mask in offset bits 31-24
  636. biceq ip, ip, #0x400000 @ clear bit 22
  637. orreq ip, ip, r0 @ mask in offset bits 7-0
  638. #endif
  639. str ip, [r7, r3]
  640. 2: cmp r4, r5
  641. ldrcc r7, [r4], #4 @ use branch for delay slot
  642. bcc 1b
  643. ret lr
  644. #endif
  645. ENDPROC(__fixup_a_pv_table)
  646. .align
  647. 3: .long __pv_offset
  648. ENTRY(fixup_pv_table)
  649. stmfd sp!, {r4 - r7, lr}
  650. mov r3, #0 @ no offset
  651. mov r4, r0 @ r0 = table start
  652. add r5, r0, r1 @ r1 = table size
  653. bl __fixup_a_pv_table
  654. ldmfd sp!, {r4 - r7, pc}
  655. ENDPROC(fixup_pv_table)
  656. .data
  657. .globl __pv_phys_pfn_offset
  658. .type __pv_phys_pfn_offset, %object
  659. __pv_phys_pfn_offset:
  660. .word 0
  661. .size __pv_phys_pfn_offset, . -__pv_phys_pfn_offset
  662. .globl __pv_offset
  663. .type __pv_offset, %object
  664. __pv_offset:
  665. .quad 0
  666. .size __pv_offset, . -__pv_offset
  667. #endif
  668. #include "head-common.S"