mcip.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/irqchip/chained_irq.h>
  13. #include <linux/spinlock.h>
  14. #include <asm/irqflags-arcv2.h>
  15. #include <asm/mcip.h>
  16. #include <asm/setup.h>
  17. static DEFINE_RAW_SPINLOCK(mcip_lock);
  18. #ifdef CONFIG_SMP
  19. static char smp_cpuinfo_buf[128];
  20. static void mcip_setup_per_cpu(int cpu)
  21. {
  22. smp_ipi_irq_setup(cpu, IPI_IRQ);
  23. smp_ipi_irq_setup(cpu, SOFTIRQ_IRQ);
  24. }
  25. static void mcip_ipi_send(int cpu)
  26. {
  27. unsigned long flags;
  28. int ipi_was_pending;
  29. /* ARConnect can only send IPI to others */
  30. if (unlikely(cpu == raw_smp_processor_id())) {
  31. arc_softirq_trigger(SOFTIRQ_IRQ);
  32. return;
  33. }
  34. raw_spin_lock_irqsave(&mcip_lock, flags);
  35. /*
  36. * If receiver already has a pending interrupt, elide sending this one.
  37. * Linux cross core calling works well with concurrent IPIs
  38. * coalesced into one
  39. * see arch/arc/kernel/smp.c: ipi_send_msg_one()
  40. */
  41. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  42. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  43. if (!ipi_was_pending)
  44. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  45. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  46. }
  47. static void mcip_ipi_clear(int irq)
  48. {
  49. unsigned int cpu, c;
  50. unsigned long flags;
  51. if (unlikely(irq == SOFTIRQ_IRQ)) {
  52. arc_softirq_clear(irq);
  53. return;
  54. }
  55. raw_spin_lock_irqsave(&mcip_lock, flags);
  56. /* Who sent the IPI */
  57. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  58. cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  59. /*
  60. * In rare case, multiple concurrent IPIs sent to same target can
  61. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  62. * "vectored" (multiple bits sets) as opposed to typical single bit
  63. */
  64. do {
  65. c = __ffs(cpu); /* 0,1,2,3 */
  66. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  67. cpu &= ~(1U << c);
  68. } while (cpu);
  69. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  70. }
  71. static void mcip_probe_n_setup(void)
  72. {
  73. struct mcip_bcr mp;
  74. READ_BCR(ARC_REG_MCIP_BCR, mp);
  75. sprintf(smp_cpuinfo_buf,
  76. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s%s\n",
  77. mp.ver, mp.num_cores,
  78. IS_AVAIL1(mp.ipi, "IPI "),
  79. IS_AVAIL1(mp.idu, "IDU "),
  80. IS_AVAIL1(mp.llm, "LLM "),
  81. IS_AVAIL1(mp.dbg, "DEBUG "),
  82. IS_AVAIL1(mp.gfrc, "GFRC"));
  83. cpuinfo_arc700[0].extn.gfrc = mp.gfrc;
  84. if (mp.dbg) {
  85. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  86. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  87. }
  88. }
  89. struct plat_smp_ops plat_smp_ops = {
  90. .info = smp_cpuinfo_buf,
  91. .init_early_smp = mcip_probe_n_setup,
  92. .init_per_cpu = mcip_setup_per_cpu,
  93. .ipi_send = mcip_ipi_send,
  94. .ipi_clear = mcip_ipi_clear,
  95. };
  96. #endif
  97. /***************************************************************************
  98. * ARCv2 Interrupt Distribution Unit (IDU)
  99. *
  100. * Connects external "COMMON" IRQs to core intc, providing:
  101. * -dynamic routing (IRQ affinity)
  102. * -load balancing (Round Robin interrupt distribution)
  103. * -1:N distribution
  104. *
  105. * It physically resides in the MCIP hw block
  106. */
  107. #include <linux/irqchip.h>
  108. #include <linux/of.h>
  109. #include <linux/of_irq.h>
  110. /*
  111. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  112. */
  113. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  114. {
  115. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  116. }
  117. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  118. unsigned int distr)
  119. {
  120. union {
  121. unsigned int word;
  122. struct {
  123. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  124. };
  125. } data;
  126. data.distr = distr;
  127. data.lvl = lvl;
  128. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  129. }
  130. static void idu_irq_mask(struct irq_data *data)
  131. {
  132. unsigned long flags;
  133. raw_spin_lock_irqsave(&mcip_lock, flags);
  134. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 1);
  135. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  136. }
  137. static void idu_irq_unmask(struct irq_data *data)
  138. {
  139. unsigned long flags;
  140. raw_spin_lock_irqsave(&mcip_lock, flags);
  141. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  142. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  143. }
  144. #ifdef CONFIG_SMP
  145. static int
  146. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  147. bool force)
  148. {
  149. unsigned long flags;
  150. cpumask_t online;
  151. unsigned int destination_bits;
  152. unsigned int distribution_mode;
  153. /* errout if no online cpu per @cpumask */
  154. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  155. return -EINVAL;
  156. raw_spin_lock_irqsave(&mcip_lock, flags);
  157. destination_bits = cpumask_bits(&online)[0];
  158. idu_set_dest(data->hwirq, destination_bits);
  159. if (ffs(destination_bits) == fls(destination_bits))
  160. distribution_mode = IDU_M_DISTRI_DEST;
  161. else
  162. distribution_mode = IDU_M_DISTRI_RR;
  163. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, distribution_mode);
  164. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  165. return IRQ_SET_MASK_OK;
  166. }
  167. #endif
  168. static struct irq_chip idu_irq_chip = {
  169. .name = "MCIP IDU Intc",
  170. .irq_mask = idu_irq_mask,
  171. .irq_unmask = idu_irq_unmask,
  172. #ifdef CONFIG_SMP
  173. .irq_set_affinity = idu_irq_set_affinity,
  174. #endif
  175. };
  176. static irq_hw_number_t idu_first_hwirq;
  177. static void idu_cascade_isr(struct irq_desc *desc)
  178. {
  179. struct irq_domain *idu_domain = irq_desc_get_handler_data(desc);
  180. struct irq_chip *core_chip = irq_desc_get_chip(desc);
  181. irq_hw_number_t core_hwirq = irqd_to_hwirq(irq_desc_get_irq_data(desc));
  182. irq_hw_number_t idu_hwirq = core_hwirq - idu_first_hwirq;
  183. chained_irq_enter(core_chip, desc);
  184. generic_handle_irq(irq_find_mapping(idu_domain, idu_hwirq));
  185. chained_irq_exit(core_chip, desc);
  186. }
  187. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  188. {
  189. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  190. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  191. return 0;
  192. }
  193. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  194. const u32 *intspec, unsigned int intsize,
  195. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  196. {
  197. irq_hw_number_t hwirq = *out_hwirq = intspec[0];
  198. int distri = intspec[1];
  199. unsigned long flags;
  200. *out_type = IRQ_TYPE_NONE;
  201. /* XXX: validate distribution scheme again online cpu mask */
  202. if (distri == 0) {
  203. /* 0 - Round Robin to all cpus, otherwise 1 bit per core */
  204. raw_spin_lock_irqsave(&mcip_lock, flags);
  205. idu_set_dest(hwirq, BIT(num_online_cpus()) - 1);
  206. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  207. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  208. } else {
  209. /*
  210. * DEST based distribution for Level Triggered intr can only
  211. * have 1 CPU, so generalize it to always contain 1 cpu
  212. */
  213. int cpu = ffs(distri);
  214. if (cpu != fls(distri))
  215. pr_warn("IDU irq %lx distri mode set to cpu %x\n",
  216. hwirq, cpu);
  217. raw_spin_lock_irqsave(&mcip_lock, flags);
  218. idu_set_dest(hwirq, cpu);
  219. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_DEST);
  220. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  221. }
  222. return 0;
  223. }
  224. static const struct irq_domain_ops idu_irq_ops = {
  225. .xlate = idu_irq_xlate,
  226. .map = idu_irq_map,
  227. };
  228. /*
  229. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  230. * [24, 23+C]: If C > 0 then "C" common IRQs
  231. * [24+C, N]: Not statically assigned, private-per-core
  232. */
  233. static int __init
  234. idu_of_init(struct device_node *intc, struct device_node *parent)
  235. {
  236. struct irq_domain *domain;
  237. /* Read IDU BCR to confirm nr_irqs */
  238. int nr_irqs = of_irq_count(intc);
  239. int i, virq;
  240. struct mcip_bcr mp;
  241. READ_BCR(ARC_REG_MCIP_BCR, mp);
  242. if (!mp.idu)
  243. panic("IDU not detected, but DeviceTree using it");
  244. pr_info("MCIP: IDU referenced from Devicetree %d irqs\n", nr_irqs);
  245. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  246. /* Parent interrupts (core-intc) are already mapped */
  247. for (i = 0; i < nr_irqs; i++) {
  248. /*
  249. * Return parent uplink IRQs (towards core intc) 24,25,.....
  250. * this step has been done before already
  251. * however we need it to get the parent virq and set IDU handler
  252. * as first level isr
  253. */
  254. virq = irq_of_parse_and_map(intc, i);
  255. if (!i)
  256. idu_first_hwirq = irqd_to_hwirq(irq_get_irq_data(virq));
  257. irq_set_chained_handler_and_data(virq, idu_cascade_isr, domain);
  258. }
  259. __mcip_cmd(CMD_IDU_ENABLE, 0);
  260. return 0;
  261. }
  262. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);