intc-arcv2.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2014 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/irqchip.h>
  14. #include <asm/irq.h>
  15. static int irq_prio;
  16. /*
  17. * Early Hardware specific Interrupt setup
  18. * -Called very early (start_kernel -> setup_arch -> setup_processor)
  19. * -Platform Independent (must for any ARC Core)
  20. * -Needed for each CPU (hence not foldable into init_IRQ)
  21. */
  22. void arc_init_IRQ(void)
  23. {
  24. unsigned int tmp;
  25. struct irq_build {
  26. #ifdef CONFIG_CPU_BIG_ENDIAN
  27. unsigned int pad:3, firq:1, prio:4, exts:8, irqs:8, ver:8;
  28. #else
  29. unsigned int ver:8, irqs:8, exts:8, prio:4, firq:1, pad:3;
  30. #endif
  31. } irq_bcr;
  32. struct aux_irq_ctrl {
  33. #ifdef CONFIG_CPU_BIG_ENDIAN
  34. unsigned int res3:18, save_idx_regs:1, res2:1,
  35. save_u_to_u:1, save_lp_regs:1, save_blink:1,
  36. res:4, save_nr_gpr_pairs:5;
  37. #else
  38. unsigned int save_nr_gpr_pairs:5, res:4,
  39. save_blink:1, save_lp_regs:1, save_u_to_u:1,
  40. res2:1, save_idx_regs:1, res3:18;
  41. #endif
  42. } ictrl;
  43. *(unsigned int *)&ictrl = 0;
  44. ictrl.save_nr_gpr_pairs = 6; /* r0 to r11 (r12 saved manually) */
  45. ictrl.save_blink = 1;
  46. ictrl.save_lp_regs = 1; /* LP_COUNT, LP_START, LP_END */
  47. ictrl.save_u_to_u = 0; /* user ctxt saved on kernel stack */
  48. ictrl.save_idx_regs = 1; /* JLI, LDI, EI */
  49. WRITE_AUX(AUX_IRQ_CTRL, ictrl);
  50. /*
  51. * ARCv2 core intc provides multiple interrupt priorities (upto 16).
  52. * Typical builds though have only two levels (0-high, 1-low)
  53. * Linux by default uses lower prio 1 for most irqs, reserving 0 for
  54. * NMI style interrupts in future (say perf)
  55. */
  56. READ_BCR(ARC_REG_IRQ_BCR, irq_bcr);
  57. irq_prio = irq_bcr.prio; /* Encoded as N-1 for N levels */
  58. pr_info("archs-intc\t: %d priority levels (default %d)%s\n",
  59. irq_prio + 1, irq_prio,
  60. irq_bcr.firq ? " FIRQ (not used)":"");
  61. /* setup status32, don't enable intr yet as kernel doesn't want */
  62. tmp = read_aux_reg(0xa);
  63. tmp |= STATUS_AD_MASK | (irq_prio << 1);
  64. tmp &= ~STATUS_IE_MASK;
  65. asm volatile("kflag %0 \n"::"r"(tmp));
  66. }
  67. static void arcv2_irq_mask(struct irq_data *data)
  68. {
  69. write_aux_reg(AUX_IRQ_SELECT, data->irq);
  70. write_aux_reg(AUX_IRQ_ENABLE, 0);
  71. }
  72. static void arcv2_irq_unmask(struct irq_data *data)
  73. {
  74. write_aux_reg(AUX_IRQ_SELECT, data->irq);
  75. write_aux_reg(AUX_IRQ_ENABLE, 1);
  76. }
  77. void arcv2_irq_enable(struct irq_data *data)
  78. {
  79. /* set default priority */
  80. write_aux_reg(AUX_IRQ_SELECT, data->irq);
  81. write_aux_reg(AUX_IRQ_PRIORITY, irq_prio);
  82. /*
  83. * hw auto enables (linux unmask) all by default
  84. * So no need to do IRQ_ENABLE here
  85. * XXX: However OSCI LAN need it
  86. */
  87. write_aux_reg(AUX_IRQ_ENABLE, 1);
  88. }
  89. static struct irq_chip arcv2_irq_chip = {
  90. .name = "ARCv2 core Intc",
  91. .irq_mask = arcv2_irq_mask,
  92. .irq_unmask = arcv2_irq_unmask,
  93. .irq_enable = arcv2_irq_enable
  94. };
  95. static int arcv2_irq_map(struct irq_domain *d, unsigned int irq,
  96. irq_hw_number_t hw)
  97. {
  98. /*
  99. * core intc IRQs [16, 23]:
  100. * Statically assigned always private-per-core (Timers, WDT, IPI, PCT)
  101. */
  102. if (hw < 24) {
  103. /*
  104. * A subsequent request_percpu_irq() fails if percpu_devid is
  105. * not set. That in turns sets NOAUTOEN, meaning each core needs
  106. * to call enable_percpu_irq()
  107. */
  108. irq_set_percpu_devid(irq);
  109. irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_percpu_irq);
  110. } else {
  111. irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_level_irq);
  112. }
  113. return 0;
  114. }
  115. static const struct irq_domain_ops arcv2_irq_ops = {
  116. .xlate = irq_domain_xlate_onecell,
  117. .map = arcv2_irq_map,
  118. };
  119. static int __init
  120. init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
  121. {
  122. struct irq_domain *root_domain;
  123. if (parent)
  124. panic("DeviceTree incore intc not a root irq controller\n");
  125. root_domain = irq_domain_add_linear(intc, NR_CPU_IRQS, &arcv2_irq_ops, NULL);
  126. if (!root_domain)
  127. panic("root irq domain not avail\n");
  128. /*
  129. * Needed for primary domain lookup to succeed
  130. * This is a primary irqchip, and can never have a parent
  131. */
  132. irq_set_default_host(root_domain);
  133. #ifdef CONFIG_SMP
  134. irq_create_mapping(root_domain, IPI_IRQ);
  135. #endif
  136. irq_create_mapping(root_domain, SOFTIRQ_IRQ);
  137. return 0;
  138. }
  139. IRQCHIP_DECLARE(arc_intc, "snps,archs-intc", init_onchip_IRQ);