fsl_lpuart.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/clk.h>
  15. #include <linux/console.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_dma.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/slab.h>
  27. #include <linux/tty_flip.h>
  28. /* All registers are 8-bit width */
  29. #define UARTBDH 0x00
  30. #define UARTBDL 0x01
  31. #define UARTCR1 0x02
  32. #define UARTCR2 0x03
  33. #define UARTSR1 0x04
  34. #define UARTCR3 0x06
  35. #define UARTDR 0x07
  36. #define UARTCR4 0x0a
  37. #define UARTCR5 0x0b
  38. #define UARTMODEM 0x0d
  39. #define UARTPFIFO 0x10
  40. #define UARTCFIFO 0x11
  41. #define UARTSFIFO 0x12
  42. #define UARTTWFIFO 0x13
  43. #define UARTTCFIFO 0x14
  44. #define UARTRWFIFO 0x15
  45. #define UARTBDH_LBKDIE 0x80
  46. #define UARTBDH_RXEDGIE 0x40
  47. #define UARTBDH_SBR_MASK 0x1f
  48. #define UARTCR1_LOOPS 0x80
  49. #define UARTCR1_RSRC 0x20
  50. #define UARTCR1_M 0x10
  51. #define UARTCR1_WAKE 0x08
  52. #define UARTCR1_ILT 0x04
  53. #define UARTCR1_PE 0x02
  54. #define UARTCR1_PT 0x01
  55. #define UARTCR2_TIE 0x80
  56. #define UARTCR2_TCIE 0x40
  57. #define UARTCR2_RIE 0x20
  58. #define UARTCR2_ILIE 0x10
  59. #define UARTCR2_TE 0x08
  60. #define UARTCR2_RE 0x04
  61. #define UARTCR2_RWU 0x02
  62. #define UARTCR2_SBK 0x01
  63. #define UARTSR1_TDRE 0x80
  64. #define UARTSR1_TC 0x40
  65. #define UARTSR1_RDRF 0x20
  66. #define UARTSR1_IDLE 0x10
  67. #define UARTSR1_OR 0x08
  68. #define UARTSR1_NF 0x04
  69. #define UARTSR1_FE 0x02
  70. #define UARTSR1_PE 0x01
  71. #define UARTCR3_R8 0x80
  72. #define UARTCR3_T8 0x40
  73. #define UARTCR3_TXDIR 0x20
  74. #define UARTCR3_TXINV 0x10
  75. #define UARTCR3_ORIE 0x08
  76. #define UARTCR3_NEIE 0x04
  77. #define UARTCR3_FEIE 0x02
  78. #define UARTCR3_PEIE 0x01
  79. #define UARTCR4_MAEN1 0x80
  80. #define UARTCR4_MAEN2 0x40
  81. #define UARTCR4_M10 0x20
  82. #define UARTCR4_BRFA_MASK 0x1f
  83. #define UARTCR4_BRFA_OFF 0
  84. #define UARTCR5_TDMAS 0x80
  85. #define UARTCR5_RDMAS 0x20
  86. #define UARTMODEM_RXRTSE 0x08
  87. #define UARTMODEM_TXRTSPOL 0x04
  88. #define UARTMODEM_TXRTSE 0x02
  89. #define UARTMODEM_TXCTSE 0x01
  90. #define UARTPFIFO_TXFE 0x80
  91. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  92. #define UARTPFIFO_TXSIZE_OFF 4
  93. #define UARTPFIFO_RXFE 0x08
  94. #define UARTPFIFO_RXSIZE_OFF 0
  95. #define UARTCFIFO_TXFLUSH 0x80
  96. #define UARTCFIFO_RXFLUSH 0x40
  97. #define UARTCFIFO_RXOFE 0x04
  98. #define UARTCFIFO_TXOFE 0x02
  99. #define UARTCFIFO_RXUFE 0x01
  100. #define UARTSFIFO_TXEMPT 0x80
  101. #define UARTSFIFO_RXEMPT 0x40
  102. #define UARTSFIFO_RXOF 0x04
  103. #define UARTSFIFO_TXOF 0x02
  104. #define UARTSFIFO_RXUF 0x01
  105. /* 32-bit register defination */
  106. #define UARTBAUD 0x00
  107. #define UARTSTAT 0x04
  108. #define UARTCTRL 0x08
  109. #define UARTDATA 0x0C
  110. #define UARTMATCH 0x10
  111. #define UARTMODIR 0x14
  112. #define UARTFIFO 0x18
  113. #define UARTWATER 0x1c
  114. #define UARTBAUD_MAEN1 0x80000000
  115. #define UARTBAUD_MAEN2 0x40000000
  116. #define UARTBAUD_M10 0x20000000
  117. #define UARTBAUD_TDMAE 0x00800000
  118. #define UARTBAUD_RDMAE 0x00200000
  119. #define UARTBAUD_MATCFG 0x00400000
  120. #define UARTBAUD_BOTHEDGE 0x00020000
  121. #define UARTBAUD_RESYNCDIS 0x00010000
  122. #define UARTBAUD_LBKDIE 0x00008000
  123. #define UARTBAUD_RXEDGIE 0x00004000
  124. #define UARTBAUD_SBNS 0x00002000
  125. #define UARTBAUD_SBR 0x00000000
  126. #define UARTBAUD_SBR_MASK 0x1fff
  127. #define UARTSTAT_LBKDIF 0x80000000
  128. #define UARTSTAT_RXEDGIF 0x40000000
  129. #define UARTSTAT_MSBF 0x20000000
  130. #define UARTSTAT_RXINV 0x10000000
  131. #define UARTSTAT_RWUID 0x08000000
  132. #define UARTSTAT_BRK13 0x04000000
  133. #define UARTSTAT_LBKDE 0x02000000
  134. #define UARTSTAT_RAF 0x01000000
  135. #define UARTSTAT_TDRE 0x00800000
  136. #define UARTSTAT_TC 0x00400000
  137. #define UARTSTAT_RDRF 0x00200000
  138. #define UARTSTAT_IDLE 0x00100000
  139. #define UARTSTAT_OR 0x00080000
  140. #define UARTSTAT_NF 0x00040000
  141. #define UARTSTAT_FE 0x00020000
  142. #define UARTSTAT_PE 0x00010000
  143. #define UARTSTAT_MA1F 0x00008000
  144. #define UARTSTAT_M21F 0x00004000
  145. #define UARTCTRL_R8T9 0x80000000
  146. #define UARTCTRL_R9T8 0x40000000
  147. #define UARTCTRL_TXDIR 0x20000000
  148. #define UARTCTRL_TXINV 0x10000000
  149. #define UARTCTRL_ORIE 0x08000000
  150. #define UARTCTRL_NEIE 0x04000000
  151. #define UARTCTRL_FEIE 0x02000000
  152. #define UARTCTRL_PEIE 0x01000000
  153. #define UARTCTRL_TIE 0x00800000
  154. #define UARTCTRL_TCIE 0x00400000
  155. #define UARTCTRL_RIE 0x00200000
  156. #define UARTCTRL_ILIE 0x00100000
  157. #define UARTCTRL_TE 0x00080000
  158. #define UARTCTRL_RE 0x00040000
  159. #define UARTCTRL_RWU 0x00020000
  160. #define UARTCTRL_SBK 0x00010000
  161. #define UARTCTRL_MA1IE 0x00008000
  162. #define UARTCTRL_MA2IE 0x00004000
  163. #define UARTCTRL_IDLECFG 0x00000100
  164. #define UARTCTRL_LOOPS 0x00000080
  165. #define UARTCTRL_DOZEEN 0x00000040
  166. #define UARTCTRL_RSRC 0x00000020
  167. #define UARTCTRL_M 0x00000010
  168. #define UARTCTRL_WAKE 0x00000008
  169. #define UARTCTRL_ILT 0x00000004
  170. #define UARTCTRL_PE 0x00000002
  171. #define UARTCTRL_PT 0x00000001
  172. #define UARTDATA_NOISY 0x00008000
  173. #define UARTDATA_PARITYE 0x00004000
  174. #define UARTDATA_FRETSC 0x00002000
  175. #define UARTDATA_RXEMPT 0x00001000
  176. #define UARTDATA_IDLINE 0x00000800
  177. #define UARTDATA_MASK 0x3ff
  178. #define UARTMODIR_IREN 0x00020000
  179. #define UARTMODIR_TXCTSSRC 0x00000020
  180. #define UARTMODIR_TXCTSC 0x00000010
  181. #define UARTMODIR_RXRTSE 0x00000008
  182. #define UARTMODIR_TXRTSPOL 0x00000004
  183. #define UARTMODIR_TXRTSE 0x00000002
  184. #define UARTMODIR_TXCTSE 0x00000001
  185. #define UARTFIFO_TXEMPT 0x00800000
  186. #define UARTFIFO_RXEMPT 0x00400000
  187. #define UARTFIFO_TXOF 0x00020000
  188. #define UARTFIFO_RXUF 0x00010000
  189. #define UARTFIFO_TXFLUSH 0x00008000
  190. #define UARTFIFO_RXFLUSH 0x00004000
  191. #define UARTFIFO_TXOFE 0x00000200
  192. #define UARTFIFO_RXUFE 0x00000100
  193. #define UARTFIFO_TXFE 0x00000080
  194. #define UARTFIFO_FIFOSIZE_MASK 0x7
  195. #define UARTFIFO_TXSIZE_OFF 4
  196. #define UARTFIFO_RXFE 0x00000008
  197. #define UARTFIFO_RXSIZE_OFF 0
  198. #define UARTWATER_COUNT_MASK 0xff
  199. #define UARTWATER_TXCNT_OFF 8
  200. #define UARTWATER_RXCNT_OFF 24
  201. #define UARTWATER_WATER_MASK 0xff
  202. #define UARTWATER_TXWATER_OFF 0
  203. #define UARTWATER_RXWATER_OFF 16
  204. /* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
  205. #define DMA_RX_TIMEOUT (10)
  206. #define DRIVER_NAME "fsl-lpuart"
  207. #define DEV_NAME "ttyLP"
  208. #define UART_NR 6
  209. struct lpuart_port {
  210. struct uart_port port;
  211. struct clk *clk;
  212. unsigned int txfifo_size;
  213. unsigned int rxfifo_size;
  214. bool lpuart32;
  215. bool lpuart_dma_tx_use;
  216. bool lpuart_dma_rx_use;
  217. struct dma_chan *dma_tx_chan;
  218. struct dma_chan *dma_rx_chan;
  219. struct dma_async_tx_descriptor *dma_tx_desc;
  220. struct dma_async_tx_descriptor *dma_rx_desc;
  221. dma_cookie_t dma_tx_cookie;
  222. dma_cookie_t dma_rx_cookie;
  223. unsigned int dma_tx_bytes;
  224. unsigned int dma_rx_bytes;
  225. bool dma_tx_in_progress;
  226. unsigned int dma_rx_timeout;
  227. struct timer_list lpuart_timer;
  228. struct scatterlist rx_sgl, tx_sgl[2];
  229. struct circ_buf rx_ring;
  230. int rx_dma_rng_buf_len;
  231. unsigned int dma_tx_nents;
  232. wait_queue_head_t dma_wait;
  233. };
  234. static const struct of_device_id lpuart_dt_ids[] = {
  235. {
  236. .compatible = "fsl,vf610-lpuart",
  237. },
  238. {
  239. .compatible = "fsl,ls1021a-lpuart",
  240. },
  241. { /* sentinel */ }
  242. };
  243. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  244. /* Forward declare this for the dma callbacks*/
  245. static void lpuart_dma_tx_complete(void *arg);
  246. static u32 lpuart32_read(void __iomem *addr)
  247. {
  248. return ioread32be(addr);
  249. }
  250. static void lpuart32_write(u32 val, void __iomem *addr)
  251. {
  252. iowrite32be(val, addr);
  253. }
  254. static void lpuart_stop_tx(struct uart_port *port)
  255. {
  256. unsigned char temp;
  257. temp = readb(port->membase + UARTCR2);
  258. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  259. writeb(temp, port->membase + UARTCR2);
  260. }
  261. static void lpuart32_stop_tx(struct uart_port *port)
  262. {
  263. unsigned long temp;
  264. temp = lpuart32_read(port->membase + UARTCTRL);
  265. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  266. lpuart32_write(temp, port->membase + UARTCTRL);
  267. }
  268. static void lpuart_stop_rx(struct uart_port *port)
  269. {
  270. unsigned char temp;
  271. temp = readb(port->membase + UARTCR2);
  272. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  273. }
  274. static void lpuart32_stop_rx(struct uart_port *port)
  275. {
  276. unsigned long temp;
  277. temp = lpuart32_read(port->membase + UARTCTRL);
  278. lpuart32_write(temp & ~UARTCTRL_RE, port->membase + UARTCTRL);
  279. }
  280. static void lpuart_dma_tx(struct lpuart_port *sport)
  281. {
  282. struct circ_buf *xmit = &sport->port.state->xmit;
  283. struct scatterlist *sgl = sport->tx_sgl;
  284. struct device *dev = sport->port.dev;
  285. int ret;
  286. if (sport->dma_tx_in_progress)
  287. return;
  288. sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
  289. if (xmit->tail < xmit->head || xmit->head == 0) {
  290. sport->dma_tx_nents = 1;
  291. sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
  292. } else {
  293. sport->dma_tx_nents = 2;
  294. sg_init_table(sgl, 2);
  295. sg_set_buf(sgl, xmit->buf + xmit->tail,
  296. UART_XMIT_SIZE - xmit->tail);
  297. sg_set_buf(sgl + 1, xmit->buf, xmit->head);
  298. }
  299. ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  300. if (!ret) {
  301. dev_err(dev, "DMA mapping error for TX.\n");
  302. return;
  303. }
  304. sport->dma_tx_desc = dmaengine_prep_slave_sg(sport->dma_tx_chan, sgl,
  305. sport->dma_tx_nents,
  306. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  307. if (!sport->dma_tx_desc) {
  308. dma_unmap_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  309. dev_err(dev, "Cannot prepare TX slave DMA!\n");
  310. return;
  311. }
  312. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  313. sport->dma_tx_desc->callback_param = sport;
  314. sport->dma_tx_in_progress = true;
  315. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  316. dma_async_issue_pending(sport->dma_tx_chan);
  317. }
  318. static void lpuart_dma_tx_complete(void *arg)
  319. {
  320. struct lpuart_port *sport = arg;
  321. struct scatterlist *sgl = &sport->tx_sgl[0];
  322. struct circ_buf *xmit = &sport->port.state->xmit;
  323. unsigned long flags;
  324. spin_lock_irqsave(&sport->port.lock, flags);
  325. dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
  326. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  327. sport->port.icount.tx += sport->dma_tx_bytes;
  328. sport->dma_tx_in_progress = false;
  329. spin_unlock_irqrestore(&sport->port.lock, flags);
  330. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  331. uart_write_wakeup(&sport->port);
  332. if (waitqueue_active(&sport->dma_wait)) {
  333. wake_up(&sport->dma_wait);
  334. return;
  335. }
  336. spin_lock_irqsave(&sport->port.lock, flags);
  337. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
  338. lpuart_dma_tx(sport);
  339. spin_unlock_irqrestore(&sport->port.lock, flags);
  340. }
  341. static int lpuart_dma_tx_request(struct uart_port *port)
  342. {
  343. struct lpuart_port *sport = container_of(port,
  344. struct lpuart_port, port);
  345. struct dma_slave_config dma_tx_sconfig = {};
  346. int ret;
  347. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  348. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  349. dma_tx_sconfig.dst_maxburst = 1;
  350. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  351. ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
  352. if (ret) {
  353. dev_err(sport->port.dev,
  354. "DMA slave config failed, err = %d\n", ret);
  355. return ret;
  356. }
  357. return 0;
  358. }
  359. static void lpuart_flush_buffer(struct uart_port *port)
  360. {
  361. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  362. if (sport->lpuart_dma_tx_use) {
  363. if (sport->dma_tx_in_progress) {
  364. dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
  365. sport->dma_tx_nents, DMA_TO_DEVICE);
  366. sport->dma_tx_in_progress = false;
  367. }
  368. dmaengine_terminate_all(sport->dma_tx_chan);
  369. }
  370. }
  371. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  372. {
  373. struct circ_buf *xmit = &sport->port.state->xmit;
  374. while (!uart_circ_empty(xmit) &&
  375. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  376. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  377. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  378. sport->port.icount.tx++;
  379. }
  380. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  381. uart_write_wakeup(&sport->port);
  382. if (uart_circ_empty(xmit))
  383. lpuart_stop_tx(&sport->port);
  384. }
  385. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  386. {
  387. struct circ_buf *xmit = &sport->port.state->xmit;
  388. unsigned long txcnt;
  389. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  390. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  391. txcnt &= UARTWATER_COUNT_MASK;
  392. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  393. lpuart32_write(xmit->buf[xmit->tail], sport->port.membase + UARTDATA);
  394. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  395. sport->port.icount.tx++;
  396. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  397. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  398. txcnt &= UARTWATER_COUNT_MASK;
  399. }
  400. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  401. uart_write_wakeup(&sport->port);
  402. if (uart_circ_empty(xmit))
  403. lpuart32_stop_tx(&sport->port);
  404. }
  405. static void lpuart_start_tx(struct uart_port *port)
  406. {
  407. struct lpuart_port *sport = container_of(port,
  408. struct lpuart_port, port);
  409. struct circ_buf *xmit = &sport->port.state->xmit;
  410. unsigned char temp;
  411. temp = readb(port->membase + UARTCR2);
  412. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  413. if (sport->lpuart_dma_tx_use) {
  414. if (!uart_circ_empty(xmit) && !uart_tx_stopped(port))
  415. lpuart_dma_tx(sport);
  416. } else {
  417. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  418. lpuart_transmit_buffer(sport);
  419. }
  420. }
  421. static void lpuart32_start_tx(struct uart_port *port)
  422. {
  423. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  424. unsigned long temp;
  425. temp = lpuart32_read(port->membase + UARTCTRL);
  426. lpuart32_write(temp | UARTCTRL_TIE, port->membase + UARTCTRL);
  427. if (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE)
  428. lpuart32_transmit_buffer(sport);
  429. }
  430. /* return TIOCSER_TEMT when transmitter is not busy */
  431. static unsigned int lpuart_tx_empty(struct uart_port *port)
  432. {
  433. struct lpuart_port *sport = container_of(port,
  434. struct lpuart_port, port);
  435. unsigned char sr1 = readb(port->membase + UARTSR1);
  436. unsigned char sfifo = readb(port->membase + UARTSFIFO);
  437. if (sport->dma_tx_in_progress)
  438. return 0;
  439. if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
  440. return TIOCSER_TEMT;
  441. return 0;
  442. }
  443. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  444. {
  445. return (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TC) ?
  446. TIOCSER_TEMT : 0;
  447. }
  448. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  449. {
  450. struct lpuart_port *sport = dev_id;
  451. struct circ_buf *xmit = &sport->port.state->xmit;
  452. unsigned long flags;
  453. spin_lock_irqsave(&sport->port.lock, flags);
  454. if (sport->port.x_char) {
  455. if (sport->lpuart32)
  456. lpuart32_write(sport->port.x_char, sport->port.membase + UARTDATA);
  457. else
  458. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  459. goto out;
  460. }
  461. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  462. if (sport->lpuart32)
  463. lpuart32_stop_tx(&sport->port);
  464. else
  465. lpuart_stop_tx(&sport->port);
  466. goto out;
  467. }
  468. if (sport->lpuart32)
  469. lpuart32_transmit_buffer(sport);
  470. else
  471. lpuart_transmit_buffer(sport);
  472. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  473. uart_write_wakeup(&sport->port);
  474. out:
  475. spin_unlock_irqrestore(&sport->port.lock, flags);
  476. return IRQ_HANDLED;
  477. }
  478. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  479. {
  480. struct lpuart_port *sport = dev_id;
  481. unsigned int flg, ignored = 0;
  482. struct tty_port *port = &sport->port.state->port;
  483. unsigned long flags;
  484. unsigned char rx, sr;
  485. spin_lock_irqsave(&sport->port.lock, flags);
  486. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  487. flg = TTY_NORMAL;
  488. sport->port.icount.rx++;
  489. /*
  490. * to clear the FE, OR, NF, FE, PE flags,
  491. * read SR1 then read DR
  492. */
  493. sr = readb(sport->port.membase + UARTSR1);
  494. rx = readb(sport->port.membase + UARTDR);
  495. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  496. continue;
  497. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  498. if (sr & UARTSR1_PE)
  499. sport->port.icount.parity++;
  500. else if (sr & UARTSR1_FE)
  501. sport->port.icount.frame++;
  502. if (sr & UARTSR1_OR)
  503. sport->port.icount.overrun++;
  504. if (sr & sport->port.ignore_status_mask) {
  505. if (++ignored > 100)
  506. goto out;
  507. continue;
  508. }
  509. sr &= sport->port.read_status_mask;
  510. if (sr & UARTSR1_PE)
  511. flg = TTY_PARITY;
  512. else if (sr & UARTSR1_FE)
  513. flg = TTY_FRAME;
  514. if (sr & UARTSR1_OR)
  515. flg = TTY_OVERRUN;
  516. #ifdef SUPPORT_SYSRQ
  517. sport->port.sysrq = 0;
  518. #endif
  519. }
  520. tty_insert_flip_char(port, rx, flg);
  521. }
  522. out:
  523. spin_unlock_irqrestore(&sport->port.lock, flags);
  524. tty_flip_buffer_push(port);
  525. return IRQ_HANDLED;
  526. }
  527. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  528. {
  529. struct lpuart_port *sport = dev_id;
  530. unsigned int flg, ignored = 0;
  531. struct tty_port *port = &sport->port.state->port;
  532. unsigned long flags;
  533. unsigned long rx, sr;
  534. spin_lock_irqsave(&sport->port.lock, flags);
  535. while (!(lpuart32_read(sport->port.membase + UARTFIFO) & UARTFIFO_RXEMPT)) {
  536. flg = TTY_NORMAL;
  537. sport->port.icount.rx++;
  538. /*
  539. * to clear the FE, OR, NF, FE, PE flags,
  540. * read STAT then read DATA reg
  541. */
  542. sr = lpuart32_read(sport->port.membase + UARTSTAT);
  543. rx = lpuart32_read(sport->port.membase + UARTDATA);
  544. rx &= 0x3ff;
  545. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  546. continue;
  547. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  548. if (sr & UARTSTAT_PE)
  549. sport->port.icount.parity++;
  550. else if (sr & UARTSTAT_FE)
  551. sport->port.icount.frame++;
  552. if (sr & UARTSTAT_OR)
  553. sport->port.icount.overrun++;
  554. if (sr & sport->port.ignore_status_mask) {
  555. if (++ignored > 100)
  556. goto out;
  557. continue;
  558. }
  559. sr &= sport->port.read_status_mask;
  560. if (sr & UARTSTAT_PE)
  561. flg = TTY_PARITY;
  562. else if (sr & UARTSTAT_FE)
  563. flg = TTY_FRAME;
  564. if (sr & UARTSTAT_OR)
  565. flg = TTY_OVERRUN;
  566. #ifdef SUPPORT_SYSRQ
  567. sport->port.sysrq = 0;
  568. #endif
  569. }
  570. tty_insert_flip_char(port, rx, flg);
  571. }
  572. out:
  573. spin_unlock_irqrestore(&sport->port.lock, flags);
  574. tty_flip_buffer_push(port);
  575. return IRQ_HANDLED;
  576. }
  577. static irqreturn_t lpuart_int(int irq, void *dev_id)
  578. {
  579. struct lpuart_port *sport = dev_id;
  580. unsigned char sts;
  581. sts = readb(sport->port.membase + UARTSR1);
  582. if (sts & UARTSR1_RDRF)
  583. lpuart_rxint(irq, dev_id);
  584. if (sts & UARTSR1_TDRE)
  585. lpuart_txint(irq, dev_id);
  586. return IRQ_HANDLED;
  587. }
  588. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  589. {
  590. struct lpuart_port *sport = dev_id;
  591. unsigned long sts, rxcount;
  592. sts = lpuart32_read(sport->port.membase + UARTSTAT);
  593. rxcount = lpuart32_read(sport->port.membase + UARTWATER);
  594. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  595. if (sts & UARTSTAT_RDRF || rxcount > 0)
  596. lpuart32_rxint(irq, dev_id);
  597. if ((sts & UARTSTAT_TDRE) &&
  598. !(lpuart32_read(sport->port.membase + UARTBAUD) & UARTBAUD_TDMAE))
  599. lpuart_txint(irq, dev_id);
  600. lpuart32_write(sts, sport->port.membase + UARTSTAT);
  601. return IRQ_HANDLED;
  602. }
  603. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
  604. {
  605. struct tty_port *port = &sport->port.state->port;
  606. struct dma_tx_state state;
  607. enum dma_status dmastat;
  608. struct circ_buf *ring = &sport->rx_ring;
  609. unsigned long flags;
  610. int count = 0;
  611. unsigned char sr;
  612. sr = readb(sport->port.membase + UARTSR1);
  613. if (sr & (UARTSR1_PE | UARTSR1_FE)) {
  614. /* Read DR to clear the error flags */
  615. readb(sport->port.membase + UARTDR);
  616. if (sr & UARTSR1_PE)
  617. sport->port.icount.parity++;
  618. else if (sr & UARTSR1_FE)
  619. sport->port.icount.frame++;
  620. }
  621. async_tx_ack(sport->dma_rx_desc);
  622. spin_lock_irqsave(&sport->port.lock, flags);
  623. dmastat = dmaengine_tx_status(sport->dma_rx_chan,
  624. sport->dma_rx_cookie,
  625. &state);
  626. if (dmastat == DMA_ERROR) {
  627. dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
  628. spin_unlock_irqrestore(&sport->port.lock, flags);
  629. return;
  630. }
  631. /* CPU claims ownership of RX DMA buffer */
  632. dma_sync_sg_for_cpu(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  633. /*
  634. * ring->head points to the end of data already written by the DMA.
  635. * ring->tail points to the beginning of data to be read by the
  636. * framework.
  637. * The current transfer size should not be larger than the dma buffer
  638. * length.
  639. */
  640. ring->head = sport->rx_sgl.length - state.residue;
  641. BUG_ON(ring->head > sport->rx_sgl.length);
  642. /*
  643. * At this point ring->head may point to the first byte right after the
  644. * last byte of the dma buffer:
  645. * 0 <= ring->head <= sport->rx_sgl.length
  646. *
  647. * However ring->tail must always points inside the dma buffer:
  648. * 0 <= ring->tail <= sport->rx_sgl.length - 1
  649. *
  650. * Since we use a ring buffer, we have to handle the case
  651. * where head is lower than tail. In such a case, we first read from
  652. * tail to the end of the buffer then reset tail.
  653. */
  654. if (ring->head < ring->tail) {
  655. count = sport->rx_sgl.length - ring->tail;
  656. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  657. ring->tail = 0;
  658. sport->port.icount.rx += count;
  659. }
  660. /* Finally we read data from tail to head */
  661. if (ring->tail < ring->head) {
  662. count = ring->head - ring->tail;
  663. tty_insert_flip_string(port, ring->buf + ring->tail, count);
  664. /* Wrap ring->head if needed */
  665. if (ring->head >= sport->rx_sgl.length)
  666. ring->head = 0;
  667. ring->tail = ring->head;
  668. sport->port.icount.rx += count;
  669. }
  670. dma_sync_sg_for_device(sport->port.dev, &sport->rx_sgl, 1,
  671. DMA_FROM_DEVICE);
  672. spin_unlock_irqrestore(&sport->port.lock, flags);
  673. tty_flip_buffer_push(port);
  674. mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
  675. }
  676. static void lpuart_dma_rx_complete(void *arg)
  677. {
  678. struct lpuart_port *sport = arg;
  679. lpuart_copy_rx_to_tty(sport);
  680. }
  681. static void lpuart_timer_func(unsigned long data)
  682. {
  683. struct lpuart_port *sport = (struct lpuart_port *)data;
  684. lpuart_copy_rx_to_tty(sport);
  685. }
  686. static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
  687. {
  688. struct dma_slave_config dma_rx_sconfig = {};
  689. struct circ_buf *ring = &sport->rx_ring;
  690. int ret, nent;
  691. int bits, baud;
  692. struct tty_struct *tty = tty_port_tty_get(&sport->port.state->port);
  693. struct ktermios *termios = &tty->termios;
  694. baud = tty_get_baud_rate(tty);
  695. bits = (termios->c_cflag & CSIZE) == CS7 ? 9 : 10;
  696. if (termios->c_cflag & PARENB)
  697. bits++;
  698. /*
  699. * Calculate length of one DMA buffer size to keep latency below
  700. * 10ms at any baud rate.
  701. */
  702. sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
  703. sport->rx_dma_rng_buf_len = (1 << (fls(sport->rx_dma_rng_buf_len) - 1));
  704. if (sport->rx_dma_rng_buf_len < 16)
  705. sport->rx_dma_rng_buf_len = 16;
  706. ring->buf = kmalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
  707. if (!ring->buf) {
  708. dev_err(sport->port.dev, "Ring buf alloc failed\n");
  709. return -ENOMEM;
  710. }
  711. sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  712. sg_set_buf(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
  713. nent = dma_map_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  714. if (!nent) {
  715. dev_err(sport->port.dev, "DMA Rx mapping error\n");
  716. return -EINVAL;
  717. }
  718. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  719. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  720. dma_rx_sconfig.src_maxburst = 1;
  721. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  722. ret = dmaengine_slave_config(sport->dma_rx_chan, &dma_rx_sconfig);
  723. if (ret < 0) {
  724. dev_err(sport->port.dev,
  725. "DMA Rx slave config failed, err = %d\n", ret);
  726. return ret;
  727. }
  728. sport->dma_rx_desc = dmaengine_prep_dma_cyclic(sport->dma_rx_chan,
  729. sg_dma_address(&sport->rx_sgl),
  730. sport->rx_sgl.length,
  731. sport->rx_sgl.length / 2,
  732. DMA_DEV_TO_MEM,
  733. DMA_PREP_INTERRUPT);
  734. if (!sport->dma_rx_desc) {
  735. dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
  736. return -EFAULT;
  737. }
  738. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  739. sport->dma_rx_desc->callback_param = sport;
  740. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  741. dma_async_issue_pending(sport->dma_rx_chan);
  742. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
  743. sport->port.membase + UARTCR5);
  744. return 0;
  745. }
  746. static void lpuart_dma_rx_free(struct uart_port *port)
  747. {
  748. struct lpuart_port *sport = container_of(port,
  749. struct lpuart_port, port);
  750. if (sport->dma_rx_chan)
  751. dmaengine_terminate_all(sport->dma_rx_chan);
  752. dma_unmap_sg(sport->port.dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
  753. kfree(sport->rx_ring.buf);
  754. sport->rx_ring.tail = 0;
  755. sport->rx_ring.head = 0;
  756. sport->dma_rx_desc = NULL;
  757. sport->dma_rx_cookie = -EINVAL;
  758. }
  759. static int lpuart_config_rs485(struct uart_port *port,
  760. struct serial_rs485 *rs485)
  761. {
  762. struct lpuart_port *sport = container_of(port,
  763. struct lpuart_port, port);
  764. u8 modem = readb(sport->port.membase + UARTMODEM) &
  765. ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
  766. writeb(modem, sport->port.membase + UARTMODEM);
  767. if (rs485->flags & SER_RS485_ENABLED) {
  768. /* Enable auto RS-485 RTS mode */
  769. modem |= UARTMODEM_TXRTSE;
  770. /*
  771. * RTS needs to be logic HIGH either during transer _or_ after
  772. * transfer, other variants are not supported by the hardware.
  773. */
  774. if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
  775. SER_RS485_RTS_AFTER_SEND)))
  776. rs485->flags |= SER_RS485_RTS_ON_SEND;
  777. if (rs485->flags & SER_RS485_RTS_ON_SEND &&
  778. rs485->flags & SER_RS485_RTS_AFTER_SEND)
  779. rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
  780. /*
  781. * The hardware defaults to RTS logic HIGH while transfer.
  782. * Switch polarity in case RTS shall be logic HIGH
  783. * after transfer.
  784. * Note: UART is assumed to be active high.
  785. */
  786. if (rs485->flags & SER_RS485_RTS_ON_SEND)
  787. modem &= ~UARTMODEM_TXRTSPOL;
  788. else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
  789. modem |= UARTMODEM_TXRTSPOL;
  790. }
  791. /* Store the new configuration */
  792. sport->port.rs485 = *rs485;
  793. writeb(modem, sport->port.membase + UARTMODEM);
  794. return 0;
  795. }
  796. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  797. {
  798. unsigned int temp = 0;
  799. unsigned char reg;
  800. reg = readb(port->membase + UARTMODEM);
  801. if (reg & UARTMODEM_TXCTSE)
  802. temp |= TIOCM_CTS;
  803. if (reg & UARTMODEM_RXRTSE)
  804. temp |= TIOCM_RTS;
  805. return temp;
  806. }
  807. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  808. {
  809. unsigned int temp = 0;
  810. unsigned long reg;
  811. reg = lpuart32_read(port->membase + UARTMODIR);
  812. if (reg & UARTMODIR_TXCTSE)
  813. temp |= TIOCM_CTS;
  814. if (reg & UARTMODIR_RXRTSE)
  815. temp |= TIOCM_RTS;
  816. return temp;
  817. }
  818. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  819. {
  820. unsigned char temp;
  821. struct lpuart_port *sport = container_of(port,
  822. struct lpuart_port, port);
  823. /* Make sure RXRTSE bit is not set when RS485 is enabled */
  824. if (!(sport->port.rs485.flags & SER_RS485_ENABLED)) {
  825. temp = readb(sport->port.membase + UARTMODEM) &
  826. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  827. if (mctrl & TIOCM_RTS)
  828. temp |= UARTMODEM_RXRTSE;
  829. if (mctrl & TIOCM_CTS)
  830. temp |= UARTMODEM_TXCTSE;
  831. writeb(temp, port->membase + UARTMODEM);
  832. }
  833. }
  834. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  835. {
  836. unsigned long temp;
  837. temp = lpuart32_read(port->membase + UARTMODIR) &
  838. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  839. if (mctrl & TIOCM_RTS)
  840. temp |= UARTMODIR_RXRTSE;
  841. if (mctrl & TIOCM_CTS)
  842. temp |= UARTMODIR_TXCTSE;
  843. lpuart32_write(temp, port->membase + UARTMODIR);
  844. }
  845. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  846. {
  847. unsigned char temp;
  848. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  849. if (break_state != 0)
  850. temp |= UARTCR2_SBK;
  851. writeb(temp, port->membase + UARTCR2);
  852. }
  853. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  854. {
  855. unsigned long temp;
  856. temp = lpuart32_read(port->membase + UARTCTRL) & ~UARTCTRL_SBK;
  857. if (break_state != 0)
  858. temp |= UARTCTRL_SBK;
  859. lpuart32_write(temp, port->membase + UARTCTRL);
  860. }
  861. static void lpuart_setup_watermark(struct lpuart_port *sport)
  862. {
  863. unsigned char val, cr2;
  864. unsigned char cr2_saved;
  865. cr2 = readb(sport->port.membase + UARTCR2);
  866. cr2_saved = cr2;
  867. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  868. UARTCR2_RIE | UARTCR2_RE);
  869. writeb(cr2, sport->port.membase + UARTCR2);
  870. val = readb(sport->port.membase + UARTPFIFO);
  871. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  872. sport->port.membase + UARTPFIFO);
  873. /* flush Tx and Rx FIFO */
  874. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  875. sport->port.membase + UARTCFIFO);
  876. /* explicitly clear RDRF */
  877. if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
  878. readb(sport->port.membase + UARTDR);
  879. writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
  880. }
  881. writeb(0, sport->port.membase + UARTTWFIFO);
  882. writeb(1, sport->port.membase + UARTRWFIFO);
  883. /* Restore cr2 */
  884. writeb(cr2_saved, sport->port.membase + UARTCR2);
  885. }
  886. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  887. {
  888. unsigned long val, ctrl;
  889. unsigned long ctrl_saved;
  890. ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  891. ctrl_saved = ctrl;
  892. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  893. UARTCTRL_RIE | UARTCTRL_RE);
  894. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  895. /* enable FIFO mode */
  896. val = lpuart32_read(sport->port.membase + UARTFIFO);
  897. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  898. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  899. lpuart32_write(val, sport->port.membase + UARTFIFO);
  900. /* set the watermark */
  901. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  902. lpuart32_write(val, sport->port.membase + UARTWATER);
  903. /* Restore cr2 */
  904. lpuart32_write(ctrl_saved, sport->port.membase + UARTCTRL);
  905. }
  906. static void rx_dma_timer_init(struct lpuart_port *sport)
  907. {
  908. setup_timer(&sport->lpuart_timer, lpuart_timer_func,
  909. (unsigned long)sport);
  910. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  911. add_timer(&sport->lpuart_timer);
  912. }
  913. static int lpuart_startup(struct uart_port *port)
  914. {
  915. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  916. int ret;
  917. unsigned long flags;
  918. unsigned char temp;
  919. /* determine FIFO size and enable FIFO mode */
  920. temp = readb(sport->port.membase + UARTPFIFO);
  921. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  922. UARTPFIFO_FIFOSIZE_MASK) + 1);
  923. sport->port.fifosize = sport->txfifo_size;
  924. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  925. UARTPFIFO_FIFOSIZE_MASK) + 1);
  926. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  927. DRIVER_NAME, sport);
  928. if (ret)
  929. return ret;
  930. spin_lock_irqsave(&sport->port.lock, flags);
  931. lpuart_setup_watermark(sport);
  932. temp = readb(sport->port.membase + UARTCR2);
  933. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  934. writeb(temp, sport->port.membase + UARTCR2);
  935. if (sport->dma_rx_chan && !lpuart_start_rx_dma(sport)) {
  936. /* set Rx DMA timeout */
  937. sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
  938. if (!sport->dma_rx_timeout)
  939. sport->dma_rx_timeout = 1;
  940. sport->lpuart_dma_rx_use = true;
  941. rx_dma_timer_init(sport);
  942. } else {
  943. sport->lpuart_dma_rx_use = false;
  944. }
  945. if (sport->dma_tx_chan && !lpuart_dma_tx_request(port)) {
  946. init_waitqueue_head(&sport->dma_wait);
  947. sport->lpuart_dma_tx_use = true;
  948. temp = readb(port->membase + UARTCR5);
  949. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  950. } else {
  951. sport->lpuart_dma_tx_use = false;
  952. }
  953. spin_unlock_irqrestore(&sport->port.lock, flags);
  954. return 0;
  955. }
  956. static int lpuart32_startup(struct uart_port *port)
  957. {
  958. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  959. int ret;
  960. unsigned long flags;
  961. unsigned long temp;
  962. /* determine FIFO size */
  963. temp = lpuart32_read(sport->port.membase + UARTFIFO);
  964. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  965. UARTFIFO_FIFOSIZE_MASK) - 1);
  966. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  967. UARTFIFO_FIFOSIZE_MASK) - 1);
  968. ret = devm_request_irq(port->dev, port->irq, lpuart32_int, 0,
  969. DRIVER_NAME, sport);
  970. if (ret)
  971. return ret;
  972. spin_lock_irqsave(&sport->port.lock, flags);
  973. lpuart32_setup_watermark(sport);
  974. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  975. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  976. temp |= UARTCTRL_ILIE;
  977. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  978. spin_unlock_irqrestore(&sport->port.lock, flags);
  979. return 0;
  980. }
  981. static void lpuart_shutdown(struct uart_port *port)
  982. {
  983. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  984. unsigned char temp;
  985. unsigned long flags;
  986. spin_lock_irqsave(&port->lock, flags);
  987. /* disable Rx/Tx and interrupts */
  988. temp = readb(port->membase + UARTCR2);
  989. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  990. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  991. writeb(temp, port->membase + UARTCR2);
  992. spin_unlock_irqrestore(&port->lock, flags);
  993. devm_free_irq(port->dev, port->irq, sport);
  994. if (sport->lpuart_dma_rx_use) {
  995. del_timer_sync(&sport->lpuart_timer);
  996. lpuart_dma_rx_free(&sport->port);
  997. }
  998. if (sport->lpuart_dma_tx_use) {
  999. if (wait_event_interruptible(sport->dma_wait,
  1000. !sport->dma_tx_in_progress) != false) {
  1001. sport->dma_tx_in_progress = false;
  1002. dmaengine_terminate_all(sport->dma_tx_chan);
  1003. }
  1004. lpuart_stop_tx(port);
  1005. }
  1006. }
  1007. static void lpuart32_shutdown(struct uart_port *port)
  1008. {
  1009. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1010. unsigned long temp;
  1011. unsigned long flags;
  1012. spin_lock_irqsave(&port->lock, flags);
  1013. /* disable Rx/Tx and interrupts */
  1014. temp = lpuart32_read(port->membase + UARTCTRL);
  1015. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  1016. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1017. lpuart32_write(temp, port->membase + UARTCTRL);
  1018. spin_unlock_irqrestore(&port->lock, flags);
  1019. devm_free_irq(port->dev, port->irq, sport);
  1020. }
  1021. static void
  1022. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  1023. struct ktermios *old)
  1024. {
  1025. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1026. unsigned long flags;
  1027. unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
  1028. unsigned int baud;
  1029. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1030. unsigned int sbr, brfa;
  1031. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  1032. old_cr2 = readb(sport->port.membase + UARTCR2);
  1033. cr3 = readb(sport->port.membase + UARTCR3);
  1034. cr4 = readb(sport->port.membase + UARTCR4);
  1035. bdh = readb(sport->port.membase + UARTBDH);
  1036. modem = readb(sport->port.membase + UARTMODEM);
  1037. /*
  1038. * only support CS8 and CS7, and for CS7 must enable PE.
  1039. * supported mode:
  1040. * - (7,e/o,1)
  1041. * - (8,n,1)
  1042. * - (8,m/s,1)
  1043. * - (8,e/o,1)
  1044. */
  1045. while ((termios->c_cflag & CSIZE) != CS8 &&
  1046. (termios->c_cflag & CSIZE) != CS7) {
  1047. termios->c_cflag &= ~CSIZE;
  1048. termios->c_cflag |= old_csize;
  1049. old_csize = CS8;
  1050. }
  1051. if ((termios->c_cflag & CSIZE) == CS8 ||
  1052. (termios->c_cflag & CSIZE) == CS7)
  1053. cr1 = old_cr1 & ~UARTCR1_M;
  1054. if (termios->c_cflag & CMSPAR) {
  1055. if ((termios->c_cflag & CSIZE) != CS8) {
  1056. termios->c_cflag &= ~CSIZE;
  1057. termios->c_cflag |= CS8;
  1058. }
  1059. cr1 |= UARTCR1_M;
  1060. }
  1061. /*
  1062. * When auto RS-485 RTS mode is enabled,
  1063. * hardware flow control need to be disabled.
  1064. */
  1065. if (sport->port.rs485.flags & SER_RS485_ENABLED)
  1066. termios->c_cflag &= ~CRTSCTS;
  1067. if (termios->c_cflag & CRTSCTS) {
  1068. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1069. } else {
  1070. termios->c_cflag &= ~CRTSCTS;
  1071. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1072. }
  1073. if (termios->c_cflag & CSTOPB)
  1074. termios->c_cflag &= ~CSTOPB;
  1075. /* parity must be enabled when CS7 to match 8-bits format */
  1076. if ((termios->c_cflag & CSIZE) == CS7)
  1077. termios->c_cflag |= PARENB;
  1078. if ((termios->c_cflag & PARENB)) {
  1079. if (termios->c_cflag & CMSPAR) {
  1080. cr1 &= ~UARTCR1_PE;
  1081. if (termios->c_cflag & PARODD)
  1082. cr3 |= UARTCR3_T8;
  1083. else
  1084. cr3 &= ~UARTCR3_T8;
  1085. } else {
  1086. cr1 |= UARTCR1_PE;
  1087. if ((termios->c_cflag & CSIZE) == CS8)
  1088. cr1 |= UARTCR1_M;
  1089. if (termios->c_cflag & PARODD)
  1090. cr1 |= UARTCR1_PT;
  1091. else
  1092. cr1 &= ~UARTCR1_PT;
  1093. }
  1094. }
  1095. /* ask the core to calculate the divisor */
  1096. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1097. spin_lock_irqsave(&sport->port.lock, flags);
  1098. sport->port.read_status_mask = 0;
  1099. if (termios->c_iflag & INPCK)
  1100. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1101. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1102. sport->port.read_status_mask |= UARTSR1_FE;
  1103. /* characters to ignore */
  1104. sport->port.ignore_status_mask = 0;
  1105. if (termios->c_iflag & IGNPAR)
  1106. sport->port.ignore_status_mask |= UARTSR1_PE;
  1107. if (termios->c_iflag & IGNBRK) {
  1108. sport->port.ignore_status_mask |= UARTSR1_FE;
  1109. /*
  1110. * if we're ignoring parity and break indicators,
  1111. * ignore overruns too (for real raw support).
  1112. */
  1113. if (termios->c_iflag & IGNPAR)
  1114. sport->port.ignore_status_mask |= UARTSR1_OR;
  1115. }
  1116. /* update the per-port timeout */
  1117. uart_update_timeout(port, termios->c_cflag, baud);
  1118. /* wait transmit engin complete */
  1119. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1120. barrier();
  1121. /* disable transmit and receive */
  1122. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1123. sport->port.membase + UARTCR2);
  1124. sbr = sport->port.uartclk / (16 * baud);
  1125. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1126. bdh &= ~UARTBDH_SBR_MASK;
  1127. bdh |= (sbr >> 8) & 0x1F;
  1128. cr4 &= ~UARTCR4_BRFA_MASK;
  1129. brfa &= UARTCR4_BRFA_MASK;
  1130. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1131. writeb(bdh, sport->port.membase + UARTBDH);
  1132. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1133. writeb(cr3, sport->port.membase + UARTCR3);
  1134. writeb(cr1, sport->port.membase + UARTCR1);
  1135. writeb(modem, sport->port.membase + UARTMODEM);
  1136. /* restore control register */
  1137. writeb(old_cr2, sport->port.membase + UARTCR2);
  1138. /*
  1139. * If new baud rate is set, we will also need to update the Ring buffer
  1140. * length according to the selected baud rate and restart Rx DMA path.
  1141. */
  1142. if (old) {
  1143. if (sport->lpuart_dma_rx_use) {
  1144. del_timer_sync(&sport->lpuart_timer);
  1145. lpuart_dma_rx_free(&sport->port);
  1146. }
  1147. if (sport->dma_rx_chan && !lpuart_start_rx_dma(sport)) {
  1148. sport->lpuart_dma_rx_use = true;
  1149. rx_dma_timer_init(sport);
  1150. } else {
  1151. sport->lpuart_dma_rx_use = false;
  1152. }
  1153. }
  1154. spin_unlock_irqrestore(&sport->port.lock, flags);
  1155. }
  1156. static void
  1157. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1158. struct ktermios *old)
  1159. {
  1160. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1161. unsigned long flags;
  1162. unsigned long ctrl, old_ctrl, bd, modem;
  1163. unsigned int baud;
  1164. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1165. unsigned int sbr;
  1166. ctrl = old_ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  1167. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1168. modem = lpuart32_read(sport->port.membase + UARTMODIR);
  1169. /*
  1170. * only support CS8 and CS7, and for CS7 must enable PE.
  1171. * supported mode:
  1172. * - (7,e/o,1)
  1173. * - (8,n,1)
  1174. * - (8,m/s,1)
  1175. * - (8,e/o,1)
  1176. */
  1177. while ((termios->c_cflag & CSIZE) != CS8 &&
  1178. (termios->c_cflag & CSIZE) != CS7) {
  1179. termios->c_cflag &= ~CSIZE;
  1180. termios->c_cflag |= old_csize;
  1181. old_csize = CS8;
  1182. }
  1183. if ((termios->c_cflag & CSIZE) == CS8 ||
  1184. (termios->c_cflag & CSIZE) == CS7)
  1185. ctrl = old_ctrl & ~UARTCTRL_M;
  1186. if (termios->c_cflag & CMSPAR) {
  1187. if ((termios->c_cflag & CSIZE) != CS8) {
  1188. termios->c_cflag &= ~CSIZE;
  1189. termios->c_cflag |= CS8;
  1190. }
  1191. ctrl |= UARTCTRL_M;
  1192. }
  1193. if (termios->c_cflag & CRTSCTS) {
  1194. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1195. } else {
  1196. termios->c_cflag &= ~CRTSCTS;
  1197. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1198. }
  1199. if (termios->c_cflag & CSTOPB)
  1200. termios->c_cflag &= ~CSTOPB;
  1201. /* parity must be enabled when CS7 to match 8-bits format */
  1202. if ((termios->c_cflag & CSIZE) == CS7)
  1203. termios->c_cflag |= PARENB;
  1204. if ((termios->c_cflag & PARENB)) {
  1205. if (termios->c_cflag & CMSPAR) {
  1206. ctrl &= ~UARTCTRL_PE;
  1207. ctrl |= UARTCTRL_M;
  1208. } else {
  1209. ctrl |= UARTCR1_PE;
  1210. if ((termios->c_cflag & CSIZE) == CS8)
  1211. ctrl |= UARTCTRL_M;
  1212. if (termios->c_cflag & PARODD)
  1213. ctrl |= UARTCTRL_PT;
  1214. else
  1215. ctrl &= ~UARTCTRL_PT;
  1216. }
  1217. }
  1218. /* ask the core to calculate the divisor */
  1219. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1220. spin_lock_irqsave(&sport->port.lock, flags);
  1221. sport->port.read_status_mask = 0;
  1222. if (termios->c_iflag & INPCK)
  1223. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1224. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1225. sport->port.read_status_mask |= UARTSTAT_FE;
  1226. /* characters to ignore */
  1227. sport->port.ignore_status_mask = 0;
  1228. if (termios->c_iflag & IGNPAR)
  1229. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1230. if (termios->c_iflag & IGNBRK) {
  1231. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1232. /*
  1233. * if we're ignoring parity and break indicators,
  1234. * ignore overruns too (for real raw support).
  1235. */
  1236. if (termios->c_iflag & IGNPAR)
  1237. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1238. }
  1239. /* update the per-port timeout */
  1240. uart_update_timeout(port, termios->c_cflag, baud);
  1241. /* wait transmit engin complete */
  1242. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1243. barrier();
  1244. /* disable transmit and receive */
  1245. lpuart32_write(old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1246. sport->port.membase + UARTCTRL);
  1247. sbr = sport->port.uartclk / (16 * baud);
  1248. bd &= ~UARTBAUD_SBR_MASK;
  1249. bd |= sbr & UARTBAUD_SBR_MASK;
  1250. bd |= UARTBAUD_BOTHEDGE;
  1251. bd &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1252. lpuart32_write(bd, sport->port.membase + UARTBAUD);
  1253. lpuart32_write(modem, sport->port.membase + UARTMODIR);
  1254. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  1255. /* restore control register */
  1256. spin_unlock_irqrestore(&sport->port.lock, flags);
  1257. }
  1258. static const char *lpuart_type(struct uart_port *port)
  1259. {
  1260. return "FSL_LPUART";
  1261. }
  1262. static void lpuart_release_port(struct uart_port *port)
  1263. {
  1264. /* nothing to do */
  1265. }
  1266. static int lpuart_request_port(struct uart_port *port)
  1267. {
  1268. return 0;
  1269. }
  1270. /* configure/autoconfigure the port */
  1271. static void lpuart_config_port(struct uart_port *port, int flags)
  1272. {
  1273. if (flags & UART_CONFIG_TYPE)
  1274. port->type = PORT_LPUART;
  1275. }
  1276. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1277. {
  1278. int ret = 0;
  1279. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1280. ret = -EINVAL;
  1281. if (port->irq != ser->irq)
  1282. ret = -EINVAL;
  1283. if (ser->io_type != UPIO_MEM)
  1284. ret = -EINVAL;
  1285. if (port->uartclk / 16 != ser->baud_base)
  1286. ret = -EINVAL;
  1287. if (port->iobase != ser->port)
  1288. ret = -EINVAL;
  1289. if (ser->hub6 != 0)
  1290. ret = -EINVAL;
  1291. return ret;
  1292. }
  1293. static const struct uart_ops lpuart_pops = {
  1294. .tx_empty = lpuart_tx_empty,
  1295. .set_mctrl = lpuart_set_mctrl,
  1296. .get_mctrl = lpuart_get_mctrl,
  1297. .stop_tx = lpuart_stop_tx,
  1298. .start_tx = lpuart_start_tx,
  1299. .stop_rx = lpuart_stop_rx,
  1300. .break_ctl = lpuart_break_ctl,
  1301. .startup = lpuart_startup,
  1302. .shutdown = lpuart_shutdown,
  1303. .set_termios = lpuart_set_termios,
  1304. .type = lpuart_type,
  1305. .request_port = lpuart_request_port,
  1306. .release_port = lpuart_release_port,
  1307. .config_port = lpuart_config_port,
  1308. .verify_port = lpuart_verify_port,
  1309. .flush_buffer = lpuart_flush_buffer,
  1310. };
  1311. static const struct uart_ops lpuart32_pops = {
  1312. .tx_empty = lpuart32_tx_empty,
  1313. .set_mctrl = lpuart32_set_mctrl,
  1314. .get_mctrl = lpuart32_get_mctrl,
  1315. .stop_tx = lpuart32_stop_tx,
  1316. .start_tx = lpuart32_start_tx,
  1317. .stop_rx = lpuart32_stop_rx,
  1318. .break_ctl = lpuart32_break_ctl,
  1319. .startup = lpuart32_startup,
  1320. .shutdown = lpuart32_shutdown,
  1321. .set_termios = lpuart32_set_termios,
  1322. .type = lpuart_type,
  1323. .request_port = lpuart_request_port,
  1324. .release_port = lpuart_release_port,
  1325. .config_port = lpuart_config_port,
  1326. .verify_port = lpuart_verify_port,
  1327. .flush_buffer = lpuart_flush_buffer,
  1328. };
  1329. static struct lpuart_port *lpuart_ports[UART_NR];
  1330. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1331. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1332. {
  1333. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1334. barrier();
  1335. writeb(ch, port->membase + UARTDR);
  1336. }
  1337. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1338. {
  1339. while (!(lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE))
  1340. barrier();
  1341. lpuart32_write(ch, port->membase + UARTDATA);
  1342. }
  1343. static void
  1344. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1345. {
  1346. struct lpuart_port *sport = lpuart_ports[co->index];
  1347. unsigned char old_cr2, cr2;
  1348. /* first save CR2 and then disable interrupts */
  1349. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1350. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1351. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1352. writeb(cr2, sport->port.membase + UARTCR2);
  1353. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1354. /* wait for transmitter finish complete and restore CR2 */
  1355. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1356. barrier();
  1357. writeb(old_cr2, sport->port.membase + UARTCR2);
  1358. }
  1359. static void
  1360. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1361. {
  1362. struct lpuart_port *sport = lpuart_ports[co->index];
  1363. unsigned long old_cr, cr;
  1364. /* first save CR2 and then disable interrupts */
  1365. cr = old_cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1366. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1367. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1368. lpuart32_write(cr, sport->port.membase + UARTCTRL);
  1369. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1370. /* wait for transmitter finish complete and restore CR2 */
  1371. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1372. barrier();
  1373. lpuart32_write(old_cr, sport->port.membase + UARTCTRL);
  1374. }
  1375. /*
  1376. * if the port was already initialised (eg, by a boot loader),
  1377. * try to determine the current setup.
  1378. */
  1379. static void __init
  1380. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1381. int *parity, int *bits)
  1382. {
  1383. unsigned char cr, bdh, bdl, brfa;
  1384. unsigned int sbr, uartclk, baud_raw;
  1385. cr = readb(sport->port.membase + UARTCR2);
  1386. cr &= UARTCR2_TE | UARTCR2_RE;
  1387. if (!cr)
  1388. return;
  1389. /* ok, the port was enabled */
  1390. cr = readb(sport->port.membase + UARTCR1);
  1391. *parity = 'n';
  1392. if (cr & UARTCR1_PE) {
  1393. if (cr & UARTCR1_PT)
  1394. *parity = 'o';
  1395. else
  1396. *parity = 'e';
  1397. }
  1398. if (cr & UARTCR1_M)
  1399. *bits = 9;
  1400. else
  1401. *bits = 8;
  1402. bdh = readb(sport->port.membase + UARTBDH);
  1403. bdh &= UARTBDH_SBR_MASK;
  1404. bdl = readb(sport->port.membase + UARTBDL);
  1405. sbr = bdh;
  1406. sbr <<= 8;
  1407. sbr |= bdl;
  1408. brfa = readb(sport->port.membase + UARTCR4);
  1409. brfa &= UARTCR4_BRFA_MASK;
  1410. uartclk = clk_get_rate(sport->clk);
  1411. /*
  1412. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1413. */
  1414. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1415. if (*baud != baud_raw)
  1416. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1417. "from %d to %d\n", baud_raw, *baud);
  1418. }
  1419. static void __init
  1420. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1421. int *parity, int *bits)
  1422. {
  1423. unsigned long cr, bd;
  1424. unsigned int sbr, uartclk, baud_raw;
  1425. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1426. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1427. if (!cr)
  1428. return;
  1429. /* ok, the port was enabled */
  1430. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1431. *parity = 'n';
  1432. if (cr & UARTCTRL_PE) {
  1433. if (cr & UARTCTRL_PT)
  1434. *parity = 'o';
  1435. else
  1436. *parity = 'e';
  1437. }
  1438. if (cr & UARTCTRL_M)
  1439. *bits = 9;
  1440. else
  1441. *bits = 8;
  1442. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1443. bd &= UARTBAUD_SBR_MASK;
  1444. sbr = bd;
  1445. uartclk = clk_get_rate(sport->clk);
  1446. /*
  1447. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1448. */
  1449. baud_raw = uartclk / (16 * sbr);
  1450. if (*baud != baud_raw)
  1451. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1452. "from %d to %d\n", baud_raw, *baud);
  1453. }
  1454. static int __init lpuart_console_setup(struct console *co, char *options)
  1455. {
  1456. struct lpuart_port *sport;
  1457. int baud = 115200;
  1458. int bits = 8;
  1459. int parity = 'n';
  1460. int flow = 'n';
  1461. /*
  1462. * check whether an invalid uart number has been specified, and
  1463. * if so, search for the first available port that does have
  1464. * console support.
  1465. */
  1466. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1467. co->index = 0;
  1468. sport = lpuart_ports[co->index];
  1469. if (sport == NULL)
  1470. return -ENODEV;
  1471. if (options)
  1472. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1473. else
  1474. if (sport->lpuart32)
  1475. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1476. else
  1477. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1478. if (sport->lpuart32)
  1479. lpuart32_setup_watermark(sport);
  1480. else
  1481. lpuart_setup_watermark(sport);
  1482. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1483. }
  1484. static struct uart_driver lpuart_reg;
  1485. static struct console lpuart_console = {
  1486. .name = DEV_NAME,
  1487. .write = lpuart_console_write,
  1488. .device = uart_console_device,
  1489. .setup = lpuart_console_setup,
  1490. .flags = CON_PRINTBUFFER,
  1491. .index = -1,
  1492. .data = &lpuart_reg,
  1493. };
  1494. static struct console lpuart32_console = {
  1495. .name = DEV_NAME,
  1496. .write = lpuart32_console_write,
  1497. .device = uart_console_device,
  1498. .setup = lpuart_console_setup,
  1499. .flags = CON_PRINTBUFFER,
  1500. .index = -1,
  1501. .data = &lpuart_reg,
  1502. };
  1503. static void lpuart_early_write(struct console *con, const char *s, unsigned n)
  1504. {
  1505. struct earlycon_device *dev = con->data;
  1506. uart_console_write(&dev->port, s, n, lpuart_console_putchar);
  1507. }
  1508. static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
  1509. {
  1510. struct earlycon_device *dev = con->data;
  1511. uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
  1512. }
  1513. static int __init lpuart_early_console_setup(struct earlycon_device *device,
  1514. const char *opt)
  1515. {
  1516. if (!device->port.membase)
  1517. return -ENODEV;
  1518. device->con->write = lpuart_early_write;
  1519. return 0;
  1520. }
  1521. static int __init lpuart32_early_console_setup(struct earlycon_device *device,
  1522. const char *opt)
  1523. {
  1524. if (!device->port.membase)
  1525. return -ENODEV;
  1526. device->con->write = lpuart32_early_write;
  1527. return 0;
  1528. }
  1529. OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
  1530. OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
  1531. EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
  1532. EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
  1533. #define LPUART_CONSOLE (&lpuart_console)
  1534. #define LPUART32_CONSOLE (&lpuart32_console)
  1535. #else
  1536. #define LPUART_CONSOLE NULL
  1537. #define LPUART32_CONSOLE NULL
  1538. #endif
  1539. static struct uart_driver lpuart_reg = {
  1540. .owner = THIS_MODULE,
  1541. .driver_name = DRIVER_NAME,
  1542. .dev_name = DEV_NAME,
  1543. .nr = ARRAY_SIZE(lpuart_ports),
  1544. .cons = LPUART_CONSOLE,
  1545. };
  1546. static int lpuart_probe(struct platform_device *pdev)
  1547. {
  1548. struct device_node *np = pdev->dev.of_node;
  1549. struct lpuart_port *sport;
  1550. struct resource *res;
  1551. int ret;
  1552. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1553. if (!sport)
  1554. return -ENOMEM;
  1555. pdev->dev.coherent_dma_mask = 0;
  1556. ret = of_alias_get_id(np, "serial");
  1557. if (ret < 0) {
  1558. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1559. return ret;
  1560. }
  1561. if (ret >= ARRAY_SIZE(lpuart_ports)) {
  1562. dev_err(&pdev->dev, "serial%d out of range\n", ret);
  1563. return -EINVAL;
  1564. }
  1565. sport->port.line = ret;
  1566. sport->lpuart32 = of_device_is_compatible(np, "fsl,ls1021a-lpuart");
  1567. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1568. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1569. if (IS_ERR(sport->port.membase))
  1570. return PTR_ERR(sport->port.membase);
  1571. sport->port.mapbase = res->start;
  1572. sport->port.dev = &pdev->dev;
  1573. sport->port.type = PORT_LPUART;
  1574. sport->port.iotype = UPIO_MEM;
  1575. ret = platform_get_irq(pdev, 0);
  1576. if (ret < 0) {
  1577. dev_err(&pdev->dev, "cannot obtain irq\n");
  1578. return ret;
  1579. }
  1580. sport->port.irq = ret;
  1581. if (sport->lpuart32)
  1582. sport->port.ops = &lpuart32_pops;
  1583. else
  1584. sport->port.ops = &lpuart_pops;
  1585. sport->port.flags = UPF_BOOT_AUTOCONF;
  1586. sport->port.rs485_config = lpuart_config_rs485;
  1587. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1588. if (IS_ERR(sport->clk)) {
  1589. ret = PTR_ERR(sport->clk);
  1590. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1591. return ret;
  1592. }
  1593. ret = clk_prepare_enable(sport->clk);
  1594. if (ret) {
  1595. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1596. return ret;
  1597. }
  1598. sport->port.uartclk = clk_get_rate(sport->clk);
  1599. lpuart_ports[sport->port.line] = sport;
  1600. platform_set_drvdata(pdev, &sport->port);
  1601. if (sport->lpuart32)
  1602. lpuart_reg.cons = LPUART32_CONSOLE;
  1603. else
  1604. lpuart_reg.cons = LPUART_CONSOLE;
  1605. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1606. if (ret) {
  1607. clk_disable_unprepare(sport->clk);
  1608. return ret;
  1609. }
  1610. sport->dma_tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  1611. if (!sport->dma_tx_chan)
  1612. dev_info(sport->port.dev, "DMA tx channel request failed, "
  1613. "operating without tx DMA\n");
  1614. sport->dma_rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  1615. if (!sport->dma_rx_chan)
  1616. dev_info(sport->port.dev, "DMA rx channel request failed, "
  1617. "operating without rx DMA\n");
  1618. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time")) {
  1619. sport->port.rs485.flags |= SER_RS485_ENABLED;
  1620. sport->port.rs485.flags |= SER_RS485_RTS_ON_SEND;
  1621. writeb(UARTMODEM_TXRTSE, sport->port.membase + UARTMODEM);
  1622. }
  1623. return 0;
  1624. }
  1625. static int lpuart_remove(struct platform_device *pdev)
  1626. {
  1627. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1628. uart_remove_one_port(&lpuart_reg, &sport->port);
  1629. clk_disable_unprepare(sport->clk);
  1630. if (sport->dma_tx_chan)
  1631. dma_release_channel(sport->dma_tx_chan);
  1632. if (sport->dma_rx_chan)
  1633. dma_release_channel(sport->dma_rx_chan);
  1634. return 0;
  1635. }
  1636. #ifdef CONFIG_PM_SLEEP
  1637. static int lpuart_suspend(struct device *dev)
  1638. {
  1639. struct lpuart_port *sport = dev_get_drvdata(dev);
  1640. unsigned long temp;
  1641. if (sport->lpuart32) {
  1642. /* disable Rx/Tx and interrupts */
  1643. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1644. temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
  1645. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1646. } else {
  1647. /* disable Rx/Tx and interrupts */
  1648. temp = readb(sport->port.membase + UARTCR2);
  1649. temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
  1650. writeb(temp, sport->port.membase + UARTCR2);
  1651. }
  1652. uart_suspend_port(&lpuart_reg, &sport->port);
  1653. if (sport->lpuart_dma_rx_use) {
  1654. /*
  1655. * EDMA driver during suspend will forcefully release any
  1656. * non-idle DMA channels. If port wakeup is enabled or if port
  1657. * is console port or 'no_console_suspend' is set the Rx DMA
  1658. * cannot resume as as expected, hence gracefully release the
  1659. * Rx DMA path before suspend and start Rx DMA path on resume.
  1660. */
  1661. if (sport->port.irq_wake) {
  1662. del_timer_sync(&sport->lpuart_timer);
  1663. lpuart_dma_rx_free(&sport->port);
  1664. }
  1665. /* Disable Rx DMA to use UART port as wakeup source */
  1666. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_RDMAS,
  1667. sport->port.membase + UARTCR5);
  1668. }
  1669. if (sport->lpuart_dma_tx_use) {
  1670. sport->dma_tx_in_progress = false;
  1671. dmaengine_terminate_all(sport->dma_tx_chan);
  1672. }
  1673. if (sport->port.suspended && !sport->port.irq_wake)
  1674. clk_disable_unprepare(sport->clk);
  1675. return 0;
  1676. }
  1677. static int lpuart_resume(struct device *dev)
  1678. {
  1679. struct lpuart_port *sport = dev_get_drvdata(dev);
  1680. unsigned long temp;
  1681. if (sport->port.suspended && !sport->port.irq_wake)
  1682. clk_prepare_enable(sport->clk);
  1683. if (sport->lpuart32) {
  1684. lpuart32_setup_watermark(sport);
  1685. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1686. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE |
  1687. UARTCTRL_TE | UARTCTRL_ILIE);
  1688. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1689. } else {
  1690. lpuart_setup_watermark(sport);
  1691. temp = readb(sport->port.membase + UARTCR2);
  1692. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  1693. writeb(temp, sport->port.membase + UARTCR2);
  1694. }
  1695. if (sport->lpuart_dma_rx_use) {
  1696. if (sport->port.irq_wake) {
  1697. if (!lpuart_start_rx_dma(sport)) {
  1698. sport->lpuart_dma_rx_use = true;
  1699. rx_dma_timer_init(sport);
  1700. } else {
  1701. sport->lpuart_dma_rx_use = false;
  1702. }
  1703. }
  1704. }
  1705. if (sport->dma_tx_chan && !lpuart_dma_tx_request(&sport->port)) {
  1706. init_waitqueue_head(&sport->dma_wait);
  1707. sport->lpuart_dma_tx_use = true;
  1708. writeb(readb(sport->port.membase + UARTCR5) |
  1709. UARTCR5_TDMAS, sport->port.membase + UARTCR5);
  1710. } else {
  1711. sport->lpuart_dma_tx_use = false;
  1712. }
  1713. uart_resume_port(&lpuart_reg, &sport->port);
  1714. return 0;
  1715. }
  1716. #endif
  1717. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1718. static struct platform_driver lpuart_driver = {
  1719. .probe = lpuart_probe,
  1720. .remove = lpuart_remove,
  1721. .driver = {
  1722. .name = "fsl-lpuart",
  1723. .of_match_table = lpuart_dt_ids,
  1724. .pm = &lpuart_pm_ops,
  1725. },
  1726. };
  1727. static int __init lpuart_serial_init(void)
  1728. {
  1729. int ret = uart_register_driver(&lpuart_reg);
  1730. if (ret)
  1731. return ret;
  1732. ret = platform_driver_register(&lpuart_driver);
  1733. if (ret)
  1734. uart_unregister_driver(&lpuart_reg);
  1735. return ret;
  1736. }
  1737. static void __exit lpuart_serial_exit(void)
  1738. {
  1739. platform_driver_unregister(&lpuart_driver);
  1740. uart_unregister_driver(&lpuart_reg);
  1741. }
  1742. module_init(lpuart_serial_init);
  1743. module_exit(lpuart_serial_exit);
  1744. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1745. MODULE_LICENSE("GPL v2");