8250_dw.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/acpi.h>
  27. #include <linux/clk.h>
  28. #include <linux/reset.h>
  29. #include <linux/pm_runtime.h>
  30. #include <asm/byteorder.h>
  31. #include "8250.h"
  32. /* Offsets for the DesignWare specific registers */
  33. #define DW_UART_USR 0x1f /* UART Status Register */
  34. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  35. #define DW_UART_UCV 0xf8 /* UART Component Version */
  36. /* Component Parameter Register bits */
  37. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  38. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  39. #define DW_UART_CPR_THRE_MODE (1 << 5)
  40. #define DW_UART_CPR_SIR_MODE (1 << 6)
  41. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  42. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  43. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  44. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  45. #define DW_UART_CPR_SHADOW (1 << 11)
  46. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  47. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  48. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  49. /* Helper for fifo size calculation */
  50. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  51. struct dw8250_data {
  52. u8 usr_reg;
  53. int line;
  54. int msr_mask_on;
  55. int msr_mask_off;
  56. struct clk *clk;
  57. struct clk *pclk;
  58. struct reset_control *rst;
  59. struct uart_8250_dma dma;
  60. unsigned int skip_autocfg:1;
  61. unsigned int uart_16550_compatible:1;
  62. };
  63. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  64. {
  65. struct dw8250_data *d = p->private_data;
  66. /* Override any modem control signals if needed */
  67. if (offset == UART_MSR) {
  68. value |= d->msr_mask_on;
  69. value &= ~d->msr_mask_off;
  70. }
  71. return value;
  72. }
  73. static void dw8250_force_idle(struct uart_port *p)
  74. {
  75. struct uart_8250_port *up = up_to_u8250p(p);
  76. serial8250_clear_and_reinit_fifos(up);
  77. (void)p->serial_in(p, UART_RX);
  78. }
  79. static void dw8250_check_lcr(struct uart_port *p, int value)
  80. {
  81. void __iomem *offset = p->membase + (UART_LCR << p->regshift);
  82. int tries = 1000;
  83. /* Make sure LCR write wasn't ignored */
  84. while (tries--) {
  85. unsigned int lcr = p->serial_in(p, UART_LCR);
  86. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  87. return;
  88. dw8250_force_idle(p);
  89. #ifdef CONFIG_64BIT
  90. if (p->type == PORT_OCTEON)
  91. __raw_writeq(value & 0xff, offset);
  92. else
  93. #endif
  94. if (p->iotype == UPIO_MEM32)
  95. writel(value, offset);
  96. else if (p->iotype == UPIO_MEM32BE)
  97. iowrite32be(value, offset);
  98. else
  99. writeb(value, offset);
  100. }
  101. /*
  102. * FIXME: this deadlocks if port->lock is already held
  103. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  104. */
  105. }
  106. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  107. {
  108. struct dw8250_data *d = p->private_data;
  109. writeb(value, p->membase + (offset << p->regshift));
  110. if (offset == UART_LCR && !d->uart_16550_compatible)
  111. dw8250_check_lcr(p, value);
  112. }
  113. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  114. {
  115. unsigned int value = readb(p->membase + (offset << p->regshift));
  116. return dw8250_modify_msr(p, offset, value);
  117. }
  118. #ifdef CONFIG_64BIT
  119. static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
  120. {
  121. unsigned int value;
  122. value = (u8)__raw_readq(p->membase + (offset << p->regshift));
  123. return dw8250_modify_msr(p, offset, value);
  124. }
  125. static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
  126. {
  127. struct dw8250_data *d = p->private_data;
  128. value &= 0xff;
  129. __raw_writeq(value, p->membase + (offset << p->regshift));
  130. /* Read back to ensure register write ordering. */
  131. __raw_readq(p->membase + (UART_LCR << p->regshift));
  132. if (offset == UART_LCR && !d->uart_16550_compatible)
  133. dw8250_check_lcr(p, value);
  134. }
  135. #endif /* CONFIG_64BIT */
  136. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  137. {
  138. struct dw8250_data *d = p->private_data;
  139. writel(value, p->membase + (offset << p->regshift));
  140. if (offset == UART_LCR && !d->uart_16550_compatible)
  141. dw8250_check_lcr(p, value);
  142. }
  143. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  144. {
  145. unsigned int value = readl(p->membase + (offset << p->regshift));
  146. return dw8250_modify_msr(p, offset, value);
  147. }
  148. static void dw8250_serial_out32be(struct uart_port *p, int offset, int value)
  149. {
  150. struct dw8250_data *d = p->private_data;
  151. iowrite32be(value, p->membase + (offset << p->regshift));
  152. if (offset == UART_LCR && !d->uart_16550_compatible)
  153. dw8250_check_lcr(p, value);
  154. }
  155. static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset)
  156. {
  157. unsigned int value = ioread32be(p->membase + (offset << p->regshift));
  158. return dw8250_modify_msr(p, offset, value);
  159. }
  160. static int dw8250_handle_irq(struct uart_port *p)
  161. {
  162. struct dw8250_data *d = p->private_data;
  163. unsigned int iir = p->serial_in(p, UART_IIR);
  164. if (serial8250_handle_irq(p, iir))
  165. return 1;
  166. if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  167. /* Clear the USR */
  168. (void)p->serial_in(p, d->usr_reg);
  169. return 1;
  170. }
  171. return 0;
  172. }
  173. static void
  174. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  175. {
  176. if (!state)
  177. pm_runtime_get_sync(port->dev);
  178. serial8250_do_pm(port, state, old);
  179. if (state)
  180. pm_runtime_put_sync_suspend(port->dev);
  181. }
  182. static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
  183. struct ktermios *old)
  184. {
  185. unsigned int baud = tty_termios_baud_rate(termios);
  186. struct dw8250_data *d = p->private_data;
  187. unsigned int rate;
  188. int ret;
  189. if (IS_ERR(d->clk) || !old)
  190. goto out;
  191. clk_disable_unprepare(d->clk);
  192. rate = clk_round_rate(d->clk, baud * 16);
  193. ret = clk_set_rate(d->clk, rate);
  194. clk_prepare_enable(d->clk);
  195. if (!ret)
  196. p->uartclk = rate;
  197. p->status &= ~UPSTAT_AUTOCTS;
  198. if (termios->c_cflag & CRTSCTS)
  199. p->status |= UPSTAT_AUTOCTS;
  200. out:
  201. serial8250_do_set_termios(p, termios, old);
  202. }
  203. /*
  204. * dw8250_fallback_dma_filter will prevent the UART from getting just any free
  205. * channel on platforms that have DMA engines, but don't have any channels
  206. * assigned to the UART.
  207. *
  208. * REVISIT: This is a work around for limitation in the DMA Engine API. Once the
  209. * core problem is fixed, this function is no longer needed.
  210. */
  211. static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param)
  212. {
  213. return false;
  214. }
  215. static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
  216. {
  217. return param == chan->device->dev->parent;
  218. }
  219. static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data)
  220. {
  221. if (p->dev->of_node) {
  222. struct device_node *np = p->dev->of_node;
  223. int id;
  224. /* get index of serial line, if found in DT aliases */
  225. id = of_alias_get_id(np, "serial");
  226. if (id >= 0)
  227. p->line = id;
  228. #ifdef CONFIG_64BIT
  229. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  230. p->serial_in = dw8250_serial_inq;
  231. p->serial_out = dw8250_serial_outq;
  232. p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  233. p->type = PORT_OCTEON;
  234. data->usr_reg = 0x27;
  235. data->skip_autocfg = true;
  236. }
  237. #endif
  238. if (of_device_is_big_endian(p->dev->of_node)) {
  239. p->iotype = UPIO_MEM32BE;
  240. p->serial_in = dw8250_serial_in32be;
  241. p->serial_out = dw8250_serial_out32be;
  242. }
  243. } else if (has_acpi_companion(p->dev)) {
  244. const struct acpi_device_id *id;
  245. id = acpi_match_device(p->dev->driver->acpi_match_table,
  246. p->dev);
  247. if (id && !strcmp(id->id, "APMC0D08")) {
  248. p->iotype = UPIO_MEM32;
  249. p->regshift = 2;
  250. p->serial_in = dw8250_serial_in32;
  251. data->uart_16550_compatible = true;
  252. }
  253. p->set_termios = dw8250_set_termios;
  254. }
  255. /* Platforms with iDMA */
  256. if (platform_get_resource_byname(to_platform_device(p->dev),
  257. IORESOURCE_MEM, "lpss_priv")) {
  258. p->set_termios = dw8250_set_termios;
  259. data->dma.rx_param = p->dev->parent;
  260. data->dma.tx_param = p->dev->parent;
  261. data->dma.fn = dw8250_idma_filter;
  262. }
  263. }
  264. static void dw8250_setup_port(struct uart_port *p)
  265. {
  266. struct uart_8250_port *up = up_to_u8250p(p);
  267. u32 reg;
  268. /*
  269. * If the Component Version Register returns zero, we know that
  270. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  271. */
  272. if (p->iotype == UPIO_MEM32BE)
  273. reg = ioread32be(p->membase + DW_UART_UCV);
  274. else
  275. reg = readl(p->membase + DW_UART_UCV);
  276. if (!reg)
  277. return;
  278. dev_dbg(p->dev, "Designware UART version %c.%c%c\n",
  279. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  280. if (p->iotype == UPIO_MEM32BE)
  281. reg = ioread32be(p->membase + DW_UART_CPR);
  282. else
  283. reg = readl(p->membase + DW_UART_CPR);
  284. if (!reg)
  285. return;
  286. /* Select the type based on fifo */
  287. if (reg & DW_UART_CPR_FIFO_MODE) {
  288. p->type = PORT_16550A;
  289. p->flags |= UPF_FIXED_TYPE;
  290. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  291. up->capabilities = UART_CAP_FIFO;
  292. }
  293. if (reg & DW_UART_CPR_AFCE_MODE)
  294. up->capabilities |= UART_CAP_AFE;
  295. }
  296. static int dw8250_probe(struct platform_device *pdev)
  297. {
  298. struct uart_8250_port uart = {};
  299. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  300. int irq = platform_get_irq(pdev, 0);
  301. struct uart_port *p = &uart.port;
  302. struct device *dev = &pdev->dev;
  303. struct dw8250_data *data;
  304. int err;
  305. u32 val;
  306. if (!regs) {
  307. dev_err(dev, "no registers defined\n");
  308. return -EINVAL;
  309. }
  310. if (irq < 0) {
  311. if (irq != -EPROBE_DEFER)
  312. dev_err(dev, "cannot get irq\n");
  313. return irq;
  314. }
  315. spin_lock_init(&p->lock);
  316. p->mapbase = regs->start;
  317. p->irq = irq;
  318. p->handle_irq = dw8250_handle_irq;
  319. p->pm = dw8250_do_pm;
  320. p->type = PORT_8250;
  321. p->flags = UPF_SHARE_IRQ | UPF_FIXED_PORT;
  322. p->dev = dev;
  323. p->iotype = UPIO_MEM;
  324. p->serial_in = dw8250_serial_in;
  325. p->serial_out = dw8250_serial_out;
  326. p->membase = devm_ioremap(dev, regs->start, resource_size(regs));
  327. if (!p->membase)
  328. return -ENOMEM;
  329. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  330. if (!data)
  331. return -ENOMEM;
  332. data->dma.fn = dw8250_fallback_dma_filter;
  333. data->usr_reg = DW_UART_USR;
  334. p->private_data = data;
  335. data->uart_16550_compatible = device_property_read_bool(dev,
  336. "snps,uart-16550-compatible");
  337. err = device_property_read_u32(dev, "reg-shift", &val);
  338. if (!err)
  339. p->regshift = val;
  340. err = device_property_read_u32(dev, "reg-io-width", &val);
  341. if (!err && val == 4) {
  342. p->iotype = UPIO_MEM32;
  343. p->serial_in = dw8250_serial_in32;
  344. p->serial_out = dw8250_serial_out32;
  345. }
  346. if (device_property_read_bool(dev, "dcd-override")) {
  347. /* Always report DCD as active */
  348. data->msr_mask_on |= UART_MSR_DCD;
  349. data->msr_mask_off |= UART_MSR_DDCD;
  350. }
  351. if (device_property_read_bool(dev, "dsr-override")) {
  352. /* Always report DSR as active */
  353. data->msr_mask_on |= UART_MSR_DSR;
  354. data->msr_mask_off |= UART_MSR_DDSR;
  355. }
  356. if (device_property_read_bool(dev, "cts-override")) {
  357. /* Always report CTS as active */
  358. data->msr_mask_on |= UART_MSR_CTS;
  359. data->msr_mask_off |= UART_MSR_DCTS;
  360. }
  361. if (device_property_read_bool(dev, "ri-override")) {
  362. /* Always report Ring indicator as inactive */
  363. data->msr_mask_off |= UART_MSR_RI;
  364. data->msr_mask_off |= UART_MSR_TERI;
  365. }
  366. /* Always ask for fixed clock rate from a property. */
  367. device_property_read_u32(dev, "clock-frequency", &p->uartclk);
  368. /* If there is separate baudclk, get the rate from it. */
  369. data->clk = devm_clk_get(dev, "baudclk");
  370. if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
  371. data->clk = devm_clk_get(dev, NULL);
  372. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
  373. return -EPROBE_DEFER;
  374. if (!IS_ERR_OR_NULL(data->clk)) {
  375. err = clk_prepare_enable(data->clk);
  376. if (err)
  377. dev_warn(dev, "could not enable optional baudclk: %d\n",
  378. err);
  379. else
  380. p->uartclk = clk_get_rate(data->clk);
  381. }
  382. /* If no clock rate is defined, fail. */
  383. if (!p->uartclk) {
  384. dev_err(dev, "clock rate not defined\n");
  385. err = -EINVAL;
  386. goto err_clk;
  387. }
  388. data->pclk = devm_clk_get(dev, "apb_pclk");
  389. if (IS_ERR(data->pclk) && PTR_ERR(data->pclk) == -EPROBE_DEFER) {
  390. err = -EPROBE_DEFER;
  391. goto err_clk;
  392. }
  393. if (!IS_ERR(data->pclk)) {
  394. err = clk_prepare_enable(data->pclk);
  395. if (err) {
  396. dev_err(dev, "could not enable apb_pclk\n");
  397. goto err_clk;
  398. }
  399. }
  400. data->rst = devm_reset_control_get_optional(dev, NULL);
  401. if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
  402. err = -EPROBE_DEFER;
  403. goto err_pclk;
  404. }
  405. if (!IS_ERR(data->rst))
  406. reset_control_deassert(data->rst);
  407. dw8250_quirks(p, data);
  408. /* If the Busy Functionality is not implemented, don't handle it */
  409. if (data->uart_16550_compatible)
  410. p->handle_irq = NULL;
  411. if (!data->skip_autocfg)
  412. dw8250_setup_port(p);
  413. /* If we have a valid fifosize, try hooking up DMA */
  414. if (p->fifosize) {
  415. data->dma.rxconf.src_maxburst = p->fifosize / 4;
  416. data->dma.txconf.dst_maxburst = p->fifosize / 4;
  417. uart.dma = &data->dma;
  418. }
  419. data->line = serial8250_register_8250_port(&uart);
  420. if (data->line < 0) {
  421. err = data->line;
  422. goto err_reset;
  423. }
  424. platform_set_drvdata(pdev, data);
  425. pm_runtime_set_active(dev);
  426. pm_runtime_enable(dev);
  427. return 0;
  428. err_reset:
  429. if (!IS_ERR(data->rst))
  430. reset_control_assert(data->rst);
  431. err_pclk:
  432. if (!IS_ERR(data->pclk))
  433. clk_disable_unprepare(data->pclk);
  434. err_clk:
  435. if (!IS_ERR(data->clk))
  436. clk_disable_unprepare(data->clk);
  437. return err;
  438. }
  439. static int dw8250_remove(struct platform_device *pdev)
  440. {
  441. struct dw8250_data *data = platform_get_drvdata(pdev);
  442. pm_runtime_get_sync(&pdev->dev);
  443. serial8250_unregister_port(data->line);
  444. if (!IS_ERR(data->rst))
  445. reset_control_assert(data->rst);
  446. if (!IS_ERR(data->pclk))
  447. clk_disable_unprepare(data->pclk);
  448. if (!IS_ERR(data->clk))
  449. clk_disable_unprepare(data->clk);
  450. pm_runtime_disable(&pdev->dev);
  451. pm_runtime_put_noidle(&pdev->dev);
  452. return 0;
  453. }
  454. #ifdef CONFIG_PM_SLEEP
  455. static int dw8250_suspend(struct device *dev)
  456. {
  457. struct dw8250_data *data = dev_get_drvdata(dev);
  458. serial8250_suspend_port(data->line);
  459. return 0;
  460. }
  461. static int dw8250_resume(struct device *dev)
  462. {
  463. struct dw8250_data *data = dev_get_drvdata(dev);
  464. serial8250_resume_port(data->line);
  465. return 0;
  466. }
  467. #endif /* CONFIG_PM_SLEEP */
  468. #ifdef CONFIG_PM
  469. static int dw8250_runtime_suspend(struct device *dev)
  470. {
  471. struct dw8250_data *data = dev_get_drvdata(dev);
  472. if (!IS_ERR(data->clk))
  473. clk_disable_unprepare(data->clk);
  474. if (!IS_ERR(data->pclk))
  475. clk_disable_unprepare(data->pclk);
  476. return 0;
  477. }
  478. static int dw8250_runtime_resume(struct device *dev)
  479. {
  480. struct dw8250_data *data = dev_get_drvdata(dev);
  481. if (!IS_ERR(data->pclk))
  482. clk_prepare_enable(data->pclk);
  483. if (!IS_ERR(data->clk))
  484. clk_prepare_enable(data->clk);
  485. return 0;
  486. }
  487. #endif
  488. static const struct dev_pm_ops dw8250_pm_ops = {
  489. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  490. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  491. };
  492. static const struct of_device_id dw8250_of_match[] = {
  493. { .compatible = "snps,dw-apb-uart" },
  494. { .compatible = "cavium,octeon-3860-uart" },
  495. { /* Sentinel */ }
  496. };
  497. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  498. static const struct acpi_device_id dw8250_acpi_match[] = {
  499. { "INT33C4", 0 },
  500. { "INT33C5", 0 },
  501. { "INT3434", 0 },
  502. { "INT3435", 0 },
  503. { "80860F0A", 0 },
  504. { "8086228A", 0 },
  505. { "APMC0D08", 0},
  506. { "AMD0020", 0 },
  507. { "AMDI0020", 0 },
  508. { "HISI0031", 0 },
  509. { },
  510. };
  511. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  512. static struct platform_driver dw8250_platform_driver = {
  513. .driver = {
  514. .name = "dw-apb-uart",
  515. .pm = &dw8250_pm_ops,
  516. .of_match_table = dw8250_of_match,
  517. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  518. },
  519. .probe = dw8250_probe,
  520. .remove = dw8250_remove,
  521. };
  522. module_platform_driver(dw8250_platform_driver);
  523. MODULE_AUTHOR("Jamie Iles");
  524. MODULE_LICENSE("GPL");
  525. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
  526. MODULE_ALIAS("platform:dw-apb-uart");