cxl.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <linux/fs.h>
  20. #include <asm/cputable.h>
  21. #include <asm/mmu.h>
  22. #include <asm/reg.h>
  23. #include <misc/cxl-base.h>
  24. #include <misc/cxl.h>
  25. #include <uapi/misc/cxl.h>
  26. extern uint cxl_verbose;
  27. #define CXL_TIMEOUT 5
  28. /*
  29. * Bump version each time a user API change is made, whether it is
  30. * backwards compatible ot not.
  31. */
  32. #define CXL_API_VERSION 3
  33. #define CXL_API_VERSION_COMPATIBLE 1
  34. /*
  35. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  36. *
  37. * At the end of the day, I'm not married to using typedef here, but it might
  38. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  39. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  40. *
  41. * I'm quite happy if these are changed back to #defines before upstreaming, it
  42. * should be little more than a regexp search+replace operation in this file.
  43. */
  44. typedef struct {
  45. const int x;
  46. } cxl_p1_reg_t;
  47. typedef struct {
  48. const int x;
  49. } cxl_p1n_reg_t;
  50. typedef struct {
  51. const int x;
  52. } cxl_p2n_reg_t;
  53. #define cxl_reg_off(reg) \
  54. (reg.x)
  55. /* Memory maps. Ref CXL Appendix A */
  56. /* PSL Privilege 1 Memory Map */
  57. /* Configuration and Control area */
  58. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  59. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  60. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  61. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  62. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  63. /* Downloading */
  64. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  65. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  66. /* PSL Lookaside Buffer Management Area */
  67. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  68. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  69. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  70. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  71. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  72. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  73. /* 0x00C0:7EFF Implementation dependent area */
  74. /* PSL registers */
  75. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  76. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  77. static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
  78. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  79. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  80. static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
  81. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  82. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  83. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  84. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  85. /* XSL registers (Mellanox CX4) */
  86. static const cxl_p1_reg_t CXL_XSL_Timebase = {0x0100};
  87. static const cxl_p1_reg_t CXL_XSL_TB_CTLSTAT = {0x0108};
  88. static const cxl_p1_reg_t CXL_XSL_FEC = {0x0158};
  89. static const cxl_p1_reg_t CXL_XSL_DSNCTL = {0x0168};
  90. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  91. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  92. /* PSL Slice Privilege 1 Memory Map */
  93. /* Configuration Area */
  94. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  95. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  96. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  97. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  98. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  99. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  100. /* Memory Management and Lookaside Buffer Management */
  101. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  102. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  103. /* Pointer Area */
  104. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  105. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  106. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  107. /* Control Area */
  108. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  109. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  110. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  111. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  112. /* 0xC0:FF Implementation Dependent Area */
  113. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  114. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  115. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  116. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  117. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  118. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  119. /* PSL Slice Privilege 2 Memory Map */
  120. /* Configuration and Control Area */
  121. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  122. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  123. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  124. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  125. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  126. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  127. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  128. /* Segment Lookaside Buffer Management */
  129. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  130. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  131. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  132. /* Interrupt Registers */
  133. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  134. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  135. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  136. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  137. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  138. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  139. /* AFU Registers */
  140. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  141. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  142. /* Work Element Descriptor */
  143. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  144. /* 0x0C0:FFF Implementation Dependent Area */
  145. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  146. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  147. #define CXL_PSL_SPAP_Size_Shift 4
  148. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  149. /****** CXL_PSL_Control ****************************************************/
  150. #define CXL_PSL_Control_tb (0x1ull << (63-63))
  151. #define CXL_PSL_Control_Fr (0x1ull << (63-31))
  152. #define CXL_PSL_Control_Fs_MASK (0x3ull << (63-29))
  153. #define CXL_PSL_Control_Fs_Complete (0x3ull << (63-29))
  154. /****** CXL_PSL_DLCNTL *****************************************************/
  155. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  156. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  157. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  158. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  159. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  160. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  161. /****** CXL_PSL_SR_An ******************************************************/
  162. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  163. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  164. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  165. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  166. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  167. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  168. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  169. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  170. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  171. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  172. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  173. /****** CXL_PSL_ID_An ****************************************************/
  174. #define CXL_PSL_ID_An_F (1ull << (63-31))
  175. #define CXL_PSL_ID_An_L (1ull << (63-30))
  176. /****** CXL_PSL_SERR_An ****************************************************/
  177. #define CXL_PSL_SERR_An_afuto (1ull << (63-0))
  178. #define CXL_PSL_SERR_An_afudis (1ull << (63-1))
  179. #define CXL_PSL_SERR_An_afuov (1ull << (63-2))
  180. #define CXL_PSL_SERR_An_badsrc (1ull << (63-3))
  181. #define CXL_PSL_SERR_An_badctx (1ull << (63-4))
  182. #define CXL_PSL_SERR_An_llcmdis (1ull << (63-5))
  183. #define CXL_PSL_SERR_An_llcmdto (1ull << (63-6))
  184. #define CXL_PSL_SERR_An_afupar (1ull << (63-7))
  185. #define CXL_PSL_SERR_An_afudup (1ull << (63-8))
  186. #define CXL_PSL_SERR_An_AE (1ull << (63-30))
  187. /****** CXL_PSL_SCNTL_An ****************************************************/
  188. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  189. /* Programming Modes: */
  190. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  191. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  192. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  193. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  194. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  195. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  196. /* Purge Status (ro) */
  197. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  198. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  199. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  200. /* Purge */
  201. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  202. /* Suspend Status (ro) */
  203. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  204. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  205. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  206. /* Suspend Control */
  207. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  208. /* AFU Slice Enable Status (ro) */
  209. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  210. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  211. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  212. /* AFU Slice Enable */
  213. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  214. /* AFU Slice Reset status (ro) */
  215. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  216. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  217. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  218. /* AFU Slice Reset */
  219. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  220. /****** CXL_SSTP0/1_An ******************************************************/
  221. /* These top bits are for the segment that CONTAINS the segment table */
  222. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  223. #define CXL_SSTP0_An_KS (1ull << (63-2))
  224. #define CXL_SSTP0_An_KP (1ull << (63-3))
  225. #define CXL_SSTP0_An_N (1ull << (63-4))
  226. #define CXL_SSTP0_An_L (1ull << (63-5))
  227. #define CXL_SSTP0_An_C (1ull << (63-6))
  228. #define CXL_SSTP0_An_TA (1ull << (63-7))
  229. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  230. /* And finally, the virtual address & size of the segment table: */
  231. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  232. #define CXL_SSTP0_An_SegTableSize_MASK \
  233. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  234. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  235. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  236. #define CXL_SSTP1_An_V (1ull << (63-63))
  237. /****** CXL_PSL_SLBIE_[An] **************************************************/
  238. /* write: */
  239. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  240. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  241. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  242. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  243. /* read: */
  244. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  245. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  246. /****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
  247. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  248. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
  249. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  250. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  251. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  252. /****** CXL_PSL_AFUSEL ******************************************************/
  253. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  254. /****** CXL_PSL_DSISR_An ****************************************************/
  255. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  256. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  257. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  258. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  259. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  260. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  261. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  262. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  263. #define CXL_PSL_DSISR_PENDING (CXL_PSL_DSISR_TRANS | CXL_PSL_DSISR_An_PE | CXL_PSL_DSISR_An_AE | CXL_PSL_DSISR_An_OC)
  264. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  265. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  266. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  267. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  268. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  269. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  270. /****** CXL_PSL_TFC_An ******************************************************/
  271. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  272. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  273. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  274. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  275. /* cxl_process_element->software_status */
  276. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  277. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  278. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  279. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  280. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  281. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  282. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  283. * of the hang pulse frequency.
  284. */
  285. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  286. /* SPA->sw_command_status */
  287. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  288. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  289. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  290. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  291. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  292. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  293. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  294. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  295. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  296. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  297. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  298. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  299. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  300. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  301. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  302. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  303. #define CXL_MAX_SLICES 4
  304. #define MAX_AFU_MMIO_REGS 3
  305. #define CXL_MODE_TIME_SLICED 0x4
  306. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  307. #define CXL_DEV_MINORS 13 /* 1 control + 4 AFUs * 3 (dedicated/master/shared) */
  308. #define CXL_CARD_MINOR(adapter) (adapter->adapter_num * CXL_DEV_MINORS)
  309. #define CXL_DEVT_ADAPTER(dev) (MINOR(dev) / CXL_DEV_MINORS)
  310. enum cxl_context_status {
  311. CLOSED,
  312. OPENED,
  313. STARTED
  314. };
  315. enum prefault_modes {
  316. CXL_PREFAULT_NONE,
  317. CXL_PREFAULT_WED,
  318. CXL_PREFAULT_ALL,
  319. };
  320. enum cxl_attrs {
  321. CXL_ADAPTER_ATTRS,
  322. CXL_AFU_MASTER_ATTRS,
  323. CXL_AFU_ATTRS,
  324. };
  325. struct cxl_sste {
  326. __be64 esid_data;
  327. __be64 vsid_data;
  328. };
  329. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  330. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  331. struct cxl_afu_native {
  332. void __iomem *p1n_mmio;
  333. void __iomem *afu_desc_mmio;
  334. irq_hw_number_t psl_hwirq;
  335. unsigned int psl_virq;
  336. struct mutex spa_mutex;
  337. /*
  338. * Only the first part of the SPA is used for the process element
  339. * linked list. The only other part that software needs to worry about
  340. * is sw_command_status, which we store a separate pointer to.
  341. * Everything else in the SPA is only used by hardware
  342. */
  343. struct cxl_process_element *spa;
  344. __be64 *sw_command_status;
  345. unsigned int spa_size;
  346. int spa_order;
  347. int spa_max_procs;
  348. u64 pp_offset;
  349. };
  350. struct cxl_afu_guest {
  351. struct cxl_afu *parent;
  352. u64 handle;
  353. phys_addr_t p2n_phys;
  354. u64 p2n_size;
  355. int max_ints;
  356. bool handle_err;
  357. struct delayed_work work_err;
  358. int previous_state;
  359. };
  360. struct cxl_afu {
  361. struct cxl_afu_native *native;
  362. struct cxl_afu_guest *guest;
  363. irq_hw_number_t serr_hwirq;
  364. unsigned int serr_virq;
  365. char *psl_irq_name;
  366. char *err_irq_name;
  367. void __iomem *p2n_mmio;
  368. phys_addr_t psn_phys;
  369. u64 pp_size;
  370. struct cxl *adapter;
  371. struct device dev;
  372. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  373. struct device *chardev_s, *chardev_m, *chardev_d;
  374. struct idr contexts_idr;
  375. struct dentry *debugfs;
  376. struct mutex contexts_lock;
  377. spinlock_t afu_cntl_lock;
  378. /* -1: AFU deconfigured/locked, >= 0: number of readers */
  379. atomic_t configured_state;
  380. /* AFU error buffer fields and bin attribute for sysfs */
  381. u64 eb_len, eb_offset;
  382. struct bin_attribute attr_eb;
  383. /* pointer to the vphb */
  384. struct pci_controller *phb;
  385. int pp_irqs;
  386. int irqs_max;
  387. int num_procs;
  388. int max_procs_virtualised;
  389. int slice;
  390. int modes_supported;
  391. int current_mode;
  392. int crs_num;
  393. u64 crs_len;
  394. u64 crs_offset;
  395. struct list_head crs;
  396. enum prefault_modes prefault_mode;
  397. bool psa;
  398. bool pp_psa;
  399. bool enabled;
  400. };
  401. struct cxl_irq_name {
  402. struct list_head list;
  403. char *name;
  404. };
  405. struct irq_avail {
  406. irq_hw_number_t offset;
  407. irq_hw_number_t range;
  408. unsigned long *bitmap;
  409. };
  410. /*
  411. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  412. * of these per AFU. If in AFU directed there can be lots of these.
  413. */
  414. struct cxl_context {
  415. struct cxl_afu *afu;
  416. /* Problem state MMIO */
  417. phys_addr_t psn_phys;
  418. u64 psn_size;
  419. /* Used to unmap any mmaps when force detaching */
  420. struct address_space *mapping;
  421. struct mutex mapping_lock;
  422. struct page *ff_page;
  423. bool mmio_err_ff;
  424. bool kernelapi;
  425. spinlock_t sste_lock; /* Protects segment table entries */
  426. struct cxl_sste *sstp;
  427. u64 sstp0, sstp1;
  428. unsigned int sst_size, sst_lru;
  429. wait_queue_head_t wq;
  430. /* pid of the group leader associated with the pid */
  431. struct pid *glpid;
  432. /* use mm context associated with this pid for ds faults */
  433. struct pid *pid;
  434. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  435. /* Only used in PR mode */
  436. u64 process_token;
  437. /* driver private data */
  438. void *priv;
  439. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  440. struct cxl_irq_ranges irqs;
  441. struct list_head irq_names;
  442. u64 fault_addr;
  443. u64 fault_dsisr;
  444. u64 afu_err;
  445. /*
  446. * This status and it's lock pretects start and detach context
  447. * from racing. It also prevents detach from racing with
  448. * itself
  449. */
  450. enum cxl_context_status status;
  451. struct mutex status_mutex;
  452. /* XXX: Is it possible to need multiple work items at once? */
  453. struct work_struct fault_work;
  454. u64 dsisr;
  455. u64 dar;
  456. struct cxl_process_element *elem;
  457. /*
  458. * pe is the process element handle, assigned by this driver when the
  459. * context is initialized.
  460. *
  461. * external_pe is the PE shown outside of cxl.
  462. * On bare-metal, pe=external_pe, because we decide what the handle is.
  463. * In a guest, we only find out about the pe used by pHyp when the
  464. * context is attached, and that's the value we want to report outside
  465. * of cxl.
  466. */
  467. int pe;
  468. int external_pe;
  469. u32 irq_count;
  470. bool pe_inserted;
  471. bool master;
  472. bool kernel;
  473. bool real_mode;
  474. bool pending_irq;
  475. bool pending_fault;
  476. bool pending_afu_err;
  477. /* Used by AFU drivers for driver specific event delivery */
  478. struct cxl_afu_driver_ops *afu_driver_ops;
  479. atomic_t afu_driver_events;
  480. struct rcu_head rcu;
  481. /*
  482. * Only used when more interrupts are allocated via
  483. * pci_enable_msix_range than are supported in the default context, to
  484. * use additional contexts to overcome the limitation. i.e. Mellanox
  485. * CX4 only:
  486. */
  487. struct list_head extra_irq_contexts;
  488. };
  489. struct cxl_service_layer_ops {
  490. int (*adapter_regs_init)(struct cxl *adapter, struct pci_dev *dev);
  491. int (*afu_regs_init)(struct cxl_afu *afu);
  492. int (*register_serr_irq)(struct cxl_afu *afu);
  493. void (*release_serr_irq)(struct cxl_afu *afu);
  494. void (*debugfs_add_adapter_sl_regs)(struct cxl *adapter, struct dentry *dir);
  495. void (*debugfs_add_afu_sl_regs)(struct cxl_afu *afu, struct dentry *dir);
  496. void (*psl_irq_dump_registers)(struct cxl_context *ctx);
  497. void (*err_irq_dump_registers)(struct cxl *adapter);
  498. void (*debugfs_stop_trace)(struct cxl *adapter);
  499. void (*write_timebase_ctrl)(struct cxl *adapter);
  500. u64 (*timebase_read)(struct cxl *adapter);
  501. int capi_mode;
  502. bool needs_reset_before_disable;
  503. };
  504. struct cxl_native {
  505. u64 afu_desc_off;
  506. u64 afu_desc_size;
  507. void __iomem *p1_mmio;
  508. void __iomem *p2_mmio;
  509. irq_hw_number_t err_hwirq;
  510. unsigned int err_virq;
  511. u64 ps_off;
  512. const struct cxl_service_layer_ops *sl_ops;
  513. };
  514. struct cxl_guest {
  515. struct platform_device *pdev;
  516. int irq_nranges;
  517. struct cdev cdev;
  518. irq_hw_number_t irq_base_offset;
  519. struct irq_avail *irq_avail;
  520. spinlock_t irq_alloc_lock;
  521. u64 handle;
  522. char *status;
  523. u16 vendor;
  524. u16 device;
  525. u16 subsystem_vendor;
  526. u16 subsystem;
  527. };
  528. struct cxl {
  529. struct cxl_native *native;
  530. struct cxl_guest *guest;
  531. spinlock_t afu_list_lock;
  532. struct cxl_afu *afu[CXL_MAX_SLICES];
  533. struct device dev;
  534. struct dentry *trace;
  535. struct dentry *psl_err_chk;
  536. struct dentry *debugfs;
  537. char *irq_name;
  538. struct bin_attribute cxl_attr;
  539. int adapter_num;
  540. int user_irqs;
  541. int min_pe;
  542. u64 ps_size;
  543. u16 psl_rev;
  544. u16 base_image;
  545. u8 vsec_status;
  546. u8 caia_major;
  547. u8 caia_minor;
  548. u8 slices;
  549. bool user_image_loaded;
  550. bool perst_loads_image;
  551. bool perst_select_user;
  552. bool perst_same_image;
  553. bool psl_timebase_synced;
  554. /*
  555. * number of contexts mapped on to this card. Possible values are:
  556. * >0: Number of contexts mapped and new one can be mapped.
  557. * 0: No active contexts and new ones can be mapped.
  558. * -1: No contexts mapped and new ones cannot be mapped.
  559. */
  560. atomic_t contexts_num;
  561. };
  562. int cxl_pci_alloc_one_irq(struct cxl *adapter);
  563. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
  564. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  565. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  566. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  567. int cxl_update_image_control(struct cxl *adapter);
  568. int cxl_pci_reset(struct cxl *adapter);
  569. void cxl_pci_release_afu(struct device *dev);
  570. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  571. /* common == phyp + powernv */
  572. struct cxl_process_element_common {
  573. __be32 tid;
  574. __be32 pid;
  575. __be64 csrp;
  576. __be64 aurp0;
  577. __be64 aurp1;
  578. __be64 sstp0;
  579. __be64 sstp1;
  580. __be64 amr;
  581. u8 reserved3[4];
  582. __be64 wed;
  583. } __packed;
  584. /* just powernv */
  585. struct cxl_process_element {
  586. __be64 sr;
  587. __be64 SPOffset;
  588. __be64 sdr;
  589. __be64 haurp;
  590. __be32 ctxtime;
  591. __be16 ivte_offsets[4];
  592. __be16 ivte_ranges[4];
  593. __be32 lpid;
  594. struct cxl_process_element_common common;
  595. __be32 software_state;
  596. } __packed;
  597. static inline bool cxl_adapter_link_ok(struct cxl *cxl, struct cxl_afu *afu)
  598. {
  599. struct pci_dev *pdev;
  600. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  601. pdev = to_pci_dev(cxl->dev.parent);
  602. return !pci_channel_offline(pdev);
  603. }
  604. return true;
  605. }
  606. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  607. {
  608. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  609. return cxl->native->p1_mmio + cxl_reg_off(reg);
  610. }
  611. static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
  612. {
  613. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  614. out_be64(_cxl_p1_addr(cxl, reg), val);
  615. }
  616. static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
  617. {
  618. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  619. return in_be64(_cxl_p1_addr(cxl, reg));
  620. else
  621. return ~0ULL;
  622. }
  623. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  624. {
  625. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  626. return afu->native->p1n_mmio + cxl_reg_off(reg);
  627. }
  628. static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
  629. {
  630. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  631. out_be64(_cxl_p1n_addr(afu, reg), val);
  632. }
  633. static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  634. {
  635. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  636. return in_be64(_cxl_p1n_addr(afu, reg));
  637. else
  638. return ~0ULL;
  639. }
  640. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  641. {
  642. return afu->p2n_mmio + cxl_reg_off(reg);
  643. }
  644. static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
  645. {
  646. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  647. out_be64(_cxl_p2n_addr(afu, reg), val);
  648. }
  649. static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  650. {
  651. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  652. return in_be64(_cxl_p2n_addr(afu, reg));
  653. else
  654. return ~0ULL;
  655. }
  656. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  657. loff_t off, size_t count);
  658. /* Internal functions wrapped in cxl_base to allow PHB to call them */
  659. bool _cxl_pci_associate_default_context(struct pci_dev *dev, struct cxl_afu *afu);
  660. void _cxl_pci_disable_device(struct pci_dev *dev);
  661. int _cxl_next_msi_hwirq(struct pci_dev *pdev, struct cxl_context **ctx, int *afu_irq);
  662. int _cxl_cx4_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type);
  663. void _cxl_cx4_teardown_msi_irqs(struct pci_dev *pdev);
  664. struct cxl_calls {
  665. void (*cxl_slbia)(struct mm_struct *mm);
  666. bool (*cxl_pci_associate_default_context)(struct pci_dev *dev, struct cxl_afu *afu);
  667. void (*cxl_pci_disable_device)(struct pci_dev *dev);
  668. int (*cxl_next_msi_hwirq)(struct pci_dev *pdev, struct cxl_context **ctx, int *afu_irq);
  669. int (*cxl_cx4_setup_msi_irqs)(struct pci_dev *pdev, int nvec, int type);
  670. void (*cxl_cx4_teardown_msi_irqs)(struct pci_dev *pdev);
  671. struct module *owner;
  672. };
  673. int register_cxl_calls(struct cxl_calls *calls);
  674. void unregister_cxl_calls(struct cxl_calls *calls);
  675. int cxl_update_properties(struct device_node *dn, struct property *new_prop);
  676. void cxl_remove_adapter_nr(struct cxl *adapter);
  677. int cxl_alloc_spa(struct cxl_afu *afu);
  678. void cxl_release_spa(struct cxl_afu *afu);
  679. dev_t cxl_get_dev(void);
  680. int cxl_file_init(void);
  681. void cxl_file_exit(void);
  682. int cxl_register_adapter(struct cxl *adapter);
  683. int cxl_register_afu(struct cxl_afu *afu);
  684. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  685. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  686. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  687. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  688. void cxl_context_detach_all(struct cxl_afu *afu);
  689. void cxl_context_free(struct cxl_context *ctx);
  690. void cxl_context_detach(struct cxl_context *ctx);
  691. int cxl_sysfs_adapter_add(struct cxl *adapter);
  692. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  693. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  694. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  695. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  696. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  697. struct cxl *cxl_alloc_adapter(void);
  698. struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
  699. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  700. int cxl_native_register_psl_irq(struct cxl_afu *afu);
  701. void cxl_native_release_psl_irq(struct cxl_afu *afu);
  702. int cxl_native_register_psl_err_irq(struct cxl *adapter);
  703. void cxl_native_release_psl_err_irq(struct cxl *adapter);
  704. int cxl_native_register_serr_irq(struct cxl_afu *afu);
  705. void cxl_native_release_serr_irq(struct cxl_afu *afu);
  706. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  707. void afu_release_irqs(struct cxl_context *ctx, void *cookie);
  708. void afu_irq_name_free(struct cxl_context *ctx);
  709. int cxl_debugfs_init(void);
  710. void cxl_debugfs_exit(void);
  711. int cxl_debugfs_adapter_add(struct cxl *adapter);
  712. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  713. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  714. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  715. void cxl_handle_fault(struct work_struct *work);
  716. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  717. struct cxl *get_cxl_adapter(int num);
  718. int cxl_alloc_sst(struct cxl_context *ctx);
  719. void cxl_dump_debug_buffer(void *addr, size_t size);
  720. void init_cxl_native(void);
  721. struct cxl_context *cxl_context_alloc(void);
  722. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
  723. struct address_space *mapping);
  724. void cxl_context_free(struct cxl_context *ctx);
  725. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  726. unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
  727. irq_handler_t handler, void *cookie, const char *name);
  728. void cxl_unmap_irq(unsigned int virq, void *cookie);
  729. int __detach_context(struct cxl_context *ctx);
  730. /*
  731. * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
  732. * in PAPR.
  733. * A word about endianness: a pointer to this structure is passed when
  734. * calling the hcall. However, it is not a block of memory filled up by
  735. * the hypervisor. The return values are found in registers, and copied
  736. * one by one when returning from the hcall. See the end of the call to
  737. * plpar_hcall9() in hvCall.S
  738. * As a consequence:
  739. * - we don't need to do any endianness conversion
  740. * - the pid and tid are an exception. They are 32-bit values returned in
  741. * the same 64-bit register. So we do need to worry about byte ordering.
  742. */
  743. struct cxl_irq_info {
  744. u64 dsisr;
  745. u64 dar;
  746. u64 dsr;
  747. #ifndef CONFIG_CPU_LITTLE_ENDIAN
  748. u32 pid;
  749. u32 tid;
  750. #else
  751. u32 tid;
  752. u32 pid;
  753. #endif
  754. u64 afu_err;
  755. u64 errstat;
  756. u64 proc_handle;
  757. u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
  758. };
  759. void cxl_assign_psn_space(struct cxl_context *ctx);
  760. irqreturn_t cxl_irq(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
  761. int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
  762. void *cookie, irq_hw_number_t *dest_hwirq,
  763. unsigned int *dest_virq, const char *name);
  764. int cxl_check_error(struct cxl_afu *afu);
  765. int cxl_afu_slbia(struct cxl_afu *afu);
  766. int cxl_tlb_slb_invalidate(struct cxl *adapter);
  767. int cxl_data_cache_flush(struct cxl *adapter);
  768. int cxl_afu_disable(struct cxl_afu *afu);
  769. int cxl_psl_purge(struct cxl_afu *afu);
  770. void cxl_debugfs_add_adapter_psl_regs(struct cxl *adapter, struct dentry *dir);
  771. void cxl_debugfs_add_adapter_xsl_regs(struct cxl *adapter, struct dentry *dir);
  772. void cxl_debugfs_add_afu_psl_regs(struct cxl_afu *afu, struct dentry *dir);
  773. void cxl_native_psl_irq_dump_regs(struct cxl_context *ctx);
  774. void cxl_native_err_irq_dump_regs(struct cxl *adapter);
  775. void cxl_stop_trace(struct cxl *cxl);
  776. int cxl_pci_vphb_add(struct cxl_afu *afu);
  777. void cxl_pci_vphb_remove(struct cxl_afu *afu);
  778. extern struct pci_driver cxl_pci_driver;
  779. extern struct platform_driver cxl_of_driver;
  780. int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
  781. int afu_open(struct inode *inode, struct file *file);
  782. int afu_release(struct inode *inode, struct file *file);
  783. long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  784. int afu_mmap(struct file *file, struct vm_area_struct *vm);
  785. unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
  786. ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
  787. extern const struct file_operations afu_fops;
  788. struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
  789. void cxl_guest_remove_adapter(struct cxl *adapter);
  790. int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
  791. int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
  792. ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  793. ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
  794. int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
  795. void cxl_guest_remove_afu(struct cxl_afu *afu);
  796. int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
  797. int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
  798. int cxl_guest_add_chardev(struct cxl *adapter);
  799. void cxl_guest_remove_chardev(struct cxl *adapter);
  800. void cxl_guest_reload_module(struct cxl *adapter);
  801. int cxl_of_probe(struct platform_device *pdev);
  802. struct cxl_backend_ops {
  803. struct module *module;
  804. int (*adapter_reset)(struct cxl *adapter);
  805. int (*alloc_one_irq)(struct cxl *adapter);
  806. void (*release_one_irq)(struct cxl *adapter, int hwirq);
  807. int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
  808. struct cxl *adapter, unsigned int num);
  809. void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
  810. struct cxl *adapter);
  811. int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
  812. unsigned int virq);
  813. irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
  814. u64 dsisr, u64 errstat);
  815. irqreturn_t (*psl_interrupt)(int irq, void *data);
  816. int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  817. void (*irq_wait)(struct cxl_context *ctx);
  818. int (*attach_process)(struct cxl_context *ctx, bool kernel,
  819. u64 wed, u64 amr);
  820. int (*detach_process)(struct cxl_context *ctx);
  821. void (*update_ivtes)(struct cxl_context *ctx);
  822. bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
  823. bool (*link_ok)(struct cxl *cxl, struct cxl_afu *afu);
  824. void (*release_afu)(struct device *dev);
  825. ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
  826. loff_t off, size_t count);
  827. int (*afu_check_and_enable)(struct cxl_afu *afu);
  828. int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
  829. int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
  830. int (*afu_reset)(struct cxl_afu *afu);
  831. int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
  832. int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
  833. int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
  834. int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
  835. int (*afu_cr_write8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 val);
  836. int (*afu_cr_write16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 val);
  837. int (*afu_cr_write32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 val);
  838. ssize_t (*read_adapter_vpd)(struct cxl *adapter, void *buf, size_t count);
  839. };
  840. extern const struct cxl_backend_ops cxl_native_ops;
  841. extern const struct cxl_backend_ops cxl_guest_ops;
  842. extern const struct cxl_backend_ops *cxl_ops;
  843. /* check if the given pci_dev is on the the cxl vphb bus */
  844. bool cxl_pci_is_vphb_device(struct pci_dev *dev);
  845. /* decode AFU error bits in the PSL register PSL_SERR_An */
  846. void cxl_afu_decode_psl_serr(struct cxl_afu *afu, u64 serr);
  847. /*
  848. * Increments the number of attached contexts on an adapter.
  849. * In case an adapter_context_lock is taken the return -EBUSY.
  850. */
  851. int cxl_adapter_context_get(struct cxl *adapter);
  852. /* Decrements the number of attached contexts on an adapter */
  853. void cxl_adapter_context_put(struct cxl *adapter);
  854. /* If no active contexts then prevents contexts from being attached */
  855. int cxl_adapter_context_lock(struct cxl *adapter);
  856. /* Unlock the contexts-lock if taken. Warn and force unlock otherwise */
  857. void cxl_adapter_context_unlock(struct cxl *adapter);
  858. #endif