clk-exynos5440.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Author: Thomas Abraham <thomas.ab@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Exynos5440 SoC.
  10. */
  11. #include <dt-bindings/clock/exynos5440.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/notifier.h>
  16. #include <linux/reboot.h>
  17. #include "clk.h"
  18. #include "clk-pll.h"
  19. #define CLKEN_OV_VAL 0xf8
  20. #define CPU_CLK_STATUS 0xfc
  21. #define MISC_DOUT1 0x558
  22. static void __iomem *reg_base;
  23. /* parent clock name list */
  24. PNAME(mout_armclk_p) = { "cplla", "cpllb" };
  25. PNAME(mout_spi_p) = { "div125", "div200" };
  26. /* fixed rate clocks generated outside the soc */
  27. static struct samsung_fixed_rate_clock exynos5440_fixed_rate_ext_clks[] __initdata = {
  28. FRATE(0, "xtal", NULL, 0, 0),
  29. };
  30. /* fixed rate clocks */
  31. static const struct samsung_fixed_rate_clock exynos5440_fixed_rate_clks[] __initconst = {
  32. FRATE(0, "ppll", NULL, 0, 1000000000),
  33. FRATE(0, "usb_phy0", NULL, 0, 60000000),
  34. FRATE(0, "usb_phy1", NULL, 0, 60000000),
  35. FRATE(0, "usb_ohci12", NULL, 0, 12000000),
  36. FRATE(0, "usb_ohci48", NULL, 0, 48000000),
  37. };
  38. /* fixed factor clocks */
  39. static const struct samsung_fixed_factor_clock exynos5440_fixed_factor_clks[] __initconst = {
  40. FFACTOR(0, "div250", "ppll", 1, 4, 0),
  41. FFACTOR(0, "div200", "ppll", 1, 5, 0),
  42. FFACTOR(0, "div125", "div250", 1, 2, 0),
  43. };
  44. /* mux clocks */
  45. static const struct samsung_mux_clock exynos5440_mux_clks[] __initconst = {
  46. MUX(0, "mout_spi", mout_spi_p, MISC_DOUT1, 5, 1),
  47. MUX_A(CLK_ARM_CLK, "arm_clk", mout_armclk_p,
  48. CPU_CLK_STATUS, 0, 1, "armclk"),
  49. };
  50. /* divider clocks */
  51. static const struct samsung_div_clock exynos5440_div_clks[] __initconst = {
  52. DIV(CLK_SPI_BAUD, "div_spi", "mout_spi", MISC_DOUT1, 3, 2),
  53. };
  54. /* gate clocks */
  55. static const struct samsung_gate_clock exynos5440_gate_clks[] __initconst = {
  56. GATE(CLK_PB0_250, "pb0_250", "div250", CLKEN_OV_VAL, 3, 0, 0),
  57. GATE(CLK_PR0_250, "pr0_250", "div250", CLKEN_OV_VAL, 4, 0, 0),
  58. GATE(CLK_PR1_250, "pr1_250", "div250", CLKEN_OV_VAL, 5, 0, 0),
  59. GATE(CLK_B_250, "b_250", "div250", CLKEN_OV_VAL, 9, 0, 0),
  60. GATE(CLK_B_125, "b_125", "div125", CLKEN_OV_VAL, 10, 0, 0),
  61. GATE(CLK_B_200, "b_200", "div200", CLKEN_OV_VAL, 11, 0, 0),
  62. GATE(CLK_SATA, "sata", "div200", CLKEN_OV_VAL, 12, 0, 0),
  63. GATE(CLK_USB, "usb", "div200", CLKEN_OV_VAL, 13, 0, 0),
  64. GATE(CLK_GMAC0, "gmac0", "div200", CLKEN_OV_VAL, 14, 0, 0),
  65. GATE(CLK_CS250, "cs250", "div250", CLKEN_OV_VAL, 19, 0, 0),
  66. GATE(CLK_PB0_250_O, "pb0_250_o", "pb0_250", CLKEN_OV_VAL, 3, 0, 0),
  67. GATE(CLK_PR0_250_O, "pr0_250_o", "pr0_250", CLKEN_OV_VAL, 4, 0, 0),
  68. GATE(CLK_PR1_250_O, "pr1_250_o", "pr1_250", CLKEN_OV_VAL, 5, 0, 0),
  69. GATE(CLK_B_250_O, "b_250_o", "b_250", CLKEN_OV_VAL, 9, 0, 0),
  70. GATE(CLK_B_125_O, "b_125_o", "b_125", CLKEN_OV_VAL, 10, 0, 0),
  71. GATE(CLK_B_200_O, "b_200_o", "b_200", CLKEN_OV_VAL, 11, 0, 0),
  72. GATE(CLK_SATA_O, "sata_o", "sata", CLKEN_OV_VAL, 12, 0, 0),
  73. GATE(CLK_USB_O, "usb_o", "usb", CLKEN_OV_VAL, 13, 0, 0),
  74. GATE(CLK_GMAC0_O, "gmac0_o", "gmac", CLKEN_OV_VAL, 14, 0, 0),
  75. GATE(CLK_CS250_O, "cs250_o", "cs250", CLKEN_OV_VAL, 19, 0, 0),
  76. };
  77. static const struct of_device_id ext_clk_match[] __initconst = {
  78. { .compatible = "samsung,clock-xtal", .data = (void *)0, },
  79. {},
  80. };
  81. static int exynos5440_clk_restart_notify(struct notifier_block *this,
  82. unsigned long code, void *unused)
  83. {
  84. u32 val, status;
  85. status = readl_relaxed(reg_base + 0xbc);
  86. val = readl_relaxed(reg_base + 0xcc);
  87. val = (val & 0xffff0000) | (status & 0xffff);
  88. writel_relaxed(val, reg_base + 0xcc);
  89. return NOTIFY_DONE;
  90. }
  91. /*
  92. * Exynos5440 Clock restart notifier, handles restart functionality
  93. */
  94. static struct notifier_block exynos5440_clk_restart_handler = {
  95. .notifier_call = exynos5440_clk_restart_notify,
  96. .priority = 128,
  97. };
  98. static const struct samsung_pll_clock exynos5440_plls[] __initconst = {
  99. PLL(pll_2550x, CLK_CPLLA, "cplla", "xtal", 0, 0x4c, NULL),
  100. PLL(pll_2550x, CLK_CPLLB, "cpllb", "xtal", 0, 0x50, NULL),
  101. };
  102. /* register exynos5440 clocks */
  103. static void __init exynos5440_clk_init(struct device_node *np)
  104. {
  105. struct samsung_clk_provider *ctx;
  106. reg_base = of_iomap(np, 0);
  107. if (!reg_base) {
  108. pr_err("%s: failed to map clock controller registers,"
  109. " aborting clock initialization\n", __func__);
  110. return;
  111. }
  112. ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
  113. samsung_clk_of_register_fixed_ext(ctx, exynos5440_fixed_rate_ext_clks,
  114. ARRAY_SIZE(exynos5440_fixed_rate_ext_clks), ext_clk_match);
  115. samsung_clk_register_pll(ctx, exynos5440_plls,
  116. ARRAY_SIZE(exynos5440_plls), ctx->reg_base);
  117. samsung_clk_register_fixed_rate(ctx, exynos5440_fixed_rate_clks,
  118. ARRAY_SIZE(exynos5440_fixed_rate_clks));
  119. samsung_clk_register_fixed_factor(ctx, exynos5440_fixed_factor_clks,
  120. ARRAY_SIZE(exynos5440_fixed_factor_clks));
  121. samsung_clk_register_mux(ctx, exynos5440_mux_clks,
  122. ARRAY_SIZE(exynos5440_mux_clks));
  123. samsung_clk_register_div(ctx, exynos5440_div_clks,
  124. ARRAY_SIZE(exynos5440_div_clks));
  125. samsung_clk_register_gate(ctx, exynos5440_gate_clks,
  126. ARRAY_SIZE(exynos5440_gate_clks));
  127. samsung_clk_of_add_provider(np, ctx);
  128. if (register_restart_handler(&exynos5440_clk_restart_handler))
  129. pr_warn("exynos5440 clock can't register restart handler\n");
  130. pr_info("Exynos5440: arm_clk = %ldHz\n", _get_rate("arm_clk"));
  131. pr_info("exynos5440 clock initialization complete\n");
  132. }
  133. CLK_OF_DECLARE(exynos5440_clk, "samsung,exynos5440-clock", exynos5440_clk_init);