clk-exynos5260.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Rahul Sharma <rahul.sharma@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Common Clock Framework support for Exynos5260 SoC.
  10. */
  11. #ifndef __CLK_EXYNOS5260_H
  12. #define __CLK_EXYNOS5260_H
  13. /*
  14. *Registers for CMU_AUD
  15. */
  16. #define MUX_SEL_AUD 0x0200
  17. #define MUX_ENABLE_AUD 0x0300
  18. #define MUX_STAT_AUD 0x0400
  19. #define MUX_IGNORE_AUD 0x0500
  20. #define DIV_AUD0 0x0600
  21. #define DIV_AUD1 0x0604
  22. #define DIV_STAT_AUD0 0x0700
  23. #define DIV_STAT_AUD1 0x0704
  24. #define EN_ACLK_AUD 0x0800
  25. #define EN_PCLK_AUD 0x0900
  26. #define EN_SCLK_AUD 0x0a00
  27. #define EN_IP_AUD 0x0b00
  28. /*
  29. *Registers for CMU_DISP
  30. */
  31. #define MUX_SEL_DISP0 0x0200
  32. #define MUX_SEL_DISP1 0x0204
  33. #define MUX_SEL_DISP2 0x0208
  34. #define MUX_SEL_DISP3 0x020C
  35. #define MUX_SEL_DISP4 0x0210
  36. #define MUX_ENABLE_DISP0 0x0300
  37. #define MUX_ENABLE_DISP1 0x0304
  38. #define MUX_ENABLE_DISP2 0x0308
  39. #define MUX_ENABLE_DISP3 0x030c
  40. #define MUX_ENABLE_DISP4 0x0310
  41. #define MUX_STAT_DISP0 0x0400
  42. #define MUX_STAT_DISP1 0x0404
  43. #define MUX_STAT_DISP2 0x0408
  44. #define MUX_STAT_DISP3 0x040c
  45. #define MUX_STAT_DISP4 0x0410
  46. #define MUX_IGNORE_DISP0 0x0500
  47. #define MUX_IGNORE_DISP1 0x0504
  48. #define MUX_IGNORE_DISP2 0x0508
  49. #define MUX_IGNORE_DISP3 0x050c
  50. #define MUX_IGNORE_DISP4 0x0510
  51. #define DIV_DISP 0x0600
  52. #define DIV_STAT_DISP 0x0700
  53. #define EN_ACLK_DISP 0x0800
  54. #define EN_PCLK_DISP 0x0900
  55. #define EN_SCLK_DISP0 0x0a00
  56. #define EN_SCLK_DISP1 0x0a04
  57. #define EN_IP_DISP 0x0b00
  58. #define EN_IP_DISP_BUS 0x0b04
  59. /*
  60. *Registers for CMU_EGL
  61. */
  62. #define EGL_PLL_LOCK 0x0000
  63. #define EGL_DPLL_LOCK 0x0004
  64. #define EGL_PLL_CON0 0x0100
  65. #define EGL_PLL_CON1 0x0104
  66. #define EGL_PLL_FREQ_DET 0x010c
  67. #define EGL_DPLL_CON0 0x0110
  68. #define EGL_DPLL_CON1 0x0114
  69. #define EGL_DPLL_FREQ_DET 0x011c
  70. #define MUX_SEL_EGL 0x0200
  71. #define MUX_ENABLE_EGL 0x0300
  72. #define MUX_STAT_EGL 0x0400
  73. #define DIV_EGL 0x0600
  74. #define DIV_EGL_PLL_FDET 0x0604
  75. #define DIV_STAT_EGL 0x0700
  76. #define DIV_STAT_EGL_PLL_FDET 0x0704
  77. #define EN_ACLK_EGL 0x0800
  78. #define EN_PCLK_EGL 0x0900
  79. #define EN_SCLK_EGL 0x0a00
  80. #define EN_IP_EGL 0x0b00
  81. #define CLKOUT_CMU_EGL 0x0c00
  82. #define CLKOUT_CMU_EGL_DIV_STAT 0x0c04
  83. #define ARMCLK_STOPCTRL 0x1000
  84. #define EAGLE_EMA_CTRL 0x1008
  85. #define EAGLE_EMA_STATUS 0x100c
  86. #define PWR_CTRL 0x1020
  87. #define PWR_CTRL2 0x1024
  88. #define CLKSTOP_CTRL 0x1028
  89. #define INTR_SPREAD_EN 0x1080
  90. #define INTR_SPREAD_USE_STANDBYWFI 0x1084
  91. #define INTR_SPREAD_BLOCKING_DURATION 0x1088
  92. #define CMU_EGL_SPARE0 0x2000
  93. #define CMU_EGL_SPARE1 0x2004
  94. #define CMU_EGL_SPARE2 0x2008
  95. #define CMU_EGL_SPARE3 0x200c
  96. #define CMU_EGL_SPARE4 0x2010
  97. /*
  98. *Registers for CMU_FSYS
  99. */
  100. #define MUX_SEL_FSYS0 0x0200
  101. #define MUX_SEL_FSYS1 0x0204
  102. #define MUX_ENABLE_FSYS0 0x0300
  103. #define MUX_ENABLE_FSYS1 0x0304
  104. #define MUX_STAT_FSYS0 0x0400
  105. #define MUX_STAT_FSYS1 0x0404
  106. #define MUX_IGNORE_FSYS0 0x0500
  107. #define MUX_IGNORE_FSYS1 0x0504
  108. #define EN_ACLK_FSYS 0x0800
  109. #define EN_ACLK_FSYS_SECURE_RTIC 0x0804
  110. #define EN_ACLK_FSYS_SECURE_SMMU_RTIC 0x0808
  111. #define EN_PCLK_FSYS 0x0900
  112. #define EN_SCLK_FSYS 0x0a00
  113. #define EN_IP_FSYS 0x0b00
  114. #define EN_IP_FSYS_SECURE_RTIC 0x0b04
  115. #define EN_IP_FSYS_SECURE_SMMU_RTIC 0x0b08
  116. /*
  117. *Registers for CMU_G2D
  118. */
  119. #define MUX_SEL_G2D 0x0200
  120. #define MUX_ENABLE_G2D 0x0300
  121. #define MUX_STAT_G2D 0x0400
  122. #define DIV_G2D 0x0600
  123. #define DIV_STAT_G2D 0x0700
  124. #define EN_ACLK_G2D 0x0800
  125. #define EN_ACLK_G2D_SECURE_SSS 0x0804
  126. #define EN_ACLK_G2D_SECURE_SLIM_SSS 0x0808
  127. #define EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS 0x080c
  128. #define EN_ACLK_G2D_SECURE_SMMU_SSS 0x0810
  129. #define EN_ACLK_G2D_SECURE_SMMU_MDMA 0x0814
  130. #define EN_ACLK_G2D_SECURE_SMMU_G2D 0x0818
  131. #define EN_PCLK_G2D 0x0900
  132. #define EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS 0x0904
  133. #define EN_PCLK_G2D_SECURE_SMMU_SSS 0x0908
  134. #define EN_PCLK_G2D_SECURE_SMMU_MDMA 0x090c
  135. #define EN_PCLK_G2D_SECURE_SMMU_G2D 0x0910
  136. #define EN_IP_G2D 0x0b00
  137. #define EN_IP_G2D_SECURE_SSS 0x0b04
  138. #define EN_IP_G2D_SECURE_SLIM_SSS 0x0b08
  139. #define EN_IP_G2D_SECURE_SMMU_SLIM_SSS 0x0b0c
  140. #define EN_IP_G2D_SECURE_SMMU_SSS 0x0b10
  141. #define EN_IP_G2D_SECURE_SMMU_MDMA 0x0b14
  142. #define EN_IP_G2D_SECURE_SMMU_G2D 0x0b18
  143. /*
  144. *Registers for CMU_G3D
  145. */
  146. #define G3D_PLL_LOCK 0x0000
  147. #define G3D_PLL_CON0 0x0100
  148. #define G3D_PLL_CON1 0x0104
  149. #define G3D_PLL_FDET 0x010c
  150. #define MUX_SEL_G3D 0x0200
  151. #define MUX_EN_G3D 0x0300
  152. #define MUX_STAT_G3D 0x0400
  153. #define MUX_IGNORE_G3D 0x0500
  154. #define DIV_G3D 0x0600
  155. #define DIV_G3D_PLL_FDET 0x0604
  156. #define DIV_STAT_G3D 0x0700
  157. #define DIV_STAT_G3D_PLL_FDET 0x0704
  158. #define EN_ACLK_G3D 0x0800
  159. #define EN_PCLK_G3D 0x0900
  160. #define EN_SCLK_G3D 0x0a00
  161. #define EN_IP_G3D 0x0b00
  162. #define CLKOUT_CMU_G3D 0x0c00
  163. #define CLKOUT_CMU_G3D_DIV_STAT 0x0c04
  164. #define G3DCLK_STOPCTRL 0x1000
  165. #define G3D_EMA_CTRL 0x1008
  166. #define G3D_EMA_STATUS 0x100c
  167. /*
  168. *Registers for CMU_GSCL
  169. */
  170. #define MUX_SEL_GSCL 0x0200
  171. #define MUX_EN_GSCL 0x0300
  172. #define MUX_STAT_GSCL 0x0400
  173. #define MUX_IGNORE_GSCL 0x0500
  174. #define DIV_GSCL 0x0600
  175. #define DIV_STAT_GSCL 0x0700
  176. #define EN_ACLK_GSCL 0x0800
  177. #define EN_ACLK_GSCL_FIMC 0x0804
  178. #define EN_ACLK_GSCL_SECURE_SMMU_GSCL0 0x0808
  179. #define EN_ACLK_GSCL_SECURE_SMMU_GSCL1 0x080c
  180. #define EN_ACLK_GSCL_SECURE_SMMU_MSCL0 0x0810
  181. #define EN_ACLK_GSCL_SECURE_SMMU_MSCL1 0x0814
  182. #define EN_PCLK_GSCL 0x0900
  183. #define EN_PCLK_GSCL_FIMC 0x0904
  184. #define EN_PCLK_GSCL_SECURE_SMMU_GSCL0 0x0908
  185. #define EN_PCLK_GSCL_SECURE_SMMU_GSCL1 0x090c
  186. #define EN_PCLK_GSCL_SECURE_SMMU_MSCL0 0x0910
  187. #define EN_PCLK_GSCL_SECURE_SMMU_MSCL1 0x0914
  188. #define EN_SCLK_GSCL 0x0a00
  189. #define EN_SCLK_GSCL_FIMC 0x0a04
  190. #define EN_IP_GSCL 0x0b00
  191. #define EN_IP_GSCL_FIMC 0x0b04
  192. #define EN_IP_GSCL_SECURE_SMMU_GSCL0 0x0b08
  193. #define EN_IP_GSCL_SECURE_SMMU_GSCL1 0x0b0c
  194. #define EN_IP_GSCL_SECURE_SMMU_MSCL0 0x0b10
  195. #define EN_IP_GSCL_SECURE_SMMU_MSCL1 0x0b14
  196. /*
  197. *Registers for CMU_ISP
  198. */
  199. #define MUX_SEL_ISP0 0x0200
  200. #define MUX_SEL_ISP1 0x0204
  201. #define MUX_ENABLE_ISP0 0x0300
  202. #define MUX_ENABLE_ISP1 0x0304
  203. #define MUX_STAT_ISP0 0x0400
  204. #define MUX_STAT_ISP1 0x0404
  205. #define MUX_IGNORE_ISP0 0x0500
  206. #define MUX_IGNORE_ISP1 0x0504
  207. #define DIV_ISP 0x0600
  208. #define DIV_STAT_ISP 0x0700
  209. #define EN_ACLK_ISP0 0x0800
  210. #define EN_ACLK_ISP1 0x0804
  211. #define EN_PCLK_ISP0 0x0900
  212. #define EN_PCLK_ISP1 0x0904
  213. #define EN_SCLK_ISP 0x0a00
  214. #define EN_IP_ISP0 0x0b00
  215. #define EN_IP_ISP1 0x0b04
  216. /*
  217. *Registers for CMU_KFC
  218. */
  219. #define KFC_PLL_LOCK 0x0000
  220. #define KFC_PLL_CON0 0x0100
  221. #define KFC_PLL_CON1 0x0104
  222. #define KFC_PLL_FDET 0x010c
  223. #define MUX_SEL_KFC0 0x0200
  224. #define MUX_SEL_KFC2 0x0208
  225. #define MUX_ENABLE_KFC0 0x0300
  226. #define MUX_ENABLE_KFC2 0x0308
  227. #define MUX_STAT_KFC0 0x0400
  228. #define MUX_STAT_KFC2 0x0408
  229. #define DIV_KFC 0x0600
  230. #define DIV_KFC_PLL_FDET 0x0604
  231. #define DIV_STAT_KFC 0x0700
  232. #define DIV_STAT_KFC_PLL_FDET 0x0704
  233. #define EN_ACLK_KFC 0x0800
  234. #define EN_PCLK_KFC 0x0900
  235. #define EN_SCLK_KFC 0x0a00
  236. #define EN_IP_KFC 0x0b00
  237. #define CLKOUT_CMU_KFC 0x0c00
  238. #define CLKOUT_CMU_KFC_DIV_STAT 0x0c04
  239. #define ARMCLK_STOPCTRL_KFC 0x1000
  240. #define ARM_EMA_CTRL 0x1008
  241. #define ARM_EMA_STATUS 0x100c
  242. #define PWR_CTRL_KFC 0x1020
  243. #define PWR_CTRL2_KFC 0x1024
  244. #define CLKSTOP_CTRL_KFC 0x1028
  245. #define INTR_SPREAD_ENABLE_KFC 0x1080
  246. #define INTR_SPREAD_USE_STANDBYWFI_KFC 0x1084
  247. #define INTR_SPREAD_BLOCKING_DURATION_KFC 0x1088
  248. #define CMU_KFC_SPARE0 0x2000
  249. #define CMU_KFC_SPARE1 0x2004
  250. #define CMU_KFC_SPARE2 0x2008
  251. #define CMU_KFC_SPARE3 0x200c
  252. #define CMU_KFC_SPARE4 0x2010
  253. /*
  254. *Registers for CMU_MFC
  255. */
  256. #define MUX_SEL_MFC 0x0200
  257. #define MUX_ENABLE_MFC 0x0300
  258. #define MUX_STAT_MFC 0x0400
  259. #define DIV_MFC 0x0600
  260. #define DIV_STAT_MFC 0x0700
  261. #define EN_ACLK_MFC 0x0800
  262. #define EN_ACLK_SECURE_SMMU2_MFC 0x0804
  263. #define EN_PCLK_MFC 0x0900
  264. #define EN_PCLK_SECURE_SMMU2_MFC 0x0904
  265. #define EN_IP_MFC 0x0b00
  266. #define EN_IP_MFC_SECURE_SMMU2_MFC 0x0b04
  267. /*
  268. *Registers for CMU_MIF
  269. */
  270. #define MEM_PLL_LOCK 0x0000
  271. #define BUS_PLL_LOCK 0x0004
  272. #define MEDIA_PLL_LOCK 0x0008
  273. #define MEM_PLL_CON0 0x0100
  274. #define MEM_PLL_CON1 0x0104
  275. #define MEM_PLL_FDET 0x010c
  276. #define BUS_PLL_CON0 0x0110
  277. #define BUS_PLL_CON1 0x0114
  278. #define BUS_PLL_FDET 0x011c
  279. #define MEDIA_PLL_CON0 0x0120
  280. #define MEDIA_PLL_CON1 0x0124
  281. #define MEDIA_PLL_FDET 0x012c
  282. #define MUX_SEL_MIF 0x0200
  283. #define MUX_ENABLE_MIF 0x0300
  284. #define MUX_STAT_MIF 0x0400
  285. #define MUX_IGNORE_MIF 0x0500
  286. #define DIV_MIF 0x0600
  287. #define DIV_MIF_PLL_FDET 0x0604
  288. #define DIV_STAT_MIF 0x0700
  289. #define DIV_STAT_MIF_PLL_FDET 0x0704
  290. #define EN_ACLK_MIF 0x0800
  291. #define EN_ACLK_MIF_SECURE_DREX1_TZ 0x0804
  292. #define EN_ACLK_MIF_SECURE_DREX0_TZ 0x0808
  293. #define EN_ACLK_MIF_SECURE_INTMEM 0x080c
  294. #define EN_PCLK_MIF 0x0900
  295. #define EN_PCLK_MIF_SECURE_MONOCNT 0x0904
  296. #define EN_PCLK_MIF_SECURE_RTC_APBIF 0x0908
  297. #define EN_PCLK_MIF_SECURE_DREX1_TZ 0x090c
  298. #define EN_PCLK_MIF_SECURE_DREX0_TZ 0x0910
  299. #define EN_SCLK_MIF 0x0a00
  300. #define EN_IP_MIF 0x0b00
  301. #define EN_IP_MIF_SECURE_MONOCNT 0x0b04
  302. #define EN_IP_MIF_SECURE_RTC_APBIF 0x0b08
  303. #define EN_IP_MIF_SECURE_DREX1_TZ 0x0b0c
  304. #define EN_IP_MIF_SECURE_DREX0_TZ 0x0b10
  305. #define EN_IP_MIF_SECURE_INTEMEM 0x0b14
  306. #define CLKOUT_CMU_MIF_DIV_STAT 0x0c04
  307. #define DREX_FREQ_CTRL 0x1000
  308. #define PAUSE 0x1004
  309. #define DDRPHY_LOCK_CTRL 0x1008
  310. #define CLKOUT_CMU_MIF 0xcb00
  311. /*
  312. *Registers for CMU_PERI
  313. */
  314. #define MUX_SEL_PERI 0x0200
  315. #define MUX_SEL_PERI1 0x0204
  316. #define MUX_ENABLE_PERI 0x0300
  317. #define MUX_ENABLE_PERI1 0x0304
  318. #define MUX_STAT_PERI 0x0400
  319. #define MUX_STAT_PERI1 0x0404
  320. #define MUX_IGNORE_PERI 0x0500
  321. #define MUX_IGNORE_PERI1 0x0504
  322. #define DIV_PERI 0x0600
  323. #define DIV_STAT_PERI 0x0700
  324. #define EN_PCLK_PERI0 0x0800
  325. #define EN_PCLK_PERI1 0x0804
  326. #define EN_PCLK_PERI2 0x0808
  327. #define EN_PCLK_PERI3 0x080c
  328. #define EN_PCLK_PERI_SECURE_CHIPID 0x0810
  329. #define EN_PCLK_PERI_SECURE_PROVKEY0 0x0814
  330. #define EN_PCLK_PERI_SECURE_PROVKEY1 0x0818
  331. #define EN_PCLK_PERI_SECURE_SECKEY 0x081c
  332. #define EN_PCLK_PERI_SECURE_ANTIRBKCNT 0x0820
  333. #define EN_PCLK_PERI_SECURE_TOP_RTC 0x0824
  334. #define EN_PCLK_PERI_SECURE_TZPC 0x0828
  335. #define EN_SCLK_PERI 0x0a00
  336. #define EN_SCLK_PERI_SECURE_TOP_RTC 0x0a04
  337. #define EN_IP_PERI0 0x0b00
  338. #define EN_IP_PERI1 0x0b04
  339. #define EN_IP_PERI2 0x0b08
  340. #define EN_IP_PERI_SECURE_CHIPID 0x0b0c
  341. #define EN_IP_PERI_SECURE_PROVKEY0 0x0b10
  342. #define EN_IP_PERI_SECURE_PROVKEY1 0x0b14
  343. #define EN_IP_PERI_SECURE_SECKEY 0x0b18
  344. #define EN_IP_PERI_SECURE_ANTIRBKCNT 0x0b1c
  345. #define EN_IP_PERI_SECURE_TOP_RTC 0x0b20
  346. #define EN_IP_PERI_SECURE_TZPC 0x0b24
  347. /*
  348. *Registers for CMU_TOP
  349. */
  350. #define DISP_PLL_LOCK 0x0000
  351. #define AUD_PLL_LOCK 0x0004
  352. #define DISP_PLL_CON0 0x0100
  353. #define DISP_PLL_CON1 0x0104
  354. #define DISP_PLL_FDET 0x0108
  355. #define AUD_PLL_CON0 0x0110
  356. #define AUD_PLL_CON1 0x0114
  357. #define AUD_PLL_CON2 0x0118
  358. #define AUD_PLL_FDET 0x011c
  359. #define MUX_SEL_TOP_PLL0 0x0200
  360. #define MUX_SEL_TOP_MFC 0x0204
  361. #define MUX_SEL_TOP_G2D 0x0208
  362. #define MUX_SEL_TOP_GSCL 0x020c
  363. #define MUX_SEL_TOP_ISP10 0x0214
  364. #define MUX_SEL_TOP_ISP11 0x0218
  365. #define MUX_SEL_TOP_DISP0 0x021c
  366. #define MUX_SEL_TOP_DISP1 0x0220
  367. #define MUX_SEL_TOP_BUS 0x0224
  368. #define MUX_SEL_TOP_PERI0 0x0228
  369. #define MUX_SEL_TOP_PERI1 0x022c
  370. #define MUX_SEL_TOP_FSYS 0x0230
  371. #define MUX_ENABLE_TOP_PLL0 0x0300
  372. #define MUX_ENABLE_TOP_MFC 0x0304
  373. #define MUX_ENABLE_TOP_G2D 0x0308
  374. #define MUX_ENABLE_TOP_GSCL 0x030c
  375. #define MUX_ENABLE_TOP_ISP10 0x0314
  376. #define MUX_ENABLE_TOP_ISP11 0x0318
  377. #define MUX_ENABLE_TOP_DISP0 0x031c
  378. #define MUX_ENABLE_TOP_DISP1 0x0320
  379. #define MUX_ENABLE_TOP_BUS 0x0324
  380. #define MUX_ENABLE_TOP_PERI0 0x0328
  381. #define MUX_ENABLE_TOP_PERI1 0x032c
  382. #define MUX_ENABLE_TOP_FSYS 0x0330
  383. #define MUX_STAT_TOP_PLL0 0x0400
  384. #define MUX_STAT_TOP_MFC 0x0404
  385. #define MUX_STAT_TOP_G2D 0x0408
  386. #define MUX_STAT_TOP_GSCL 0x040c
  387. #define MUX_STAT_TOP_ISP10 0x0414
  388. #define MUX_STAT_TOP_ISP11 0x0418
  389. #define MUX_STAT_TOP_DISP0 0x041c
  390. #define MUX_STAT_TOP_DISP1 0x0420
  391. #define MUX_STAT_TOP_BUS 0x0424
  392. #define MUX_STAT_TOP_PERI0 0x0428
  393. #define MUX_STAT_TOP_PERI1 0x042c
  394. #define MUX_STAT_TOP_FSYS 0x0430
  395. #define MUX_IGNORE_TOP_PLL0 0x0500
  396. #define MUX_IGNORE_TOP_MFC 0x0504
  397. #define MUX_IGNORE_TOP_G2D 0x0508
  398. #define MUX_IGNORE_TOP_GSCL 0x050c
  399. #define MUX_IGNORE_TOP_ISP10 0x0514
  400. #define MUX_IGNORE_TOP_ISP11 0x0518
  401. #define MUX_IGNORE_TOP_DISP0 0x051c
  402. #define MUX_IGNORE_TOP_DISP1 0x0520
  403. #define MUX_IGNORE_TOP_BUS 0x0524
  404. #define MUX_IGNORE_TOP_PERI0 0x0528
  405. #define MUX_IGNORE_TOP_PERI1 0x052c
  406. #define MUX_IGNORE_TOP_FSYS 0x0530
  407. #define DIV_TOP_G2D_MFC 0x0600
  408. #define DIV_TOP_GSCL_ISP0 0x0604
  409. #define DIV_TOP_ISP10 0x0608
  410. #define DIV_TOP_ISP11 0x060c
  411. #define DIV_TOP_DISP 0x0610
  412. #define DIV_TOP_BUS 0x0614
  413. #define DIV_TOP_PERI0 0x0618
  414. #define DIV_TOP_PERI1 0x061c
  415. #define DIV_TOP_PERI2 0x0620
  416. #define DIV_TOP_FSYS0 0x0624
  417. #define DIV_TOP_FSYS1 0x0628
  418. #define DIV_TOP_HPM 0x062c
  419. #define DIV_TOP_PLL_FDET 0x0630
  420. #define DIV_STAT_TOP_G2D_MFC 0x0700
  421. #define DIV_STAT_TOP_GSCL_ISP0 0x0704
  422. #define DIV_STAT_TOP_ISP10 0x0708
  423. #define DIV_STAT_TOP_ISP11 0x070c
  424. #define DIV_STAT_TOP_DISP 0x0710
  425. #define DIV_STAT_TOP_BUS 0x0714
  426. #define DIV_STAT_TOP_PERI0 0x0718
  427. #define DIV_STAT_TOP_PERI1 0x071c
  428. #define DIV_STAT_TOP_PERI2 0x0720
  429. #define DIV_STAT_TOP_FSYS0 0x0724
  430. #define DIV_STAT_TOP_FSYS1 0x0728
  431. #define DIV_STAT_TOP_HPM 0x072c
  432. #define DIV_STAT_TOP_PLL_FDET 0x0730
  433. #define EN_ACLK_TOP 0x0800
  434. #define EN_SCLK_TOP 0x0a00
  435. #define EN_IP_TOP 0x0b00
  436. #define CLKOUT_CMU_TOP 0x0c00
  437. #define CLKOUT_CMU_TOP_DIV_STAT 0x0c04
  438. #endif /*__CLK_EXYNOS5260_H */