clk-rk3228.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
  3. * Author: Xing Zheng <zhengxing@rock-chips.com>
  4. * Jeffy Chen <jeffy.chen@rock-chips.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/clk-provider.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/syscore_ops.h>
  20. #include <dt-bindings/clock/rk3228-cru.h>
  21. #include "clk.h"
  22. #define RK3228_GRF_SOC_STATUS0 0x480
  23. enum rk3228_plls {
  24. apll, dpll, cpll, gpll,
  25. };
  26. static struct rockchip_pll_rate_table rk3228_pll_rates[] = {
  27. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  28. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  41. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  42. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  43. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  44. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  45. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  46. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  47. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  48. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  50. RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  51. RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  52. RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  53. RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  54. RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  55. RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  56. RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  57. RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  58. RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  59. RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
  60. RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  61. RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  62. RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  63. RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
  64. RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  65. RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  66. RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  67. RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  68. RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  69. RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
  70. { /* sentinel */ },
  71. };
  72. #define RK3228_DIV_CPU_MASK 0x1f
  73. #define RK3228_DIV_CPU_SHIFT 8
  74. #define RK3228_DIV_PERI_MASK 0xf
  75. #define RK3228_DIV_PERI_SHIFT 0
  76. #define RK3228_DIV_ACLK_MASK 0x7
  77. #define RK3228_DIV_ACLK_SHIFT 4
  78. #define RK3228_DIV_HCLK_MASK 0x3
  79. #define RK3228_DIV_HCLK_SHIFT 8
  80. #define RK3228_DIV_PCLK_MASK 0x7
  81. #define RK3228_DIV_PCLK_SHIFT 12
  82. #define RK3228_CLKSEL1(_core_peri_div) \
  83. { \
  84. .reg = RK2928_CLKSEL_CON(1), \
  85. .val = HIWORD_UPDATE(_core_peri_div, RK3228_DIV_PERI_MASK, \
  86. RK3228_DIV_PERI_SHIFT) \
  87. }
  88. #define RK3228_CPUCLK_RATE(_prate, _core_peri_div) \
  89. { \
  90. .prate = _prate, \
  91. .divs = { \
  92. RK3228_CLKSEL1(_core_peri_div), \
  93. }, \
  94. }
  95. static struct rockchip_cpuclk_rate_table rk3228_cpuclk_rates[] __initdata = {
  96. RK3228_CPUCLK_RATE(816000000, 4),
  97. RK3228_CPUCLK_RATE(600000000, 4),
  98. RK3228_CPUCLK_RATE(312000000, 4),
  99. };
  100. static const struct rockchip_cpuclk_reg_data rk3228_cpuclk_data = {
  101. .core_reg = RK2928_CLKSEL_CON(0),
  102. .div_core_shift = 0,
  103. .div_core_mask = 0x1f,
  104. .mux_core_alt = 1,
  105. .mux_core_main = 0,
  106. .mux_core_shift = 6,
  107. .mux_core_mask = 0x1,
  108. };
  109. PNAME(mux_pll_p) = { "clk_24m", "xin24m" };
  110. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr", "apll_ddr" };
  111. PNAME(mux_armclk_p) = { "apll_core", "gpll_core", "dpll_core" };
  112. PNAME(mux_usb480m_phy_p) = { "usb480m_phy0", "usb480m_phy1" };
  113. PNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" };
  114. PNAME(mux_hdmiphy_p) = { "hdmiphy_phy", "xin24m" };
  115. PNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu", "hdmiphy_aclk_cpu" };
  116. PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "hdmiphy" "usb480m" };
  117. PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "hdmiphy" };
  118. PNAME(mux_pll_src_2plls_p) = { "cpll", "gpll" };
  119. PNAME(mux_sclk_hdmi_cec_p) = { "cpll", "gpll", "xin24m" };
  120. PNAME(mux_aclk_peri_src_p) = { "cpll_peri", "gpll_peri", "hdmiphy_peri" };
  121. PNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "usb480m" };
  122. PNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usb480m" };
  123. PNAME(mux_sclk_rga_p) = { "gpll", "cpll", "sclk_rga_src" };
  124. PNAME(mux_sclk_vop_src_p) = { "gpll_vop", "cpll_vop" };
  125. PNAME(mux_dclk_vop_p) = { "hdmiphy", "sclk_vop_pre" };
  126. PNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
  127. PNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" };
  128. PNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" };
  129. PNAME(mux_i2s2_p) = { "i2s2_src", "i2s2_frac", "xin12m" };
  130. PNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" };
  131. PNAME(mux_aclk_gpu_pre_p) = { "cpll_gpu", "gpll_gpu", "hdmiphy_gpu", "usb480m_gpu" };
  132. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  133. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  134. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  135. PNAME(mux_sclk_mac_extclk_p) = { "ext_gmac", "phy_50m_out" };
  136. PNAME(mux_sclk_gmac_pre_p) = { "sclk_gmac_src", "sclk_mac_extclk" };
  137. PNAME(mux_sclk_macphy_p) = { "sclk_gmac_src", "ext_gmac" };
  138. static struct rockchip_pll_clock rk3228_pll_clks[] __initdata = {
  139. [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
  140. RK2928_MODE_CON, 0, 7, 0, rk3228_pll_rates),
  141. [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3),
  142. RK2928_MODE_CON, 4, 6, 0, NULL),
  143. [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
  144. RK2928_MODE_CON, 8, 8, 0, NULL),
  145. [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(9),
  146. RK2928_MODE_CON, 12, 9, ROCKCHIP_PLL_SYNC_RATE, rk3228_pll_rates),
  147. };
  148. #define MFLAGS CLK_MUX_HIWORD_MASK
  149. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  150. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  151. static struct rockchip_clk_branch rk3228_i2s0_fracmux __initdata =
  152. MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
  153. RK2928_CLKSEL_CON(9), 8, 2, MFLAGS);
  154. static struct rockchip_clk_branch rk3228_i2s1_fracmux __initdata =
  155. MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT,
  156. RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
  157. static struct rockchip_clk_branch rk3228_i2s2_fracmux __initdata =
  158. MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
  159. RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
  160. static struct rockchip_clk_branch rk3228_spdif_fracmux __initdata =
  161. MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
  162. RK2928_CLKSEL_CON(6), 8, 2, MFLAGS);
  163. static struct rockchip_clk_branch rk3228_uart0_fracmux __initdata =
  164. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  165. RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
  166. static struct rockchip_clk_branch rk3228_uart1_fracmux __initdata =
  167. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  168. RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
  169. static struct rockchip_clk_branch rk3228_uart2_fracmux __initdata =
  170. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  171. RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
  172. static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
  173. /*
  174. * Clock-Architecture Diagram 1
  175. */
  176. DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
  177. RK2928_CLKSEL_CON(4), 8, 5, DFLAGS),
  178. /* PD_DDR */
  179. GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
  180. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  181. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  182. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  183. GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
  184. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  185. COMPOSITE(0, "ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  186. RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  187. RK2928_CLKGATE_CON(7), 1, GFLAGS),
  188. GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED,
  189. RK2928_CLKGATE_CON(8), 5, GFLAGS),
  190. FACTOR_GATE(0, "ddrphy", "ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
  191. RK2928_CLKGATE_CON(7), 0, GFLAGS),
  192. /* PD_CORE */
  193. GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
  194. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  195. GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
  196. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  197. GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
  198. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  199. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  200. RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  201. RK2928_CLKGATE_CON(4), 1, GFLAGS),
  202. COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED,
  203. RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  204. RK2928_CLKGATE_CON(4), 0, GFLAGS),
  205. /* PD_MISC */
  206. MUX(0, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
  207. RK2928_MISC_CON, 13, 1, MFLAGS),
  208. MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
  209. RK2928_MISC_CON, 14, 1, MFLAGS),
  210. MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  211. RK2928_MISC_CON, 15, 1, MFLAGS),
  212. /* PD_BUS */
  213. GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IGNORE_UNUSED,
  214. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  215. GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED,
  216. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  217. GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED,
  218. RK2928_CLKGATE_CON(0), 1, GFLAGS),
  219. COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
  220. RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS),
  221. GATE(ARMCLK, "aclk_cpu", "aclk_cpu_src", 0,
  222. RK2928_CLKGATE_CON(6), 0, GFLAGS),
  223. COMPOSITE_NOMUX(0, "hclk_cpu", "aclk_cpu_src", 0,
  224. RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
  225. RK2928_CLKGATE_CON(6), 1, GFLAGS),
  226. COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", 0,
  227. RK2928_CLKSEL_CON(1), 12, 3, DFLAGS,
  228. RK2928_CLKGATE_CON(6), 2, GFLAGS),
  229. GATE(0, "pclk_cpu", "pclk_bus_src", 0,
  230. RK2928_CLKGATE_CON(6), 3, GFLAGS),
  231. GATE(0, "pclk_phy_pre", "pclk_bus_src", 0,
  232. RK2928_CLKGATE_CON(6), 4, GFLAGS),
  233. GATE(0, "pclk_ddr_pre", "pclk_bus_src", 0,
  234. RK2928_CLKGATE_CON(6), 13, GFLAGS),
  235. /* PD_VIDEO */
  236. COMPOSITE(0, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
  237. RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS,
  238. RK2928_CLKGATE_CON(3), 11, GFLAGS),
  239. FACTOR_GATE(0, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
  240. RK2928_CLKGATE_CON(4), 4, GFLAGS),
  241. COMPOSITE(0, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
  242. RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
  243. RK2928_CLKGATE_CON(3), 2, GFLAGS),
  244. FACTOR_GATE(0, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
  245. RK2928_CLKGATE_CON(4), 5, GFLAGS),
  246. COMPOSITE(0, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
  247. RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
  248. RK2928_CLKGATE_CON(3), 3, GFLAGS),
  249. COMPOSITE(0, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
  250. RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS,
  251. RK2928_CLKGATE_CON(3), 4, GFLAGS),
  252. /* PD_VIO */
  253. COMPOSITE(0, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
  254. RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS,
  255. RK2928_CLKGATE_CON(3), 0, GFLAGS),
  256. DIV(0, "hclk_vio_pre", "aclk_iep_pre", 0,
  257. RK2928_CLKSEL_CON(2), 0, 5, DFLAGS),
  258. COMPOSITE(0, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
  259. RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS,
  260. RK2928_CLKGATE_CON(1), 4, GFLAGS),
  261. MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0,
  262. RK2928_CLKSEL_CON(33), 13, 2, MFLAGS),
  263. COMPOSITE_NOMUX(0, "aclk_rga_pre", "sclk_rga_src", 0,
  264. RK2928_CLKSEL_CON(33), 8, 5, DFLAGS,
  265. RK2928_CLKGATE_CON(1), 2, GFLAGS),
  266. COMPOSITE(0, "sclk_rga", mux_sclk_rga_p, 0,
  267. RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS,
  268. RK2928_CLKGATE_CON(3), 6, GFLAGS),
  269. COMPOSITE(0, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
  270. RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS,
  271. RK2928_CLKGATE_CON(1), 1, GFLAGS),
  272. COMPOSITE(0, "sclk_hdcp", mux_pll_src_3plls_p, 0,
  273. RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS,
  274. RK2928_CLKGATE_CON(3), 5, GFLAGS),
  275. GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
  276. RK2928_CLKGATE_CON(3), 7, GFLAGS),
  277. COMPOSITE(0, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
  278. RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS,
  279. RK2928_CLKGATE_CON(3), 8, GFLAGS),
  280. /* PD_PERI */
  281. GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
  282. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  283. GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
  284. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  285. GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED,
  286. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  287. COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0,
  288. RK2928_CLKSEL_CON(10), 10, 2, MFLAGS, 0, 5, DFLAGS),
  289. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
  290. RK2928_CLKSEL_CON(10), 12, 3, DFLAGS,
  291. RK2928_CLKGATE_CON(5), 2, GFLAGS),
  292. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0,
  293. RK2928_CLKSEL_CON(10), 8, 2, DFLAGS,
  294. RK2928_CLKGATE_CON(5), 1, GFLAGS),
  295. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
  296. RK2928_CLKGATE_CON(5), 0, GFLAGS),
  297. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  298. RK2928_CLKGATE_CON(6), 5, GFLAGS),
  299. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  300. RK2928_CLKGATE_CON(6), 6, GFLAGS),
  301. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  302. RK2928_CLKGATE_CON(6), 7, GFLAGS),
  303. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  304. RK2928_CLKGATE_CON(6), 8, GFLAGS),
  305. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  306. RK2928_CLKGATE_CON(6), 9, GFLAGS),
  307. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  308. RK2928_CLKGATE_CON(6), 10, GFLAGS),
  309. COMPOSITE(0, "sclk_crypto", mux_pll_src_2plls_p, 0,
  310. RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS,
  311. RK2928_CLKGATE_CON(2), 7, GFLAGS),
  312. COMPOSITE(0, "sclk_tsp", mux_pll_src_2plls_p, 0,
  313. RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS,
  314. RK2928_CLKGATE_CON(2), 6, GFLAGS),
  315. GATE(0, "sclk_hsadc", "ext_hsadc", 0,
  316. RK2928_CLKGATE_CON(10), 12, GFLAGS),
  317. COMPOSITE(0, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
  318. RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS,
  319. RK2928_CLKGATE_CON(2), 15, GFLAGS),
  320. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
  321. RK2928_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 8, DFLAGS,
  322. RK2928_CLKGATE_CON(2), 11, GFLAGS),
  323. COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0,
  324. RK2928_CLKSEL_CON(11), 10, 2, MFLAGS,
  325. RK2928_CLKGATE_CON(2), 13, GFLAGS),
  326. DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
  327. RK2928_CLKSEL_CON(12), 0, 8, DFLAGS),
  328. COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
  329. RK2928_CLKSEL_CON(11), 12, 2, MFLAGS,
  330. RK2928_CLKGATE_CON(2), 14, GFLAGS),
  331. DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
  332. RK2928_CLKSEL_CON(12), 8, 8, DFLAGS),
  333. /*
  334. * Clock-Architecture Diagram 2
  335. */
  336. GATE(0, "gpll_vop", "gpll", 0,
  337. RK2928_CLKGATE_CON(3), 1, GFLAGS),
  338. GATE(0, "cpll_vop", "cpll", 0,
  339. RK2928_CLKGATE_CON(3), 1, GFLAGS),
  340. MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0,
  341. RK2928_CLKSEL_CON(27), 0, 1, MFLAGS),
  342. DIV(DCLK_HDMI_PHY, "dclk_hdmiphy", "sclk_vop_src", 0,
  343. RK2928_CLKSEL_CON(29), 0, 3, DFLAGS),
  344. DIV(0, "sclk_vop_pre", "sclk_vop_src", 0,
  345. RK2928_CLKSEL_CON(27), 8, 8, DFLAGS),
  346. MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0,
  347. RK2928_CLKSEL_CON(27), 1, 1, MFLAGS),
  348. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  349. COMPOSITE(0, "i2s0_src", mux_pll_src_2plls_p, 0,
  350. RK2928_CLKSEL_CON(9), 15, 1, MFLAGS, 0, 7, DFLAGS,
  351. RK2928_CLKGATE_CON(0), 3, GFLAGS),
  352. COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
  353. RK2928_CLKSEL_CON(8), 0,
  354. RK2928_CLKGATE_CON(0), 4, GFLAGS,
  355. &rk3228_i2s0_fracmux),
  356. GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
  357. RK2928_CLKGATE_CON(0), 5, GFLAGS),
  358. COMPOSITE(0, "i2s1_src", mux_pll_src_2plls_p, 0,
  359. RK2928_CLKSEL_CON(3), 15, 1, MFLAGS, 0, 7, DFLAGS,
  360. RK2928_CLKGATE_CON(0), 10, GFLAGS),
  361. COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
  362. RK2928_CLKSEL_CON(7), 0,
  363. RK2928_CLKGATE_CON(0), 11, GFLAGS,
  364. &rk3228_i2s1_fracmux),
  365. GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
  366. RK2928_CLKGATE_CON(0), 14, GFLAGS),
  367. COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0,
  368. RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
  369. RK2928_CLKGATE_CON(0), 13, GFLAGS),
  370. COMPOSITE(0, "i2s2_src", mux_pll_src_2plls_p, 0,
  371. RK2928_CLKSEL_CON(16), 15, 1, MFLAGS, 0, 7, DFLAGS,
  372. RK2928_CLKGATE_CON(0), 7, GFLAGS),
  373. COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
  374. RK2928_CLKSEL_CON(30), 0,
  375. RK2928_CLKGATE_CON(0), 8, GFLAGS,
  376. &rk3228_i2s2_fracmux),
  377. GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
  378. RK2928_CLKGATE_CON(0), 9, GFLAGS),
  379. COMPOSITE(0, "sclk_spdif_src", mux_pll_src_2plls_p, 0,
  380. RK2928_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
  381. RK2928_CLKGATE_CON(2), 10, GFLAGS),
  382. COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT,
  383. RK2928_CLKSEL_CON(20), 0,
  384. RK2928_CLKGATE_CON(2), 12, GFLAGS,
  385. &rk3228_spdif_fracmux),
  386. GATE(0, "jtag", "ext_jtag", 0,
  387. RK2928_CLKGATE_CON(1), 3, GFLAGS),
  388. GATE(0, "sclk_otgphy0", "xin24m", 0,
  389. RK2928_CLKGATE_CON(1), 5, GFLAGS),
  390. GATE(0, "sclk_otgphy1", "xin24m", 0,
  391. RK2928_CLKGATE_CON(1), 6, GFLAGS),
  392. COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
  393. RK2928_CLKSEL_CON(24), 6, 10, DFLAGS,
  394. RK2928_CLKGATE_CON(2), 8, GFLAGS),
  395. GATE(0, "cpll_gpu", "cpll", 0,
  396. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  397. GATE(0, "gpll_gpu", "gpll", 0,
  398. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  399. GATE(0, "hdmiphy_gpu", "hdmiphy", 0,
  400. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  401. GATE(0, "usb480m_gpu", "usb480m", 0,
  402. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  403. COMPOSITE_NOGATE(0, "aclk_gpu_pre", mux_aclk_gpu_pre_p, 0,
  404. RK2928_CLKSEL_CON(34), 5, 2, MFLAGS, 0, 5, DFLAGS),
  405. COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
  406. RK2928_CLKSEL_CON(25), 8, 1, MFLAGS, 0, 7, DFLAGS,
  407. RK2928_CLKGATE_CON(2), 9, GFLAGS),
  408. /* PD_UART */
  409. COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
  410. RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
  411. RK2928_CLKGATE_CON(1), 8, GFLAGS),
  412. COMPOSITE(0, "uart1_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
  413. RK2928_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
  414. RK2928_CLKGATE_CON(1), 10, GFLAGS),
  415. COMPOSITE(0, "uart2_src", mux_pll_src_cpll_gpll_usb480m_p,
  416. 0, RK2928_CLKSEL_CON(15), 12, 2,
  417. MFLAGS, 0, 7, DFLAGS, RK2928_CLKGATE_CON(1), 12, GFLAGS),
  418. COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  419. RK2928_CLKSEL_CON(17), 0,
  420. RK2928_CLKGATE_CON(1), 9, GFLAGS,
  421. &rk3228_uart0_fracmux),
  422. COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  423. RK2928_CLKSEL_CON(18), 0,
  424. RK2928_CLKGATE_CON(1), 11, GFLAGS,
  425. &rk3228_uart1_fracmux),
  426. COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
  427. RK2928_CLKSEL_CON(19), 0,
  428. RK2928_CLKGATE_CON(1), 13, GFLAGS,
  429. &rk3228_uart2_fracmux),
  430. COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
  431. RK2928_CLKSEL_CON(2), 14, 1, MFLAGS, 8, 5, DFLAGS,
  432. RK2928_CLKGATE_CON(1), 0, GFLAGS),
  433. COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_2plls_p, 0,
  434. RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS,
  435. RK2928_CLKGATE_CON(1), 7, GFLAGS),
  436. MUX(SCLK_MAC_EXTCLK, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0,
  437. RK2928_CLKSEL_CON(29), 10, 1, MFLAGS),
  438. MUX(SCLK_MAC, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0,
  439. RK2928_CLKSEL_CON(5), 5, 1, MFLAGS),
  440. GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac_pre", 0,
  441. RK2928_CLKGATE_CON(5), 4, GFLAGS),
  442. GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac_pre", 0,
  443. RK2928_CLKGATE_CON(5), 3, GFLAGS),
  444. GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac_pre", 0,
  445. RK2928_CLKGATE_CON(5), 5, GFLAGS),
  446. GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac_pre", 0,
  447. RK2928_CLKGATE_CON(5), 6, GFLAGS),
  448. COMPOSITE(SCLK_MAC_PHY, "sclk_macphy", mux_sclk_macphy_p, 0,
  449. RK2928_CLKSEL_CON(29), 12, 1, MFLAGS, 8, 2, DFLAGS,
  450. RK2928_CLKGATE_CON(5), 7, GFLAGS),
  451. COMPOSITE(SCLK_MAC_OUT, "sclk_gmac_out", mux_pll_src_2plls_p, 0,
  452. RK2928_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS,
  453. RK2928_CLKGATE_CON(2), 2, GFLAGS),
  454. /*
  455. * Clock-Architecture Diagram 3
  456. */
  457. /* PD_VOP */
  458. GATE(0, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, GFLAGS),
  459. GATE(0, "aclk_rga_noc", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 11, GFLAGS),
  460. GATE(0, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, GFLAGS),
  461. GATE(0, "aclk_iep_noc", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 9, GFLAGS),
  462. GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 5, GFLAGS),
  463. GATE(0, "aclk_vop_noc", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 12, GFLAGS),
  464. GATE(0, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, GFLAGS),
  465. GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(13), 10, GFLAGS),
  466. GATE(0, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, GFLAGS),
  467. GATE(0, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, GFLAGS),
  468. GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 6, GFLAGS),
  469. GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 7, GFLAGS),
  470. GATE(0, "hclk_vio_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 8, GFLAGS),
  471. GATE(0, "hclk_vop_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 13, GFLAGS),
  472. GATE(0, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, GFLAGS),
  473. GATE(0, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, GFLAGS),
  474. GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 6, GFLAGS),
  475. GATE(0, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, GFLAGS),
  476. GATE(0, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, GFLAGS),
  477. /* PD_PERI */
  478. GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 0, GFLAGS),
  479. GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(11), 4, GFLAGS),
  480. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 0, GFLAGS),
  481. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, GFLAGS),
  482. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, GFLAGS),
  483. GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 3, GFLAGS),
  484. GATE(0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, GFLAGS),
  485. GATE(0, "hclk_host0_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 7, GFLAGS),
  486. GATE(0, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, GFLAGS),
  487. GATE(0, "hclk_host1_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 9, GFLAGS),
  488. GATE(0, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, GFLAGS),
  489. GATE(0, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS),
  490. GATE(0, "hclk_otg_pmu", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 13, GFLAGS),
  491. GATE(0, "hclk_host2_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 14, GFLAGS),
  492. GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 1, GFLAGS),
  493. GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(11), 5, GFLAGS),
  494. GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 2, GFLAGS),
  495. /* PD_GPU */
  496. GATE(0, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 14, GFLAGS),
  497. GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 15, GFLAGS),
  498. /* PD_BUS */
  499. GATE(0, "sclk_initmem_mbist", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
  500. GATE(0, "aclk_initmem", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
  501. GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
  502. GATE(0, "aclk_bus_noc", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
  503. GATE(0, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS),
  504. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
  505. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
  506. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
  507. GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
  508. GATE(0, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
  509. GATE(0, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
  510. GATE(0, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
  511. GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
  512. GATE(0, "pclk_ddrmon", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
  513. GATE(0, "pclk_msch_noc", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(10), 2, GFLAGS),
  514. GATE(0, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
  515. GATE(0, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, GFLAGS),
  516. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
  517. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
  518. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
  519. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
  520. GATE(PCLK_TIMER, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 4, GFLAGS),
  521. GATE(0, "pclk_stimer", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
  522. GATE(PCLK_SPI0, "pclk_spi0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
  523. GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS),
  524. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS),
  525. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS),
  526. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 10, GFLAGS),
  527. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 11, GFLAGS),
  528. GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
  529. GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 13, GFLAGS),
  530. GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS),
  531. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 15, GFLAGS),
  532. GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 0, GFLAGS),
  533. GATE(0, "pclk_cru", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
  534. GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 2, GFLAGS),
  535. GATE(0, "pclk_sim", "pclk_cpu", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
  536. GATE(0, "pclk_ddrphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
  537. GATE(0, "pclk_acodecphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 5, GFLAGS),
  538. GATE(PCLK_HDMI_PHY, "pclk_hdmiphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 7, GFLAGS),
  539. GATE(0, "pclk_vdacphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS),
  540. GATE(0, "pclk_phy_noc", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS),
  541. GATE(0, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, GFLAGS),
  542. GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 4, GFLAGS),
  543. GATE(0, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, GFLAGS),
  544. GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 6, GFLAGS),
  545. GATE(0, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS),
  546. GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 5, GFLAGS),
  547. GATE(0, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, GFLAGS),
  548. GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 7, GFLAGS),
  549. /* PD_MMC */
  550. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1),
  551. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0),
  552. MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1),
  553. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0),
  554. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1),
  555. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0),
  556. };
  557. static const char *const rk3228_critical_clocks[] __initconst = {
  558. "aclk_cpu",
  559. "aclk_peri",
  560. "hclk_peri",
  561. "pclk_peri",
  562. };
  563. static void __init rk3228_clk_init(struct device_node *np)
  564. {
  565. struct rockchip_clk_provider *ctx;
  566. void __iomem *reg_base;
  567. reg_base = of_iomap(np, 0);
  568. if (!reg_base) {
  569. pr_err("%s: could not map cru region\n", __func__);
  570. return;
  571. }
  572. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  573. if (IS_ERR(ctx)) {
  574. pr_err("%s: rockchip clk init failed\n", __func__);
  575. iounmap(reg_base);
  576. return;
  577. }
  578. rockchip_clk_register_plls(ctx, rk3228_pll_clks,
  579. ARRAY_SIZE(rk3228_pll_clks),
  580. RK3228_GRF_SOC_STATUS0);
  581. rockchip_clk_register_branches(ctx, rk3228_clk_branches,
  582. ARRAY_SIZE(rk3228_clk_branches));
  583. rockchip_clk_protect_critical(rk3228_critical_clocks,
  584. ARRAY_SIZE(rk3228_critical_clocks));
  585. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  586. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  587. &rk3228_cpuclk_data, rk3228_cpuclk_rates,
  588. ARRAY_SIZE(rk3228_cpuclk_rates));
  589. rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
  590. ROCKCHIP_SOFTRST_HIWORD_MASK);
  591. rockchip_register_restart_notifier(ctx, RK3228_GLB_SRST_FST, NULL);
  592. rockchip_clk_of_add_provider(np, ctx);
  593. }
  594. CLK_OF_DECLARE(rk3228_cru, "rockchip,rk3228-cru", rk3228_clk_init);