clk-rk3036.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
  6. * Author: Xing Zheng <zhengxing@rock-chips.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/clk-provider.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/syscore_ops.h>
  22. #include <dt-bindings/clock/rk3036-cru.h>
  23. #include "clk.h"
  24. #define RK3036_GRF_SOC_STATUS0 0x14c
  25. enum rk3036_plls {
  26. apll, dpll, gpll,
  27. };
  28. static struct rockchip_pll_rate_table rk3036_pll_rates[] = {
  29. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  30. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  38. RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  39. RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  40. RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  41. RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  42. RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  43. RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  44. RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  45. RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  46. RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  47. RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  48. RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  49. RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  50. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
  52. RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  53. RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  54. RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  55. RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  56. RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  57. RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  58. RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  59. RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  60. RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  61. RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
  62. RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  63. RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  64. RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  65. RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
  66. RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  67. RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  68. RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  69. RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  70. RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  71. RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
  72. { /* sentinel */ },
  73. };
  74. #define RK3036_DIV_CPU_MASK 0x1f
  75. #define RK3036_DIV_CPU_SHIFT 8
  76. #define RK3036_DIV_PERI_MASK 0xf
  77. #define RK3036_DIV_PERI_SHIFT 0
  78. #define RK3036_DIV_ACLK_MASK 0x7
  79. #define RK3036_DIV_ACLK_SHIFT 4
  80. #define RK3036_DIV_HCLK_MASK 0x3
  81. #define RK3036_DIV_HCLK_SHIFT 8
  82. #define RK3036_DIV_PCLK_MASK 0x7
  83. #define RK3036_DIV_PCLK_SHIFT 12
  84. #define RK3036_CLKSEL1(_core_periph_div) \
  85. { \
  86. .reg = RK2928_CLKSEL_CON(1), \
  87. .val = HIWORD_UPDATE(_core_periph_div, RK3036_DIV_PERI_MASK, \
  88. RK3036_DIV_PERI_SHIFT) \
  89. }
  90. #define RK3036_CPUCLK_RATE(_prate, _core_periph_div) \
  91. { \
  92. .prate = _prate, \
  93. .divs = { \
  94. RK3036_CLKSEL1(_core_periph_div), \
  95. }, \
  96. }
  97. static struct rockchip_cpuclk_rate_table rk3036_cpuclk_rates[] __initdata = {
  98. RK3036_CPUCLK_RATE(816000000, 4),
  99. RK3036_CPUCLK_RATE(600000000, 4),
  100. RK3036_CPUCLK_RATE(312000000, 4),
  101. };
  102. static const struct rockchip_cpuclk_reg_data rk3036_cpuclk_data = {
  103. .core_reg = RK2928_CLKSEL_CON(0),
  104. .div_core_shift = 0,
  105. .div_core_mask = 0x1f,
  106. .mux_core_alt = 1,
  107. .mux_core_main = 0,
  108. .mux_core_shift = 7,
  109. .mux_core_mask = 0x1,
  110. };
  111. PNAME(mux_pll_p) = { "xin24m", "xin24m" };
  112. PNAME(mux_armclk_p) = { "apll", "gpll_armclk" };
  113. PNAME(mux_busclk_p) = { "apll", "dpll_cpu", "gpll_cpu" };
  114. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
  115. PNAME(mux_pll_src_3plls_p) = { "apll", "dpll", "gpll" };
  116. PNAME(mux_timer_p) = { "xin24m", "pclk_peri_src" };
  117. PNAME(mux_pll_src_apll_dpll_gpll_usb480m_p) = { "apll", "dpll", "gpll", "usb480m" };
  118. PNAME(mux_mmc_src_p) = { "apll", "dpll", "gpll", "xin24m" };
  119. PNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
  120. PNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" };
  121. PNAME(mux_spdif_p) = { "spdif_src", "spdif_frac", "xin12m" };
  122. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  123. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  124. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  125. PNAME(mux_mac_p) = { "mac_pll_src", "rmii_clkin" };
  126. PNAME(mux_dclk_p) = { "dclk_lcdc", "dclk_cru" };
  127. static struct rockchip_pll_clock rk3036_pll_clks[] __initdata = {
  128. [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
  129. RK2928_MODE_CON, 0, 5, 0, rk3036_pll_rates),
  130. [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
  131. RK2928_MODE_CON, 4, 4, 0, NULL),
  132. [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
  133. RK2928_MODE_CON, 12, 6, ROCKCHIP_PLL_SYNC_RATE, rk3036_pll_rates),
  134. };
  135. #define MFLAGS CLK_MUX_HIWORD_MASK
  136. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  137. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  138. static struct rockchip_clk_branch rk3036_uart0_fracmux __initdata =
  139. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  140. RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
  141. static struct rockchip_clk_branch rk3036_uart1_fracmux __initdata =
  142. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  143. RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
  144. static struct rockchip_clk_branch rk3036_uart2_fracmux __initdata =
  145. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  146. RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
  147. static struct rockchip_clk_branch rk3036_i2s_fracmux __initdata =
  148. MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT,
  149. RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
  150. static struct rockchip_clk_branch rk3036_spdif_fracmux __initdata =
  151. MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, 0,
  152. RK2928_CLKSEL_CON(5), 8, 2, MFLAGS);
  153. static struct rockchip_clk_branch rk3036_clk_branches[] __initdata = {
  154. /*
  155. * Clock-Architecture Diagram 1
  156. */
  157. GATE(0, "gpll_armclk", "gpll", CLK_IGNORE_UNUSED,
  158. RK2928_CLKGATE_CON(0), 6, GFLAGS),
  159. FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
  160. /*
  161. * Clock-Architecture Diagram 2
  162. */
  163. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  164. RK2928_CLKGATE_CON(0), 2, GFLAGS),
  165. GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
  166. RK2928_CLKGATE_CON(0), 8, GFLAGS),
  167. COMPOSITE_NOGATE(0, "ddrphy2x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  168. RK2928_CLKSEL_CON(26), 8, 1, MFLAGS, 0, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  169. FACTOR(0, "ddrphy", "ddrphy2x", 0, 1, 2),
  170. COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
  171. RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  172. RK2928_CLKGATE_CON(0), 7, GFLAGS),
  173. COMPOSITE_NOMUX(0, "aclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
  174. RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  175. RK2928_CLKGATE_CON(0), 7, GFLAGS),
  176. GATE(0, "dpll_cpu", "dpll", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS),
  177. GATE(0, "gpll_cpu", "gpll", 0, RK2928_CLKGATE_CON(0), 1, GFLAGS),
  178. COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_busclk_p, 0,
  179. RK2928_CLKSEL_CON(0), 14, 2, MFLAGS, 8, 5, DFLAGS),
  180. GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED,
  181. RK2928_CLKGATE_CON(0), 3, GFLAGS),
  182. COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED,
  183. RK2928_CLKSEL_CON(1), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
  184. RK2928_CLKGATE_CON(0), 5, GFLAGS),
  185. COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", CLK_IGNORE_UNUSED,
  186. RK2928_CLKSEL_CON(1), 8, 2, DFLAGS | CLK_DIVIDER_READ_ONLY,
  187. RK2928_CLKGATE_CON(0), 4, GFLAGS),
  188. COMPOSITE(0, "aclk_peri_src", mux_pll_src_3plls_p, 0,
  189. RK2928_CLKSEL_CON(10), 14, 2, MFLAGS, 0, 5, DFLAGS,
  190. RK2928_CLKGATE_CON(2), 0, GFLAGS),
  191. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
  192. RK2928_CLKGATE_CON(2), 1, GFLAGS),
  193. DIV(0, "pclk_peri_src", "aclk_peri_src", CLK_IGNORE_UNUSED,
  194. RK2928_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  195. GATE(PCLK_PERI, "pclk_peri", "pclk_peri_src", 0,
  196. RK2928_CLKGATE_CON(2), 3, GFLAGS),
  197. DIV(0, "hclk_peri_src", "aclk_peri_src", CLK_IGNORE_UNUSED,
  198. RK2928_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  199. GATE(HCLK_PERI, "hclk_peri", "hclk_peri_src", 0,
  200. RK2928_CLKGATE_CON(2), 2, GFLAGS),
  201. COMPOSITE_NODIV(SCLK_TIMER0, "sclk_timer0", mux_timer_p, CLK_IGNORE_UNUSED,
  202. RK2928_CLKSEL_CON(2), 4, 1, MFLAGS,
  203. RK2928_CLKGATE_CON(1), 0, GFLAGS),
  204. COMPOSITE_NODIV(SCLK_TIMER1, "sclk_timer1", mux_timer_p, CLK_IGNORE_UNUSED,
  205. RK2928_CLKSEL_CON(2), 5, 1, MFLAGS,
  206. RK2928_CLKGATE_CON(1), 1, GFLAGS),
  207. COMPOSITE_NODIV(SCLK_TIMER2, "sclk_timer2", mux_timer_p, CLK_IGNORE_UNUSED,
  208. RK2928_CLKSEL_CON(2), 6, 1, MFLAGS,
  209. RK2928_CLKGATE_CON(2), 4, GFLAGS),
  210. COMPOSITE_NODIV(SCLK_TIMER3, "sclk_timer3", mux_timer_p, CLK_IGNORE_UNUSED,
  211. RK2928_CLKSEL_CON(2), 7, 1, MFLAGS,
  212. RK2928_CLKGATE_CON(2), 5, GFLAGS),
  213. MUX(0, "uart_pll_clk", mux_pll_src_apll_dpll_gpll_usb480m_p, 0,
  214. RK2928_CLKSEL_CON(13), 10, 2, MFLAGS),
  215. COMPOSITE_NOMUX(0, "uart0_src", "uart_pll_clk", 0,
  216. RK2928_CLKSEL_CON(13), 0, 7, DFLAGS,
  217. RK2928_CLKGATE_CON(1), 8, GFLAGS),
  218. COMPOSITE_NOMUX(0, "uart1_src", "uart_pll_clk", 0,
  219. RK2928_CLKSEL_CON(14), 0, 7, DFLAGS,
  220. RK2928_CLKGATE_CON(1), 10, GFLAGS),
  221. COMPOSITE_NOMUX(0, "uart2_src", "uart_pll_clk", 0,
  222. RK2928_CLKSEL_CON(15), 0, 7, DFLAGS,
  223. RK2928_CLKGATE_CON(1), 12, GFLAGS),
  224. COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  225. RK2928_CLKSEL_CON(17), 0,
  226. RK2928_CLKGATE_CON(1), 9, GFLAGS,
  227. &rk3036_uart0_fracmux),
  228. COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  229. RK2928_CLKSEL_CON(18), 0,
  230. RK2928_CLKGATE_CON(1), 11, GFLAGS,
  231. &rk3036_uart1_fracmux),
  232. COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
  233. RK2928_CLKSEL_CON(19), 0,
  234. RK2928_CLKGATE_CON(1), 13, GFLAGS,
  235. &rk3036_uart2_fracmux),
  236. COMPOSITE(0, "aclk_vcodec", mux_pll_src_3plls_p, 0,
  237. RK2928_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
  238. RK2928_CLKGATE_CON(3), 11, GFLAGS),
  239. FACTOR_GATE(HCLK_VCODEC, "hclk_vcodec", "aclk_vcodec", 0, 1, 4,
  240. RK2928_CLKGATE_CON(3), 12, GFLAGS),
  241. COMPOSITE(0, "aclk_hvec", mux_pll_src_3plls_p, 0,
  242. RK2928_CLKSEL_CON(20), 0, 2, MFLAGS, 2, 5, DFLAGS,
  243. RK2928_CLKGATE_CON(10), 6, GFLAGS),
  244. COMPOSITE(0, "aclk_disp1_pre", mux_pll_src_3plls_p, 0,
  245. RK2928_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
  246. RK2928_CLKGATE_CON(1), 4, GFLAGS),
  247. COMPOSITE(0, "hclk_disp_pre", mux_pll_src_3plls_p, 0,
  248. RK2928_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
  249. RK2928_CLKGATE_CON(0), 11, GFLAGS),
  250. COMPOSITE(SCLK_LCDC, "dclk_lcdc", mux_pll_src_3plls_p, 0,
  251. RK2928_CLKSEL_CON(28), 0, 2, MFLAGS, 8, 8, DFLAGS,
  252. RK2928_CLKGATE_CON(3), 2, GFLAGS),
  253. COMPOSITE_NODIV(0, "sclk_sdmmc_src", mux_mmc_src_p, 0,
  254. RK2928_CLKSEL_CON(12), 8, 2, MFLAGS,
  255. RK2928_CLKGATE_CON(2), 11, GFLAGS),
  256. DIV(SCLK_SDMMC, "sclk_sdmmc", "sclk_sdmmc_src", 0,
  257. RK2928_CLKSEL_CON(11), 0, 7, DFLAGS),
  258. COMPOSITE_NODIV(0, "sclk_sdio_src", mux_mmc_src_p, 0,
  259. RK2928_CLKSEL_CON(12), 10, 2, MFLAGS,
  260. RK2928_CLKGATE_CON(2), 13, GFLAGS),
  261. DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
  262. RK2928_CLKSEL_CON(11), 8, 7, DFLAGS),
  263. COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
  264. RK2928_CLKSEL_CON(12), 12, 2, MFLAGS, 0, 7, DFLAGS,
  265. RK2928_CLKGATE_CON(2), 14, GFLAGS),
  266. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3036_SDMMC_CON0, 1),
  267. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3036_SDMMC_CON1, 0),
  268. MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3036_SDIO_CON0, 1),
  269. MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3036_SDIO_CON1, 0),
  270. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3036_EMMC_CON0, 1),
  271. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3036_EMMC_CON1, 0),
  272. COMPOSITE(0, "i2s_src", mux_pll_src_3plls_p, 0,
  273. RK2928_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 7, DFLAGS,
  274. RK2928_CLKGATE_CON(0), 9, GFLAGS),
  275. COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT,
  276. RK2928_CLKSEL_CON(7), 0,
  277. RK2928_CLKGATE_CON(0), 10, GFLAGS,
  278. &rk3036_i2s_fracmux),
  279. COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_clkout", mux_i2s_clkout_p, 0,
  280. RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
  281. RK2928_CLKGATE_CON(0), 13, GFLAGS),
  282. GATE(SCLK_I2S, "sclk_i2s", "i2s_pre", CLK_SET_RATE_PARENT,
  283. RK2928_CLKGATE_CON(0), 14, GFLAGS),
  284. COMPOSITE(0, "spdif_src", mux_pll_src_3plls_p, 0,
  285. RK2928_CLKSEL_CON(5), 10, 2, MFLAGS, 0, 7, DFLAGS,
  286. RK2928_CLKGATE_CON(2), 10, GFLAGS),
  287. COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", 0,
  288. RK2928_CLKSEL_CON(9), 0,
  289. RK2928_CLKGATE_CON(2), 12, GFLAGS,
  290. &rk3036_spdif_fracmux),
  291. GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin12m", CLK_IGNORE_UNUSED,
  292. RK2928_CLKGATE_CON(1), 5, GFLAGS),
  293. COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_3plls_p, 0,
  294. RK2928_CLKSEL_CON(34), 8, 2, MFLAGS, 0, 5, DFLAGS,
  295. RK2928_CLKGATE_CON(3), 13, GFLAGS),
  296. COMPOSITE(SCLK_SPI, "sclk_spi", mux_pll_src_3plls_p, 0,
  297. RK2928_CLKSEL_CON(25), 8, 2, MFLAGS, 0, 7, DFLAGS,
  298. RK2928_CLKGATE_CON(2), 9, GFLAGS),
  299. COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_3plls_p, 0,
  300. RK2928_CLKSEL_CON(16), 8, 2, MFLAGS, 10, 5, DFLAGS,
  301. RK2928_CLKGATE_CON(10), 4, GFLAGS),
  302. COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_apll_dpll_gpll_usb480m_p, 0,
  303. RK2928_CLKSEL_CON(16), 0, 2, MFLAGS, 2, 5, DFLAGS,
  304. RK2928_CLKGATE_CON(10), 5, GFLAGS),
  305. COMPOSITE_NOGATE(SCLK_MACPLL, "mac_pll_src", mux_pll_src_3plls_p, CLK_SET_RATE_NO_REPARENT,
  306. RK2928_CLKSEL_CON(21), 0, 2, MFLAGS, 9, 5, DFLAGS),
  307. MUX(SCLK_MACREF, "mac_clk_ref", mux_mac_p, CLK_SET_RATE_PARENT,
  308. RK2928_CLKSEL_CON(21), 3, 1, MFLAGS),
  309. COMPOSITE_NOMUX(SCLK_MAC, "mac_clk", "mac_clk_ref", 0,
  310. RK2928_CLKSEL_CON(21), 4, 5, DFLAGS,
  311. RK2928_CLKGATE_CON(2), 6, GFLAGS),
  312. FACTOR(0, "sclk_macref_out", "hclk_peri_src", 0, 1, 2),
  313. MUX(SCLK_HDMI, "dclk_hdmi", mux_dclk_p, 0,
  314. RK2928_CLKSEL_CON(31), 0, 1, MFLAGS),
  315. /*
  316. * Clock-Architecture Diagram 3
  317. */
  318. /* aclk_cpu gates */
  319. GATE(0, "sclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 12, GFLAGS),
  320. GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 10, GFLAGS),
  321. /* hclk_cpu gates */
  322. GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 6, GFLAGS),
  323. /* pclk_cpu gates */
  324. GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 4, GFLAGS),
  325. GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 7, GFLAGS),
  326. GATE(PCLK_ACODEC, "pclk_acodec", "pclk_cpu", 0, RK2928_CLKGATE_CON(5), 14, GFLAGS),
  327. GATE(PCLK_HDMI, "pclk_hdmi", "pclk_cpu", 0, RK2928_CLKGATE_CON(3), 8, GFLAGS),
  328. /* aclk_vio gates */
  329. GATE(ACLK_VIO, "aclk_vio", "aclk_disp1_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 13, GFLAGS),
  330. GATE(ACLK_LCDC, "aclk_lcdc", "aclk_disp1_pre", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
  331. GATE(HCLK_VIO_BUS, "hclk_vio_bus", "hclk_disp_pre", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(6), 12, GFLAGS),
  332. GATE(HCLK_LCDC, "hclk_lcdc", "hclk_disp_pre", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
  333. /* xin24m gates */
  334. GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK2928_CLKGATE_CON(10), 0, GFLAGS),
  335. GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK2928_CLKGATE_CON(10), 1, GFLAGS),
  336. /* aclk_peri gates */
  337. GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 3, GFLAGS),
  338. GATE(0, "aclk_cpu_peri", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 2, GFLAGS),
  339. GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK2928_CLKGATE_CON(5), 1, GFLAGS),
  340. GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 15, GFLAGS),
  341. /* hclk_peri gates */
  342. GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 0, GFLAGS),
  343. GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 13, GFLAGS),
  344. GATE(0, "hclk_peri_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(9), 14, GFLAGS),
  345. GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 9, GFLAGS),
  346. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 10, GFLAGS),
  347. GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(5), 11, GFLAGS),
  348. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 0, GFLAGS),
  349. GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 13, GFLAGS),
  350. GATE(HCLK_OTG1, "hclk_otg1", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(7), 3, GFLAGS),
  351. GATE(HCLK_I2S, "hclk_i2s", "hclk_peri", 0, RK2928_CLKGATE_CON(7), 2, GFLAGS),
  352. GATE(0, "hclk_sfc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(3), 14, GFLAGS),
  353. GATE(HCLK_MAC, "hclk_mac", "hclk_peri", 0, RK2928_CLKGATE_CON(3), 5, GFLAGS),
  354. /* pclk_peri gates */
  355. GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(4), 1, GFLAGS),
  356. GATE(0, "pclk_efuse", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(5), 2, GFLAGS),
  357. GATE(PCLK_TIMER, "pclk_timer", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 7, GFLAGS),
  358. GATE(PCLK_PWM, "pclk_pwm", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 10, GFLAGS),
  359. GATE(PCLK_SPI, "pclk_spi", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 12, GFLAGS),
  360. GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
  361. GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
  362. GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
  363. GATE(PCLK_UART2, "pclk_uart2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
  364. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
  365. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 5, GFLAGS),
  366. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
  367. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
  368. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
  369. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
  370. };
  371. static const char *const rk3036_critical_clocks[] __initconst = {
  372. "aclk_cpu",
  373. "aclk_peri",
  374. "hclk_peri",
  375. "pclk_peri",
  376. };
  377. static void __init rk3036_clk_init(struct device_node *np)
  378. {
  379. struct rockchip_clk_provider *ctx;
  380. void __iomem *reg_base;
  381. struct clk *clk;
  382. reg_base = of_iomap(np, 0);
  383. if (!reg_base) {
  384. pr_err("%s: could not map cru region\n", __func__);
  385. return;
  386. }
  387. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  388. if (IS_ERR(ctx)) {
  389. pr_err("%s: rockchip clk init failed\n", __func__);
  390. iounmap(reg_base);
  391. return;
  392. }
  393. clk = clk_register_fixed_factor(NULL, "usb480m", "xin24m", 0, 20, 1);
  394. if (IS_ERR(clk))
  395. pr_warn("%s: could not register clock usb480m: %ld\n",
  396. __func__, PTR_ERR(clk));
  397. rockchip_clk_register_plls(ctx, rk3036_pll_clks,
  398. ARRAY_SIZE(rk3036_pll_clks),
  399. RK3036_GRF_SOC_STATUS0);
  400. rockchip_clk_register_branches(ctx, rk3036_clk_branches,
  401. ARRAY_SIZE(rk3036_clk_branches));
  402. rockchip_clk_protect_critical(rk3036_critical_clocks,
  403. ARRAY_SIZE(rk3036_critical_clocks));
  404. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  405. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  406. &rk3036_cpuclk_data, rk3036_cpuclk_rates,
  407. ARRAY_SIZE(rk3036_cpuclk_rates));
  408. rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
  409. ROCKCHIP_SOFTRST_HIWORD_MASK);
  410. rockchip_register_restart_notifier(ctx, RK2928_GLB_SRST_FST, NULL);
  411. rockchip_clk_of_add_provider(np, ctx);
  412. }
  413. CLK_OF_DECLARE(rk3036_cru, "rockchip,rk3036-cru", rk3036_clk_init);