clk-loongson1c.c 3.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * Copyright (c) 2016 Yang Ling <gnaygnil@gmail.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. */
  9. #include <linux/clkdev.h>
  10. #include <linux/clk-provider.h>
  11. #include <loongson1.h>
  12. #include "clk.h"
  13. #define OSC (24 * 1000000)
  14. #define DIV_APB 1
  15. static DEFINE_SPINLOCK(_lock);
  16. static unsigned long ls1x_pll_recalc_rate(struct clk_hw *hw,
  17. unsigned long parent_rate)
  18. {
  19. u32 pll, rate;
  20. pll = __raw_readl(LS1X_CLK_PLL_FREQ);
  21. rate = ((pll >> 8) & 0xff) + ((pll >> 16) & 0xff);
  22. rate *= OSC;
  23. rate >>= 2;
  24. return rate;
  25. }
  26. static const struct clk_ops ls1x_pll_clk_ops = {
  27. .recalc_rate = ls1x_pll_recalc_rate,
  28. };
  29. static const struct clk_div_table ahb_div_table[] = {
  30. [0] = { .val = 0, .div = 2 },
  31. [1] = { .val = 1, .div = 4 },
  32. [2] = { .val = 2, .div = 3 },
  33. [3] = { .val = 3, .div = 3 },
  34. };
  35. void __init ls1x_clk_init(void)
  36. {
  37. struct clk_hw *hw;
  38. hw = clk_hw_register_fixed_rate(NULL, "osc_clk", NULL, 0, OSC);
  39. clk_hw_register_clkdev(hw, "osc_clk", NULL);
  40. /* clock derived from 24 MHz OSC clk */
  41. hw = clk_hw_register_pll(NULL, "pll_clk", "osc_clk",
  42. &ls1x_pll_clk_ops, 0);
  43. clk_hw_register_clkdev(hw, "pll_clk", NULL);
  44. hw = clk_hw_register_divider(NULL, "cpu_clk_div", "pll_clk",
  45. CLK_GET_RATE_NOCACHE, LS1X_CLK_PLL_DIV,
  46. DIV_CPU_SHIFT, DIV_CPU_WIDTH,
  47. CLK_DIVIDER_ONE_BASED |
  48. CLK_DIVIDER_ROUND_CLOSEST, &_lock);
  49. clk_hw_register_clkdev(hw, "cpu_clk_div", NULL);
  50. hw = clk_hw_register_fixed_factor(NULL, "cpu_clk", "cpu_clk_div",
  51. 0, 1, 1);
  52. clk_hw_register_clkdev(hw, "cpu_clk", NULL);
  53. hw = clk_hw_register_divider(NULL, "dc_clk_div", "pll_clk",
  54. 0, LS1X_CLK_PLL_DIV, DIV_DC_SHIFT,
  55. DIV_DC_WIDTH, CLK_DIVIDER_ONE_BASED, &_lock);
  56. clk_hw_register_clkdev(hw, "dc_clk_div", NULL);
  57. hw = clk_hw_register_fixed_factor(NULL, "dc_clk", "dc_clk_div",
  58. 0, 1, 1);
  59. clk_hw_register_clkdev(hw, "dc_clk", NULL);
  60. hw = clk_hw_register_divider_table(NULL, "ahb_clk_div", "cpu_clk_div",
  61. 0, LS1X_CLK_PLL_FREQ, DIV_DDR_SHIFT,
  62. DIV_DDR_WIDTH, CLK_DIVIDER_ALLOW_ZERO,
  63. ahb_div_table, &_lock);
  64. clk_hw_register_clkdev(hw, "ahb_clk_div", NULL);
  65. hw = clk_hw_register_fixed_factor(NULL, "ahb_clk", "ahb_clk_div",
  66. 0, 1, 1);
  67. clk_hw_register_clkdev(hw, "ahb_clk", NULL);
  68. clk_hw_register_clkdev(hw, "ls1x-dma", NULL);
  69. clk_hw_register_clkdev(hw, "stmmaceth", NULL);
  70. /* clock derived from AHB clk */
  71. hw = clk_hw_register_fixed_factor(NULL, "apb_clk", "ahb_clk", 0, 1,
  72. DIV_APB);
  73. clk_hw_register_clkdev(hw, "apb_clk", NULL);
  74. clk_hw_register_clkdev(hw, "ls1x-ac97", NULL);
  75. clk_hw_register_clkdev(hw, "ls1x-i2c", NULL);
  76. clk_hw_register_clkdev(hw, "ls1x-nand", NULL);
  77. clk_hw_register_clkdev(hw, "ls1x-pwmtimer", NULL);
  78. clk_hw_register_clkdev(hw, "ls1x-spi", NULL);
  79. clk_hw_register_clkdev(hw, "ls1x-wdt", NULL);
  80. clk_hw_register_clkdev(hw, "serial8250", NULL);
  81. }