cvmx-pow-defs.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_POW_DEFS_H__
  28. #define __CVMX_POW_DEFS_H__
  29. #define CVMX_POW_BIST_STAT (CVMX_ADD_IO_SEG(0x00016700000003F8ull))
  30. #define CVMX_POW_DS_PC (CVMX_ADD_IO_SEG(0x0001670000000398ull))
  31. #define CVMX_POW_ECC_ERR (CVMX_ADD_IO_SEG(0x0001670000000218ull))
  32. #define CVMX_POW_INT_CTL (CVMX_ADD_IO_SEG(0x0001670000000220ull))
  33. #define CVMX_POW_IQ_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001670000000340ull) + ((offset) & 7) * 8)
  34. #define CVMX_POW_IQ_COM_CNT (CVMX_ADD_IO_SEG(0x0001670000000388ull))
  35. #define CVMX_POW_IQ_INT (CVMX_ADD_IO_SEG(0x0001670000000238ull))
  36. #define CVMX_POW_IQ_INT_EN (CVMX_ADD_IO_SEG(0x0001670000000240ull))
  37. #define CVMX_POW_IQ_THRX(offset) (CVMX_ADD_IO_SEG(0x00016700000003A0ull) + ((offset) & 7) * 8)
  38. #define CVMX_POW_NOS_CNT (CVMX_ADD_IO_SEG(0x0001670000000228ull))
  39. #define CVMX_POW_NW_TIM (CVMX_ADD_IO_SEG(0x0001670000000210ull))
  40. #define CVMX_POW_PF_RST_MSK (CVMX_ADD_IO_SEG(0x0001670000000230ull))
  41. #define CVMX_POW_PP_GRP_MSKX(offset) (CVMX_ADD_IO_SEG(0x0001670000000000ull) + ((offset) & 15) * 8)
  42. #define CVMX_POW_QOS_RNDX(offset) (CVMX_ADD_IO_SEG(0x00016700000001C0ull) + ((offset) & 7) * 8)
  43. #define CVMX_POW_QOS_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000000180ull) + ((offset) & 7) * 8)
  44. #define CVMX_POW_TS_PC (CVMX_ADD_IO_SEG(0x0001670000000390ull))
  45. #define CVMX_POW_WA_COM_PC (CVMX_ADD_IO_SEG(0x0001670000000380ull))
  46. #define CVMX_POW_WA_PCX(offset) (CVMX_ADD_IO_SEG(0x0001670000000300ull) + ((offset) & 7) * 8)
  47. #define CVMX_POW_WQ_INT (CVMX_ADD_IO_SEG(0x0001670000000200ull))
  48. #define CVMX_POW_WQ_INT_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001670000000100ull) + ((offset) & 15) * 8)
  49. #define CVMX_POW_WQ_INT_PC (CVMX_ADD_IO_SEG(0x0001670000000208ull))
  50. #define CVMX_POW_WQ_INT_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000000080ull) + ((offset) & 15) * 8)
  51. #define CVMX_POW_WS_PCX(offset) (CVMX_ADD_IO_SEG(0x0001670000000280ull) + ((offset) & 15) * 8)
  52. #define CVMX_SSO_WQ_INT (CVMX_ADD_IO_SEG(0x0001670000001000ull))
  53. #define CVMX_SSO_WQ_IQ_DIS (CVMX_ADD_IO_SEG(0x0001670000001010ull))
  54. #define CVMX_SSO_WQ_INT_PC (CVMX_ADD_IO_SEG(0x0001670000001020ull))
  55. #define CVMX_SSO_PPX_GRP_MSK(offset) (CVMX_ADD_IO_SEG(0x0001670000006000ull) + ((offset) & 31) * 8)
  56. #define CVMX_SSO_WQ_INT_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000007000ull) + ((offset) & 63) * 8)
  57. union cvmx_pow_bist_stat {
  58. uint64_t u64;
  59. struct cvmx_pow_bist_stat_s {
  60. #ifdef __BIG_ENDIAN_BITFIELD
  61. uint64_t reserved_32_63:32;
  62. uint64_t pp:16;
  63. uint64_t reserved_0_15:16;
  64. #else
  65. uint64_t reserved_0_15:16;
  66. uint64_t pp:16;
  67. uint64_t reserved_32_63:32;
  68. #endif
  69. } s;
  70. struct cvmx_pow_bist_stat_cn30xx {
  71. #ifdef __BIG_ENDIAN_BITFIELD
  72. uint64_t reserved_17_63:47;
  73. uint64_t pp:1;
  74. uint64_t reserved_9_15:7;
  75. uint64_t cam:1;
  76. uint64_t nbt1:1;
  77. uint64_t nbt0:1;
  78. uint64_t index:1;
  79. uint64_t fidx:1;
  80. uint64_t nbr1:1;
  81. uint64_t nbr0:1;
  82. uint64_t pend:1;
  83. uint64_t adr:1;
  84. #else
  85. uint64_t adr:1;
  86. uint64_t pend:1;
  87. uint64_t nbr0:1;
  88. uint64_t nbr1:1;
  89. uint64_t fidx:1;
  90. uint64_t index:1;
  91. uint64_t nbt0:1;
  92. uint64_t nbt1:1;
  93. uint64_t cam:1;
  94. uint64_t reserved_9_15:7;
  95. uint64_t pp:1;
  96. uint64_t reserved_17_63:47;
  97. #endif
  98. } cn30xx;
  99. struct cvmx_pow_bist_stat_cn31xx {
  100. #ifdef __BIG_ENDIAN_BITFIELD
  101. uint64_t reserved_18_63:46;
  102. uint64_t pp:2;
  103. uint64_t reserved_9_15:7;
  104. uint64_t cam:1;
  105. uint64_t nbt1:1;
  106. uint64_t nbt0:1;
  107. uint64_t index:1;
  108. uint64_t fidx:1;
  109. uint64_t nbr1:1;
  110. uint64_t nbr0:1;
  111. uint64_t pend:1;
  112. uint64_t adr:1;
  113. #else
  114. uint64_t adr:1;
  115. uint64_t pend:1;
  116. uint64_t nbr0:1;
  117. uint64_t nbr1:1;
  118. uint64_t fidx:1;
  119. uint64_t index:1;
  120. uint64_t nbt0:1;
  121. uint64_t nbt1:1;
  122. uint64_t cam:1;
  123. uint64_t reserved_9_15:7;
  124. uint64_t pp:2;
  125. uint64_t reserved_18_63:46;
  126. #endif
  127. } cn31xx;
  128. struct cvmx_pow_bist_stat_cn38xx {
  129. #ifdef __BIG_ENDIAN_BITFIELD
  130. uint64_t reserved_32_63:32;
  131. uint64_t pp:16;
  132. uint64_t reserved_10_15:6;
  133. uint64_t cam:1;
  134. uint64_t nbt:1;
  135. uint64_t index:1;
  136. uint64_t fidx:1;
  137. uint64_t nbr1:1;
  138. uint64_t nbr0:1;
  139. uint64_t pend1:1;
  140. uint64_t pend0:1;
  141. uint64_t adr1:1;
  142. uint64_t adr0:1;
  143. #else
  144. uint64_t adr0:1;
  145. uint64_t adr1:1;
  146. uint64_t pend0:1;
  147. uint64_t pend1:1;
  148. uint64_t nbr0:1;
  149. uint64_t nbr1:1;
  150. uint64_t fidx:1;
  151. uint64_t index:1;
  152. uint64_t nbt:1;
  153. uint64_t cam:1;
  154. uint64_t reserved_10_15:6;
  155. uint64_t pp:16;
  156. uint64_t reserved_32_63:32;
  157. #endif
  158. } cn38xx;
  159. struct cvmx_pow_bist_stat_cn38xx cn38xxp2;
  160. struct cvmx_pow_bist_stat_cn31xx cn50xx;
  161. struct cvmx_pow_bist_stat_cn52xx {
  162. #ifdef __BIG_ENDIAN_BITFIELD
  163. uint64_t reserved_20_63:44;
  164. uint64_t pp:4;
  165. uint64_t reserved_9_15:7;
  166. uint64_t cam:1;
  167. uint64_t nbt1:1;
  168. uint64_t nbt0:1;
  169. uint64_t index:1;
  170. uint64_t fidx:1;
  171. uint64_t nbr1:1;
  172. uint64_t nbr0:1;
  173. uint64_t pend:1;
  174. uint64_t adr:1;
  175. #else
  176. uint64_t adr:1;
  177. uint64_t pend:1;
  178. uint64_t nbr0:1;
  179. uint64_t nbr1:1;
  180. uint64_t fidx:1;
  181. uint64_t index:1;
  182. uint64_t nbt0:1;
  183. uint64_t nbt1:1;
  184. uint64_t cam:1;
  185. uint64_t reserved_9_15:7;
  186. uint64_t pp:4;
  187. uint64_t reserved_20_63:44;
  188. #endif
  189. } cn52xx;
  190. struct cvmx_pow_bist_stat_cn52xx cn52xxp1;
  191. struct cvmx_pow_bist_stat_cn56xx {
  192. #ifdef __BIG_ENDIAN_BITFIELD
  193. uint64_t reserved_28_63:36;
  194. uint64_t pp:12;
  195. uint64_t reserved_10_15:6;
  196. uint64_t cam:1;
  197. uint64_t nbt:1;
  198. uint64_t index:1;
  199. uint64_t fidx:1;
  200. uint64_t nbr1:1;
  201. uint64_t nbr0:1;
  202. uint64_t pend1:1;
  203. uint64_t pend0:1;
  204. uint64_t adr1:1;
  205. uint64_t adr0:1;
  206. #else
  207. uint64_t adr0:1;
  208. uint64_t adr1:1;
  209. uint64_t pend0:1;
  210. uint64_t pend1:1;
  211. uint64_t nbr0:1;
  212. uint64_t nbr1:1;
  213. uint64_t fidx:1;
  214. uint64_t index:1;
  215. uint64_t nbt:1;
  216. uint64_t cam:1;
  217. uint64_t reserved_10_15:6;
  218. uint64_t pp:12;
  219. uint64_t reserved_28_63:36;
  220. #endif
  221. } cn56xx;
  222. struct cvmx_pow_bist_stat_cn56xx cn56xxp1;
  223. struct cvmx_pow_bist_stat_cn38xx cn58xx;
  224. struct cvmx_pow_bist_stat_cn38xx cn58xxp1;
  225. struct cvmx_pow_bist_stat_cn61xx {
  226. #ifdef __BIG_ENDIAN_BITFIELD
  227. uint64_t reserved_20_63:44;
  228. uint64_t pp:4;
  229. uint64_t reserved_12_15:4;
  230. uint64_t cam:1;
  231. uint64_t nbr:3;
  232. uint64_t nbt:4;
  233. uint64_t index:1;
  234. uint64_t fidx:1;
  235. uint64_t pend:1;
  236. uint64_t adr:1;
  237. #else
  238. uint64_t adr:1;
  239. uint64_t pend:1;
  240. uint64_t fidx:1;
  241. uint64_t index:1;
  242. uint64_t nbt:4;
  243. uint64_t nbr:3;
  244. uint64_t cam:1;
  245. uint64_t reserved_12_15:4;
  246. uint64_t pp:4;
  247. uint64_t reserved_20_63:44;
  248. #endif
  249. } cn61xx;
  250. struct cvmx_pow_bist_stat_cn63xx {
  251. #ifdef __BIG_ENDIAN_BITFIELD
  252. uint64_t reserved_22_63:42;
  253. uint64_t pp:6;
  254. uint64_t reserved_12_15:4;
  255. uint64_t cam:1;
  256. uint64_t nbr:3;
  257. uint64_t nbt:4;
  258. uint64_t index:1;
  259. uint64_t fidx:1;
  260. uint64_t pend:1;
  261. uint64_t adr:1;
  262. #else
  263. uint64_t adr:1;
  264. uint64_t pend:1;
  265. uint64_t fidx:1;
  266. uint64_t index:1;
  267. uint64_t nbt:4;
  268. uint64_t nbr:3;
  269. uint64_t cam:1;
  270. uint64_t reserved_12_15:4;
  271. uint64_t pp:6;
  272. uint64_t reserved_22_63:42;
  273. #endif
  274. } cn63xx;
  275. struct cvmx_pow_bist_stat_cn63xx cn63xxp1;
  276. struct cvmx_pow_bist_stat_cn66xx {
  277. #ifdef __BIG_ENDIAN_BITFIELD
  278. uint64_t reserved_26_63:38;
  279. uint64_t pp:10;
  280. uint64_t reserved_12_15:4;
  281. uint64_t cam:1;
  282. uint64_t nbr:3;
  283. uint64_t nbt:4;
  284. uint64_t index:1;
  285. uint64_t fidx:1;
  286. uint64_t pend:1;
  287. uint64_t adr:1;
  288. #else
  289. uint64_t adr:1;
  290. uint64_t pend:1;
  291. uint64_t fidx:1;
  292. uint64_t index:1;
  293. uint64_t nbt:4;
  294. uint64_t nbr:3;
  295. uint64_t cam:1;
  296. uint64_t reserved_12_15:4;
  297. uint64_t pp:10;
  298. uint64_t reserved_26_63:38;
  299. #endif
  300. } cn66xx;
  301. struct cvmx_pow_bist_stat_cn61xx cnf71xx;
  302. };
  303. union cvmx_pow_ds_pc {
  304. uint64_t u64;
  305. struct cvmx_pow_ds_pc_s {
  306. #ifdef __BIG_ENDIAN_BITFIELD
  307. uint64_t reserved_32_63:32;
  308. uint64_t ds_pc:32;
  309. #else
  310. uint64_t ds_pc:32;
  311. uint64_t reserved_32_63:32;
  312. #endif
  313. } s;
  314. struct cvmx_pow_ds_pc_s cn30xx;
  315. struct cvmx_pow_ds_pc_s cn31xx;
  316. struct cvmx_pow_ds_pc_s cn38xx;
  317. struct cvmx_pow_ds_pc_s cn38xxp2;
  318. struct cvmx_pow_ds_pc_s cn50xx;
  319. struct cvmx_pow_ds_pc_s cn52xx;
  320. struct cvmx_pow_ds_pc_s cn52xxp1;
  321. struct cvmx_pow_ds_pc_s cn56xx;
  322. struct cvmx_pow_ds_pc_s cn56xxp1;
  323. struct cvmx_pow_ds_pc_s cn58xx;
  324. struct cvmx_pow_ds_pc_s cn58xxp1;
  325. struct cvmx_pow_ds_pc_s cn61xx;
  326. struct cvmx_pow_ds_pc_s cn63xx;
  327. struct cvmx_pow_ds_pc_s cn63xxp1;
  328. struct cvmx_pow_ds_pc_s cn66xx;
  329. struct cvmx_pow_ds_pc_s cnf71xx;
  330. };
  331. union cvmx_pow_ecc_err {
  332. uint64_t u64;
  333. struct cvmx_pow_ecc_err_s {
  334. #ifdef __BIG_ENDIAN_BITFIELD
  335. uint64_t reserved_45_63:19;
  336. uint64_t iop_ie:13;
  337. uint64_t reserved_29_31:3;
  338. uint64_t iop:13;
  339. uint64_t reserved_14_15:2;
  340. uint64_t rpe_ie:1;
  341. uint64_t rpe:1;
  342. uint64_t reserved_9_11:3;
  343. uint64_t syn:5;
  344. uint64_t dbe_ie:1;
  345. uint64_t sbe_ie:1;
  346. uint64_t dbe:1;
  347. uint64_t sbe:1;
  348. #else
  349. uint64_t sbe:1;
  350. uint64_t dbe:1;
  351. uint64_t sbe_ie:1;
  352. uint64_t dbe_ie:1;
  353. uint64_t syn:5;
  354. uint64_t reserved_9_11:3;
  355. uint64_t rpe:1;
  356. uint64_t rpe_ie:1;
  357. uint64_t reserved_14_15:2;
  358. uint64_t iop:13;
  359. uint64_t reserved_29_31:3;
  360. uint64_t iop_ie:13;
  361. uint64_t reserved_45_63:19;
  362. #endif
  363. } s;
  364. struct cvmx_pow_ecc_err_s cn30xx;
  365. struct cvmx_pow_ecc_err_cn31xx {
  366. #ifdef __BIG_ENDIAN_BITFIELD
  367. uint64_t reserved_14_63:50;
  368. uint64_t rpe_ie:1;
  369. uint64_t rpe:1;
  370. uint64_t reserved_9_11:3;
  371. uint64_t syn:5;
  372. uint64_t dbe_ie:1;
  373. uint64_t sbe_ie:1;
  374. uint64_t dbe:1;
  375. uint64_t sbe:1;
  376. #else
  377. uint64_t sbe:1;
  378. uint64_t dbe:1;
  379. uint64_t sbe_ie:1;
  380. uint64_t dbe_ie:1;
  381. uint64_t syn:5;
  382. uint64_t reserved_9_11:3;
  383. uint64_t rpe:1;
  384. uint64_t rpe_ie:1;
  385. uint64_t reserved_14_63:50;
  386. #endif
  387. } cn31xx;
  388. struct cvmx_pow_ecc_err_s cn38xx;
  389. struct cvmx_pow_ecc_err_cn31xx cn38xxp2;
  390. struct cvmx_pow_ecc_err_s cn50xx;
  391. struct cvmx_pow_ecc_err_s cn52xx;
  392. struct cvmx_pow_ecc_err_s cn52xxp1;
  393. struct cvmx_pow_ecc_err_s cn56xx;
  394. struct cvmx_pow_ecc_err_s cn56xxp1;
  395. struct cvmx_pow_ecc_err_s cn58xx;
  396. struct cvmx_pow_ecc_err_s cn58xxp1;
  397. struct cvmx_pow_ecc_err_s cn61xx;
  398. struct cvmx_pow_ecc_err_s cn63xx;
  399. struct cvmx_pow_ecc_err_s cn63xxp1;
  400. struct cvmx_pow_ecc_err_s cn66xx;
  401. struct cvmx_pow_ecc_err_s cnf71xx;
  402. };
  403. union cvmx_pow_int_ctl {
  404. uint64_t u64;
  405. struct cvmx_pow_int_ctl_s {
  406. #ifdef __BIG_ENDIAN_BITFIELD
  407. uint64_t reserved_6_63:58;
  408. uint64_t pfr_dis:1;
  409. uint64_t nbr_thr:5;
  410. #else
  411. uint64_t nbr_thr:5;
  412. uint64_t pfr_dis:1;
  413. uint64_t reserved_6_63:58;
  414. #endif
  415. } s;
  416. struct cvmx_pow_int_ctl_s cn30xx;
  417. struct cvmx_pow_int_ctl_s cn31xx;
  418. struct cvmx_pow_int_ctl_s cn38xx;
  419. struct cvmx_pow_int_ctl_s cn38xxp2;
  420. struct cvmx_pow_int_ctl_s cn50xx;
  421. struct cvmx_pow_int_ctl_s cn52xx;
  422. struct cvmx_pow_int_ctl_s cn52xxp1;
  423. struct cvmx_pow_int_ctl_s cn56xx;
  424. struct cvmx_pow_int_ctl_s cn56xxp1;
  425. struct cvmx_pow_int_ctl_s cn58xx;
  426. struct cvmx_pow_int_ctl_s cn58xxp1;
  427. struct cvmx_pow_int_ctl_s cn61xx;
  428. struct cvmx_pow_int_ctl_s cn63xx;
  429. struct cvmx_pow_int_ctl_s cn63xxp1;
  430. struct cvmx_pow_int_ctl_s cn66xx;
  431. struct cvmx_pow_int_ctl_s cnf71xx;
  432. };
  433. union cvmx_pow_iq_cntx {
  434. uint64_t u64;
  435. struct cvmx_pow_iq_cntx_s {
  436. #ifdef __BIG_ENDIAN_BITFIELD
  437. uint64_t reserved_32_63:32;
  438. uint64_t iq_cnt:32;
  439. #else
  440. uint64_t iq_cnt:32;
  441. uint64_t reserved_32_63:32;
  442. #endif
  443. } s;
  444. struct cvmx_pow_iq_cntx_s cn30xx;
  445. struct cvmx_pow_iq_cntx_s cn31xx;
  446. struct cvmx_pow_iq_cntx_s cn38xx;
  447. struct cvmx_pow_iq_cntx_s cn38xxp2;
  448. struct cvmx_pow_iq_cntx_s cn50xx;
  449. struct cvmx_pow_iq_cntx_s cn52xx;
  450. struct cvmx_pow_iq_cntx_s cn52xxp1;
  451. struct cvmx_pow_iq_cntx_s cn56xx;
  452. struct cvmx_pow_iq_cntx_s cn56xxp1;
  453. struct cvmx_pow_iq_cntx_s cn58xx;
  454. struct cvmx_pow_iq_cntx_s cn58xxp1;
  455. struct cvmx_pow_iq_cntx_s cn61xx;
  456. struct cvmx_pow_iq_cntx_s cn63xx;
  457. struct cvmx_pow_iq_cntx_s cn63xxp1;
  458. struct cvmx_pow_iq_cntx_s cn66xx;
  459. struct cvmx_pow_iq_cntx_s cnf71xx;
  460. };
  461. union cvmx_pow_iq_com_cnt {
  462. uint64_t u64;
  463. struct cvmx_pow_iq_com_cnt_s {
  464. #ifdef __BIG_ENDIAN_BITFIELD
  465. uint64_t reserved_32_63:32;
  466. uint64_t iq_cnt:32;
  467. #else
  468. uint64_t iq_cnt:32;
  469. uint64_t reserved_32_63:32;
  470. #endif
  471. } s;
  472. struct cvmx_pow_iq_com_cnt_s cn30xx;
  473. struct cvmx_pow_iq_com_cnt_s cn31xx;
  474. struct cvmx_pow_iq_com_cnt_s cn38xx;
  475. struct cvmx_pow_iq_com_cnt_s cn38xxp2;
  476. struct cvmx_pow_iq_com_cnt_s cn50xx;
  477. struct cvmx_pow_iq_com_cnt_s cn52xx;
  478. struct cvmx_pow_iq_com_cnt_s cn52xxp1;
  479. struct cvmx_pow_iq_com_cnt_s cn56xx;
  480. struct cvmx_pow_iq_com_cnt_s cn56xxp1;
  481. struct cvmx_pow_iq_com_cnt_s cn58xx;
  482. struct cvmx_pow_iq_com_cnt_s cn58xxp1;
  483. struct cvmx_pow_iq_com_cnt_s cn61xx;
  484. struct cvmx_pow_iq_com_cnt_s cn63xx;
  485. struct cvmx_pow_iq_com_cnt_s cn63xxp1;
  486. struct cvmx_pow_iq_com_cnt_s cn66xx;
  487. struct cvmx_pow_iq_com_cnt_s cnf71xx;
  488. };
  489. union cvmx_pow_iq_int {
  490. uint64_t u64;
  491. struct cvmx_pow_iq_int_s {
  492. #ifdef __BIG_ENDIAN_BITFIELD
  493. uint64_t reserved_8_63:56;
  494. uint64_t iq_int:8;
  495. #else
  496. uint64_t iq_int:8;
  497. uint64_t reserved_8_63:56;
  498. #endif
  499. } s;
  500. struct cvmx_pow_iq_int_s cn52xx;
  501. struct cvmx_pow_iq_int_s cn52xxp1;
  502. struct cvmx_pow_iq_int_s cn56xx;
  503. struct cvmx_pow_iq_int_s cn56xxp1;
  504. struct cvmx_pow_iq_int_s cn61xx;
  505. struct cvmx_pow_iq_int_s cn63xx;
  506. struct cvmx_pow_iq_int_s cn63xxp1;
  507. struct cvmx_pow_iq_int_s cn66xx;
  508. struct cvmx_pow_iq_int_s cnf71xx;
  509. };
  510. union cvmx_pow_iq_int_en {
  511. uint64_t u64;
  512. struct cvmx_pow_iq_int_en_s {
  513. #ifdef __BIG_ENDIAN_BITFIELD
  514. uint64_t reserved_8_63:56;
  515. uint64_t int_en:8;
  516. #else
  517. uint64_t int_en:8;
  518. uint64_t reserved_8_63:56;
  519. #endif
  520. } s;
  521. struct cvmx_pow_iq_int_en_s cn52xx;
  522. struct cvmx_pow_iq_int_en_s cn52xxp1;
  523. struct cvmx_pow_iq_int_en_s cn56xx;
  524. struct cvmx_pow_iq_int_en_s cn56xxp1;
  525. struct cvmx_pow_iq_int_en_s cn61xx;
  526. struct cvmx_pow_iq_int_en_s cn63xx;
  527. struct cvmx_pow_iq_int_en_s cn63xxp1;
  528. struct cvmx_pow_iq_int_en_s cn66xx;
  529. struct cvmx_pow_iq_int_en_s cnf71xx;
  530. };
  531. union cvmx_pow_iq_thrx {
  532. uint64_t u64;
  533. struct cvmx_pow_iq_thrx_s {
  534. #ifdef __BIG_ENDIAN_BITFIELD
  535. uint64_t reserved_32_63:32;
  536. uint64_t iq_thr:32;
  537. #else
  538. uint64_t iq_thr:32;
  539. uint64_t reserved_32_63:32;
  540. #endif
  541. } s;
  542. struct cvmx_pow_iq_thrx_s cn52xx;
  543. struct cvmx_pow_iq_thrx_s cn52xxp1;
  544. struct cvmx_pow_iq_thrx_s cn56xx;
  545. struct cvmx_pow_iq_thrx_s cn56xxp1;
  546. struct cvmx_pow_iq_thrx_s cn61xx;
  547. struct cvmx_pow_iq_thrx_s cn63xx;
  548. struct cvmx_pow_iq_thrx_s cn63xxp1;
  549. struct cvmx_pow_iq_thrx_s cn66xx;
  550. struct cvmx_pow_iq_thrx_s cnf71xx;
  551. };
  552. union cvmx_pow_nos_cnt {
  553. uint64_t u64;
  554. struct cvmx_pow_nos_cnt_s {
  555. #ifdef __BIG_ENDIAN_BITFIELD
  556. uint64_t reserved_12_63:52;
  557. uint64_t nos_cnt:12;
  558. #else
  559. uint64_t nos_cnt:12;
  560. uint64_t reserved_12_63:52;
  561. #endif
  562. } s;
  563. struct cvmx_pow_nos_cnt_cn30xx {
  564. #ifdef __BIG_ENDIAN_BITFIELD
  565. uint64_t reserved_7_63:57;
  566. uint64_t nos_cnt:7;
  567. #else
  568. uint64_t nos_cnt:7;
  569. uint64_t reserved_7_63:57;
  570. #endif
  571. } cn30xx;
  572. struct cvmx_pow_nos_cnt_cn31xx {
  573. #ifdef __BIG_ENDIAN_BITFIELD
  574. uint64_t reserved_9_63:55;
  575. uint64_t nos_cnt:9;
  576. #else
  577. uint64_t nos_cnt:9;
  578. uint64_t reserved_9_63:55;
  579. #endif
  580. } cn31xx;
  581. struct cvmx_pow_nos_cnt_s cn38xx;
  582. struct cvmx_pow_nos_cnt_s cn38xxp2;
  583. struct cvmx_pow_nos_cnt_cn31xx cn50xx;
  584. struct cvmx_pow_nos_cnt_cn52xx {
  585. #ifdef __BIG_ENDIAN_BITFIELD
  586. uint64_t reserved_10_63:54;
  587. uint64_t nos_cnt:10;
  588. #else
  589. uint64_t nos_cnt:10;
  590. uint64_t reserved_10_63:54;
  591. #endif
  592. } cn52xx;
  593. struct cvmx_pow_nos_cnt_cn52xx cn52xxp1;
  594. struct cvmx_pow_nos_cnt_s cn56xx;
  595. struct cvmx_pow_nos_cnt_s cn56xxp1;
  596. struct cvmx_pow_nos_cnt_s cn58xx;
  597. struct cvmx_pow_nos_cnt_s cn58xxp1;
  598. struct cvmx_pow_nos_cnt_cn52xx cn61xx;
  599. struct cvmx_pow_nos_cnt_cn63xx {
  600. #ifdef __BIG_ENDIAN_BITFIELD
  601. uint64_t reserved_11_63:53;
  602. uint64_t nos_cnt:11;
  603. #else
  604. uint64_t nos_cnt:11;
  605. uint64_t reserved_11_63:53;
  606. #endif
  607. } cn63xx;
  608. struct cvmx_pow_nos_cnt_cn63xx cn63xxp1;
  609. struct cvmx_pow_nos_cnt_cn63xx cn66xx;
  610. struct cvmx_pow_nos_cnt_cn52xx cnf71xx;
  611. };
  612. union cvmx_pow_nw_tim {
  613. uint64_t u64;
  614. struct cvmx_pow_nw_tim_s {
  615. #ifdef __BIG_ENDIAN_BITFIELD
  616. uint64_t reserved_10_63:54;
  617. uint64_t nw_tim:10;
  618. #else
  619. uint64_t nw_tim:10;
  620. uint64_t reserved_10_63:54;
  621. #endif
  622. } s;
  623. struct cvmx_pow_nw_tim_s cn30xx;
  624. struct cvmx_pow_nw_tim_s cn31xx;
  625. struct cvmx_pow_nw_tim_s cn38xx;
  626. struct cvmx_pow_nw_tim_s cn38xxp2;
  627. struct cvmx_pow_nw_tim_s cn50xx;
  628. struct cvmx_pow_nw_tim_s cn52xx;
  629. struct cvmx_pow_nw_tim_s cn52xxp1;
  630. struct cvmx_pow_nw_tim_s cn56xx;
  631. struct cvmx_pow_nw_tim_s cn56xxp1;
  632. struct cvmx_pow_nw_tim_s cn58xx;
  633. struct cvmx_pow_nw_tim_s cn58xxp1;
  634. struct cvmx_pow_nw_tim_s cn61xx;
  635. struct cvmx_pow_nw_tim_s cn63xx;
  636. struct cvmx_pow_nw_tim_s cn63xxp1;
  637. struct cvmx_pow_nw_tim_s cn66xx;
  638. struct cvmx_pow_nw_tim_s cnf71xx;
  639. };
  640. union cvmx_pow_pf_rst_msk {
  641. uint64_t u64;
  642. struct cvmx_pow_pf_rst_msk_s {
  643. #ifdef __BIG_ENDIAN_BITFIELD
  644. uint64_t reserved_8_63:56;
  645. uint64_t rst_msk:8;
  646. #else
  647. uint64_t rst_msk:8;
  648. uint64_t reserved_8_63:56;
  649. #endif
  650. } s;
  651. struct cvmx_pow_pf_rst_msk_s cn50xx;
  652. struct cvmx_pow_pf_rst_msk_s cn52xx;
  653. struct cvmx_pow_pf_rst_msk_s cn52xxp1;
  654. struct cvmx_pow_pf_rst_msk_s cn56xx;
  655. struct cvmx_pow_pf_rst_msk_s cn56xxp1;
  656. struct cvmx_pow_pf_rst_msk_s cn58xx;
  657. struct cvmx_pow_pf_rst_msk_s cn58xxp1;
  658. struct cvmx_pow_pf_rst_msk_s cn61xx;
  659. struct cvmx_pow_pf_rst_msk_s cn63xx;
  660. struct cvmx_pow_pf_rst_msk_s cn63xxp1;
  661. struct cvmx_pow_pf_rst_msk_s cn66xx;
  662. struct cvmx_pow_pf_rst_msk_s cnf71xx;
  663. };
  664. union cvmx_pow_pp_grp_mskx {
  665. uint64_t u64;
  666. struct cvmx_pow_pp_grp_mskx_s {
  667. #ifdef __BIG_ENDIAN_BITFIELD
  668. uint64_t reserved_48_63:16;
  669. uint64_t qos7_pri:4;
  670. uint64_t qos6_pri:4;
  671. uint64_t qos5_pri:4;
  672. uint64_t qos4_pri:4;
  673. uint64_t qos3_pri:4;
  674. uint64_t qos2_pri:4;
  675. uint64_t qos1_pri:4;
  676. uint64_t qos0_pri:4;
  677. uint64_t grp_msk:16;
  678. #else
  679. uint64_t grp_msk:16;
  680. uint64_t qos0_pri:4;
  681. uint64_t qos1_pri:4;
  682. uint64_t qos2_pri:4;
  683. uint64_t qos3_pri:4;
  684. uint64_t qos4_pri:4;
  685. uint64_t qos5_pri:4;
  686. uint64_t qos6_pri:4;
  687. uint64_t qos7_pri:4;
  688. uint64_t reserved_48_63:16;
  689. #endif
  690. } s;
  691. struct cvmx_pow_pp_grp_mskx_cn30xx {
  692. #ifdef __BIG_ENDIAN_BITFIELD
  693. uint64_t reserved_16_63:48;
  694. uint64_t grp_msk:16;
  695. #else
  696. uint64_t grp_msk:16;
  697. uint64_t reserved_16_63:48;
  698. #endif
  699. } cn30xx;
  700. struct cvmx_pow_pp_grp_mskx_cn30xx cn31xx;
  701. struct cvmx_pow_pp_grp_mskx_cn30xx cn38xx;
  702. struct cvmx_pow_pp_grp_mskx_cn30xx cn38xxp2;
  703. struct cvmx_pow_pp_grp_mskx_s cn50xx;
  704. struct cvmx_pow_pp_grp_mskx_s cn52xx;
  705. struct cvmx_pow_pp_grp_mskx_s cn52xxp1;
  706. struct cvmx_pow_pp_grp_mskx_s cn56xx;
  707. struct cvmx_pow_pp_grp_mskx_s cn56xxp1;
  708. struct cvmx_pow_pp_grp_mskx_s cn58xx;
  709. struct cvmx_pow_pp_grp_mskx_s cn58xxp1;
  710. struct cvmx_pow_pp_grp_mskx_s cn61xx;
  711. struct cvmx_pow_pp_grp_mskx_s cn63xx;
  712. struct cvmx_pow_pp_grp_mskx_s cn63xxp1;
  713. struct cvmx_pow_pp_grp_mskx_s cn66xx;
  714. struct cvmx_pow_pp_grp_mskx_s cnf71xx;
  715. };
  716. union cvmx_pow_qos_rndx {
  717. uint64_t u64;
  718. struct cvmx_pow_qos_rndx_s {
  719. #ifdef __BIG_ENDIAN_BITFIELD
  720. uint64_t reserved_32_63:32;
  721. uint64_t rnd_p3:8;
  722. uint64_t rnd_p2:8;
  723. uint64_t rnd_p1:8;
  724. uint64_t rnd:8;
  725. #else
  726. uint64_t rnd:8;
  727. uint64_t rnd_p1:8;
  728. uint64_t rnd_p2:8;
  729. uint64_t rnd_p3:8;
  730. uint64_t reserved_32_63:32;
  731. #endif
  732. } s;
  733. struct cvmx_pow_qos_rndx_s cn30xx;
  734. struct cvmx_pow_qos_rndx_s cn31xx;
  735. struct cvmx_pow_qos_rndx_s cn38xx;
  736. struct cvmx_pow_qos_rndx_s cn38xxp2;
  737. struct cvmx_pow_qos_rndx_s cn50xx;
  738. struct cvmx_pow_qos_rndx_s cn52xx;
  739. struct cvmx_pow_qos_rndx_s cn52xxp1;
  740. struct cvmx_pow_qos_rndx_s cn56xx;
  741. struct cvmx_pow_qos_rndx_s cn56xxp1;
  742. struct cvmx_pow_qos_rndx_s cn58xx;
  743. struct cvmx_pow_qos_rndx_s cn58xxp1;
  744. struct cvmx_pow_qos_rndx_s cn61xx;
  745. struct cvmx_pow_qos_rndx_s cn63xx;
  746. struct cvmx_pow_qos_rndx_s cn63xxp1;
  747. struct cvmx_pow_qos_rndx_s cn66xx;
  748. struct cvmx_pow_qos_rndx_s cnf71xx;
  749. };
  750. union cvmx_pow_qos_thrx {
  751. uint64_t u64;
  752. struct cvmx_pow_qos_thrx_s {
  753. #ifdef __BIG_ENDIAN_BITFIELD
  754. uint64_t reserved_60_63:4;
  755. uint64_t des_cnt:12;
  756. uint64_t buf_cnt:12;
  757. uint64_t free_cnt:12;
  758. uint64_t reserved_23_23:1;
  759. uint64_t max_thr:11;
  760. uint64_t reserved_11_11:1;
  761. uint64_t min_thr:11;
  762. #else
  763. uint64_t min_thr:11;
  764. uint64_t reserved_11_11:1;
  765. uint64_t max_thr:11;
  766. uint64_t reserved_23_23:1;
  767. uint64_t free_cnt:12;
  768. uint64_t buf_cnt:12;
  769. uint64_t des_cnt:12;
  770. uint64_t reserved_60_63:4;
  771. #endif
  772. } s;
  773. struct cvmx_pow_qos_thrx_cn30xx {
  774. #ifdef __BIG_ENDIAN_BITFIELD
  775. uint64_t reserved_55_63:9;
  776. uint64_t des_cnt:7;
  777. uint64_t reserved_43_47:5;
  778. uint64_t buf_cnt:7;
  779. uint64_t reserved_31_35:5;
  780. uint64_t free_cnt:7;
  781. uint64_t reserved_18_23:6;
  782. uint64_t max_thr:6;
  783. uint64_t reserved_6_11:6;
  784. uint64_t min_thr:6;
  785. #else
  786. uint64_t min_thr:6;
  787. uint64_t reserved_6_11:6;
  788. uint64_t max_thr:6;
  789. uint64_t reserved_18_23:6;
  790. uint64_t free_cnt:7;
  791. uint64_t reserved_31_35:5;
  792. uint64_t buf_cnt:7;
  793. uint64_t reserved_43_47:5;
  794. uint64_t des_cnt:7;
  795. uint64_t reserved_55_63:9;
  796. #endif
  797. } cn30xx;
  798. struct cvmx_pow_qos_thrx_cn31xx {
  799. #ifdef __BIG_ENDIAN_BITFIELD
  800. uint64_t reserved_57_63:7;
  801. uint64_t des_cnt:9;
  802. uint64_t reserved_45_47:3;
  803. uint64_t buf_cnt:9;
  804. uint64_t reserved_33_35:3;
  805. uint64_t free_cnt:9;
  806. uint64_t reserved_20_23:4;
  807. uint64_t max_thr:8;
  808. uint64_t reserved_8_11:4;
  809. uint64_t min_thr:8;
  810. #else
  811. uint64_t min_thr:8;
  812. uint64_t reserved_8_11:4;
  813. uint64_t max_thr:8;
  814. uint64_t reserved_20_23:4;
  815. uint64_t free_cnt:9;
  816. uint64_t reserved_33_35:3;
  817. uint64_t buf_cnt:9;
  818. uint64_t reserved_45_47:3;
  819. uint64_t des_cnt:9;
  820. uint64_t reserved_57_63:7;
  821. #endif
  822. } cn31xx;
  823. struct cvmx_pow_qos_thrx_s cn38xx;
  824. struct cvmx_pow_qos_thrx_s cn38xxp2;
  825. struct cvmx_pow_qos_thrx_cn31xx cn50xx;
  826. struct cvmx_pow_qos_thrx_cn52xx {
  827. #ifdef __BIG_ENDIAN_BITFIELD
  828. uint64_t reserved_58_63:6;
  829. uint64_t des_cnt:10;
  830. uint64_t reserved_46_47:2;
  831. uint64_t buf_cnt:10;
  832. uint64_t reserved_34_35:2;
  833. uint64_t free_cnt:10;
  834. uint64_t reserved_21_23:3;
  835. uint64_t max_thr:9;
  836. uint64_t reserved_9_11:3;
  837. uint64_t min_thr:9;
  838. #else
  839. uint64_t min_thr:9;
  840. uint64_t reserved_9_11:3;
  841. uint64_t max_thr:9;
  842. uint64_t reserved_21_23:3;
  843. uint64_t free_cnt:10;
  844. uint64_t reserved_34_35:2;
  845. uint64_t buf_cnt:10;
  846. uint64_t reserved_46_47:2;
  847. uint64_t des_cnt:10;
  848. uint64_t reserved_58_63:6;
  849. #endif
  850. } cn52xx;
  851. struct cvmx_pow_qos_thrx_cn52xx cn52xxp1;
  852. struct cvmx_pow_qos_thrx_s cn56xx;
  853. struct cvmx_pow_qos_thrx_s cn56xxp1;
  854. struct cvmx_pow_qos_thrx_s cn58xx;
  855. struct cvmx_pow_qos_thrx_s cn58xxp1;
  856. struct cvmx_pow_qos_thrx_cn52xx cn61xx;
  857. struct cvmx_pow_qos_thrx_cn63xx {
  858. #ifdef __BIG_ENDIAN_BITFIELD
  859. uint64_t reserved_59_63:5;
  860. uint64_t des_cnt:11;
  861. uint64_t reserved_47_47:1;
  862. uint64_t buf_cnt:11;
  863. uint64_t reserved_35_35:1;
  864. uint64_t free_cnt:11;
  865. uint64_t reserved_22_23:2;
  866. uint64_t max_thr:10;
  867. uint64_t reserved_10_11:2;
  868. uint64_t min_thr:10;
  869. #else
  870. uint64_t min_thr:10;
  871. uint64_t reserved_10_11:2;
  872. uint64_t max_thr:10;
  873. uint64_t reserved_22_23:2;
  874. uint64_t free_cnt:11;
  875. uint64_t reserved_35_35:1;
  876. uint64_t buf_cnt:11;
  877. uint64_t reserved_47_47:1;
  878. uint64_t des_cnt:11;
  879. uint64_t reserved_59_63:5;
  880. #endif
  881. } cn63xx;
  882. struct cvmx_pow_qos_thrx_cn63xx cn63xxp1;
  883. struct cvmx_pow_qos_thrx_cn63xx cn66xx;
  884. struct cvmx_pow_qos_thrx_cn52xx cnf71xx;
  885. };
  886. union cvmx_pow_ts_pc {
  887. uint64_t u64;
  888. struct cvmx_pow_ts_pc_s {
  889. #ifdef __BIG_ENDIAN_BITFIELD
  890. uint64_t reserved_32_63:32;
  891. uint64_t ts_pc:32;
  892. #else
  893. uint64_t ts_pc:32;
  894. uint64_t reserved_32_63:32;
  895. #endif
  896. } s;
  897. struct cvmx_pow_ts_pc_s cn30xx;
  898. struct cvmx_pow_ts_pc_s cn31xx;
  899. struct cvmx_pow_ts_pc_s cn38xx;
  900. struct cvmx_pow_ts_pc_s cn38xxp2;
  901. struct cvmx_pow_ts_pc_s cn50xx;
  902. struct cvmx_pow_ts_pc_s cn52xx;
  903. struct cvmx_pow_ts_pc_s cn52xxp1;
  904. struct cvmx_pow_ts_pc_s cn56xx;
  905. struct cvmx_pow_ts_pc_s cn56xxp1;
  906. struct cvmx_pow_ts_pc_s cn58xx;
  907. struct cvmx_pow_ts_pc_s cn58xxp1;
  908. struct cvmx_pow_ts_pc_s cn61xx;
  909. struct cvmx_pow_ts_pc_s cn63xx;
  910. struct cvmx_pow_ts_pc_s cn63xxp1;
  911. struct cvmx_pow_ts_pc_s cn66xx;
  912. struct cvmx_pow_ts_pc_s cnf71xx;
  913. };
  914. union cvmx_pow_wa_com_pc {
  915. uint64_t u64;
  916. struct cvmx_pow_wa_com_pc_s {
  917. #ifdef __BIG_ENDIAN_BITFIELD
  918. uint64_t reserved_32_63:32;
  919. uint64_t wa_pc:32;
  920. #else
  921. uint64_t wa_pc:32;
  922. uint64_t reserved_32_63:32;
  923. #endif
  924. } s;
  925. struct cvmx_pow_wa_com_pc_s cn30xx;
  926. struct cvmx_pow_wa_com_pc_s cn31xx;
  927. struct cvmx_pow_wa_com_pc_s cn38xx;
  928. struct cvmx_pow_wa_com_pc_s cn38xxp2;
  929. struct cvmx_pow_wa_com_pc_s cn50xx;
  930. struct cvmx_pow_wa_com_pc_s cn52xx;
  931. struct cvmx_pow_wa_com_pc_s cn52xxp1;
  932. struct cvmx_pow_wa_com_pc_s cn56xx;
  933. struct cvmx_pow_wa_com_pc_s cn56xxp1;
  934. struct cvmx_pow_wa_com_pc_s cn58xx;
  935. struct cvmx_pow_wa_com_pc_s cn58xxp1;
  936. struct cvmx_pow_wa_com_pc_s cn61xx;
  937. struct cvmx_pow_wa_com_pc_s cn63xx;
  938. struct cvmx_pow_wa_com_pc_s cn63xxp1;
  939. struct cvmx_pow_wa_com_pc_s cn66xx;
  940. struct cvmx_pow_wa_com_pc_s cnf71xx;
  941. };
  942. union cvmx_pow_wa_pcx {
  943. uint64_t u64;
  944. struct cvmx_pow_wa_pcx_s {
  945. #ifdef __BIG_ENDIAN_BITFIELD
  946. uint64_t reserved_32_63:32;
  947. uint64_t wa_pc:32;
  948. #else
  949. uint64_t wa_pc:32;
  950. uint64_t reserved_32_63:32;
  951. #endif
  952. } s;
  953. struct cvmx_pow_wa_pcx_s cn30xx;
  954. struct cvmx_pow_wa_pcx_s cn31xx;
  955. struct cvmx_pow_wa_pcx_s cn38xx;
  956. struct cvmx_pow_wa_pcx_s cn38xxp2;
  957. struct cvmx_pow_wa_pcx_s cn50xx;
  958. struct cvmx_pow_wa_pcx_s cn52xx;
  959. struct cvmx_pow_wa_pcx_s cn52xxp1;
  960. struct cvmx_pow_wa_pcx_s cn56xx;
  961. struct cvmx_pow_wa_pcx_s cn56xxp1;
  962. struct cvmx_pow_wa_pcx_s cn58xx;
  963. struct cvmx_pow_wa_pcx_s cn58xxp1;
  964. struct cvmx_pow_wa_pcx_s cn61xx;
  965. struct cvmx_pow_wa_pcx_s cn63xx;
  966. struct cvmx_pow_wa_pcx_s cn63xxp1;
  967. struct cvmx_pow_wa_pcx_s cn66xx;
  968. struct cvmx_pow_wa_pcx_s cnf71xx;
  969. };
  970. union cvmx_pow_wq_int {
  971. uint64_t u64;
  972. struct cvmx_pow_wq_int_s {
  973. #ifdef __BIG_ENDIAN_BITFIELD
  974. uint64_t reserved_32_63:32;
  975. uint64_t iq_dis:16;
  976. uint64_t wq_int:16;
  977. #else
  978. uint64_t wq_int:16;
  979. uint64_t iq_dis:16;
  980. uint64_t reserved_32_63:32;
  981. #endif
  982. } s;
  983. struct cvmx_pow_wq_int_s cn30xx;
  984. struct cvmx_pow_wq_int_s cn31xx;
  985. struct cvmx_pow_wq_int_s cn38xx;
  986. struct cvmx_pow_wq_int_s cn38xxp2;
  987. struct cvmx_pow_wq_int_s cn50xx;
  988. struct cvmx_pow_wq_int_s cn52xx;
  989. struct cvmx_pow_wq_int_s cn52xxp1;
  990. struct cvmx_pow_wq_int_s cn56xx;
  991. struct cvmx_pow_wq_int_s cn56xxp1;
  992. struct cvmx_pow_wq_int_s cn58xx;
  993. struct cvmx_pow_wq_int_s cn58xxp1;
  994. struct cvmx_pow_wq_int_s cn61xx;
  995. struct cvmx_pow_wq_int_s cn63xx;
  996. struct cvmx_pow_wq_int_s cn63xxp1;
  997. struct cvmx_pow_wq_int_s cn66xx;
  998. struct cvmx_pow_wq_int_s cnf71xx;
  999. };
  1000. union cvmx_pow_wq_int_cntx {
  1001. uint64_t u64;
  1002. struct cvmx_pow_wq_int_cntx_s {
  1003. #ifdef __BIG_ENDIAN_BITFIELD
  1004. uint64_t reserved_28_63:36;
  1005. uint64_t tc_cnt:4;
  1006. uint64_t ds_cnt:12;
  1007. uint64_t iq_cnt:12;
  1008. #else
  1009. uint64_t iq_cnt:12;
  1010. uint64_t ds_cnt:12;
  1011. uint64_t tc_cnt:4;
  1012. uint64_t reserved_28_63:36;
  1013. #endif
  1014. } s;
  1015. struct cvmx_pow_wq_int_cntx_cn30xx {
  1016. #ifdef __BIG_ENDIAN_BITFIELD
  1017. uint64_t reserved_28_63:36;
  1018. uint64_t tc_cnt:4;
  1019. uint64_t reserved_19_23:5;
  1020. uint64_t ds_cnt:7;
  1021. uint64_t reserved_7_11:5;
  1022. uint64_t iq_cnt:7;
  1023. #else
  1024. uint64_t iq_cnt:7;
  1025. uint64_t reserved_7_11:5;
  1026. uint64_t ds_cnt:7;
  1027. uint64_t reserved_19_23:5;
  1028. uint64_t tc_cnt:4;
  1029. uint64_t reserved_28_63:36;
  1030. #endif
  1031. } cn30xx;
  1032. struct cvmx_pow_wq_int_cntx_cn31xx {
  1033. #ifdef __BIG_ENDIAN_BITFIELD
  1034. uint64_t reserved_28_63:36;
  1035. uint64_t tc_cnt:4;
  1036. uint64_t reserved_21_23:3;
  1037. uint64_t ds_cnt:9;
  1038. uint64_t reserved_9_11:3;
  1039. uint64_t iq_cnt:9;
  1040. #else
  1041. uint64_t iq_cnt:9;
  1042. uint64_t reserved_9_11:3;
  1043. uint64_t ds_cnt:9;
  1044. uint64_t reserved_21_23:3;
  1045. uint64_t tc_cnt:4;
  1046. uint64_t reserved_28_63:36;
  1047. #endif
  1048. } cn31xx;
  1049. struct cvmx_pow_wq_int_cntx_s cn38xx;
  1050. struct cvmx_pow_wq_int_cntx_s cn38xxp2;
  1051. struct cvmx_pow_wq_int_cntx_cn31xx cn50xx;
  1052. struct cvmx_pow_wq_int_cntx_cn52xx {
  1053. #ifdef __BIG_ENDIAN_BITFIELD
  1054. uint64_t reserved_28_63:36;
  1055. uint64_t tc_cnt:4;
  1056. uint64_t reserved_22_23:2;
  1057. uint64_t ds_cnt:10;
  1058. uint64_t reserved_10_11:2;
  1059. uint64_t iq_cnt:10;
  1060. #else
  1061. uint64_t iq_cnt:10;
  1062. uint64_t reserved_10_11:2;
  1063. uint64_t ds_cnt:10;
  1064. uint64_t reserved_22_23:2;
  1065. uint64_t tc_cnt:4;
  1066. uint64_t reserved_28_63:36;
  1067. #endif
  1068. } cn52xx;
  1069. struct cvmx_pow_wq_int_cntx_cn52xx cn52xxp1;
  1070. struct cvmx_pow_wq_int_cntx_s cn56xx;
  1071. struct cvmx_pow_wq_int_cntx_s cn56xxp1;
  1072. struct cvmx_pow_wq_int_cntx_s cn58xx;
  1073. struct cvmx_pow_wq_int_cntx_s cn58xxp1;
  1074. struct cvmx_pow_wq_int_cntx_cn52xx cn61xx;
  1075. struct cvmx_pow_wq_int_cntx_cn63xx {
  1076. #ifdef __BIG_ENDIAN_BITFIELD
  1077. uint64_t reserved_28_63:36;
  1078. uint64_t tc_cnt:4;
  1079. uint64_t reserved_23_23:1;
  1080. uint64_t ds_cnt:11;
  1081. uint64_t reserved_11_11:1;
  1082. uint64_t iq_cnt:11;
  1083. #else
  1084. uint64_t iq_cnt:11;
  1085. uint64_t reserved_11_11:1;
  1086. uint64_t ds_cnt:11;
  1087. uint64_t reserved_23_23:1;
  1088. uint64_t tc_cnt:4;
  1089. uint64_t reserved_28_63:36;
  1090. #endif
  1091. } cn63xx;
  1092. struct cvmx_pow_wq_int_cntx_cn63xx cn63xxp1;
  1093. struct cvmx_pow_wq_int_cntx_cn63xx cn66xx;
  1094. struct cvmx_pow_wq_int_cntx_cn52xx cnf71xx;
  1095. };
  1096. union cvmx_pow_wq_int_pc {
  1097. uint64_t u64;
  1098. struct cvmx_pow_wq_int_pc_s {
  1099. #ifdef __BIG_ENDIAN_BITFIELD
  1100. uint64_t reserved_60_63:4;
  1101. uint64_t pc:28;
  1102. uint64_t reserved_28_31:4;
  1103. uint64_t pc_thr:20;
  1104. uint64_t reserved_0_7:8;
  1105. #else
  1106. uint64_t reserved_0_7:8;
  1107. uint64_t pc_thr:20;
  1108. uint64_t reserved_28_31:4;
  1109. uint64_t pc:28;
  1110. uint64_t reserved_60_63:4;
  1111. #endif
  1112. } s;
  1113. struct cvmx_pow_wq_int_pc_s cn30xx;
  1114. struct cvmx_pow_wq_int_pc_s cn31xx;
  1115. struct cvmx_pow_wq_int_pc_s cn38xx;
  1116. struct cvmx_pow_wq_int_pc_s cn38xxp2;
  1117. struct cvmx_pow_wq_int_pc_s cn50xx;
  1118. struct cvmx_pow_wq_int_pc_s cn52xx;
  1119. struct cvmx_pow_wq_int_pc_s cn52xxp1;
  1120. struct cvmx_pow_wq_int_pc_s cn56xx;
  1121. struct cvmx_pow_wq_int_pc_s cn56xxp1;
  1122. struct cvmx_pow_wq_int_pc_s cn58xx;
  1123. struct cvmx_pow_wq_int_pc_s cn58xxp1;
  1124. struct cvmx_pow_wq_int_pc_s cn61xx;
  1125. struct cvmx_pow_wq_int_pc_s cn63xx;
  1126. struct cvmx_pow_wq_int_pc_s cn63xxp1;
  1127. struct cvmx_pow_wq_int_pc_s cn66xx;
  1128. struct cvmx_pow_wq_int_pc_s cnf71xx;
  1129. };
  1130. union cvmx_pow_wq_int_thrx {
  1131. uint64_t u64;
  1132. struct cvmx_pow_wq_int_thrx_s {
  1133. #ifdef __BIG_ENDIAN_BITFIELD
  1134. uint64_t reserved_29_63:35;
  1135. uint64_t tc_en:1;
  1136. uint64_t tc_thr:4;
  1137. uint64_t reserved_23_23:1;
  1138. uint64_t ds_thr:11;
  1139. uint64_t reserved_11_11:1;
  1140. uint64_t iq_thr:11;
  1141. #else
  1142. uint64_t iq_thr:11;
  1143. uint64_t reserved_11_11:1;
  1144. uint64_t ds_thr:11;
  1145. uint64_t reserved_23_23:1;
  1146. uint64_t tc_thr:4;
  1147. uint64_t tc_en:1;
  1148. uint64_t reserved_29_63:35;
  1149. #endif
  1150. } s;
  1151. struct cvmx_pow_wq_int_thrx_cn30xx {
  1152. #ifdef __BIG_ENDIAN_BITFIELD
  1153. uint64_t reserved_29_63:35;
  1154. uint64_t tc_en:1;
  1155. uint64_t tc_thr:4;
  1156. uint64_t reserved_18_23:6;
  1157. uint64_t ds_thr:6;
  1158. uint64_t reserved_6_11:6;
  1159. uint64_t iq_thr:6;
  1160. #else
  1161. uint64_t iq_thr:6;
  1162. uint64_t reserved_6_11:6;
  1163. uint64_t ds_thr:6;
  1164. uint64_t reserved_18_23:6;
  1165. uint64_t tc_thr:4;
  1166. uint64_t tc_en:1;
  1167. uint64_t reserved_29_63:35;
  1168. #endif
  1169. } cn30xx;
  1170. struct cvmx_pow_wq_int_thrx_cn31xx {
  1171. #ifdef __BIG_ENDIAN_BITFIELD
  1172. uint64_t reserved_29_63:35;
  1173. uint64_t tc_en:1;
  1174. uint64_t tc_thr:4;
  1175. uint64_t reserved_20_23:4;
  1176. uint64_t ds_thr:8;
  1177. uint64_t reserved_8_11:4;
  1178. uint64_t iq_thr:8;
  1179. #else
  1180. uint64_t iq_thr:8;
  1181. uint64_t reserved_8_11:4;
  1182. uint64_t ds_thr:8;
  1183. uint64_t reserved_20_23:4;
  1184. uint64_t tc_thr:4;
  1185. uint64_t tc_en:1;
  1186. uint64_t reserved_29_63:35;
  1187. #endif
  1188. } cn31xx;
  1189. struct cvmx_pow_wq_int_thrx_s cn38xx;
  1190. struct cvmx_pow_wq_int_thrx_s cn38xxp2;
  1191. struct cvmx_pow_wq_int_thrx_cn31xx cn50xx;
  1192. struct cvmx_pow_wq_int_thrx_cn52xx {
  1193. #ifdef __BIG_ENDIAN_BITFIELD
  1194. uint64_t reserved_29_63:35;
  1195. uint64_t tc_en:1;
  1196. uint64_t tc_thr:4;
  1197. uint64_t reserved_21_23:3;
  1198. uint64_t ds_thr:9;
  1199. uint64_t reserved_9_11:3;
  1200. uint64_t iq_thr:9;
  1201. #else
  1202. uint64_t iq_thr:9;
  1203. uint64_t reserved_9_11:3;
  1204. uint64_t ds_thr:9;
  1205. uint64_t reserved_21_23:3;
  1206. uint64_t tc_thr:4;
  1207. uint64_t tc_en:1;
  1208. uint64_t reserved_29_63:35;
  1209. #endif
  1210. } cn52xx;
  1211. struct cvmx_pow_wq_int_thrx_cn52xx cn52xxp1;
  1212. struct cvmx_pow_wq_int_thrx_s cn56xx;
  1213. struct cvmx_pow_wq_int_thrx_s cn56xxp1;
  1214. struct cvmx_pow_wq_int_thrx_s cn58xx;
  1215. struct cvmx_pow_wq_int_thrx_s cn58xxp1;
  1216. struct cvmx_pow_wq_int_thrx_cn52xx cn61xx;
  1217. struct cvmx_pow_wq_int_thrx_cn63xx {
  1218. #ifdef __BIG_ENDIAN_BITFIELD
  1219. uint64_t reserved_29_63:35;
  1220. uint64_t tc_en:1;
  1221. uint64_t tc_thr:4;
  1222. uint64_t reserved_22_23:2;
  1223. uint64_t ds_thr:10;
  1224. uint64_t reserved_10_11:2;
  1225. uint64_t iq_thr:10;
  1226. #else
  1227. uint64_t iq_thr:10;
  1228. uint64_t reserved_10_11:2;
  1229. uint64_t ds_thr:10;
  1230. uint64_t reserved_22_23:2;
  1231. uint64_t tc_thr:4;
  1232. uint64_t tc_en:1;
  1233. uint64_t reserved_29_63:35;
  1234. #endif
  1235. } cn63xx;
  1236. struct cvmx_pow_wq_int_thrx_cn63xx cn63xxp1;
  1237. struct cvmx_pow_wq_int_thrx_cn63xx cn66xx;
  1238. struct cvmx_pow_wq_int_thrx_cn52xx cnf71xx;
  1239. };
  1240. union cvmx_pow_ws_pcx {
  1241. uint64_t u64;
  1242. struct cvmx_pow_ws_pcx_s {
  1243. #ifdef __BIG_ENDIAN_BITFIELD
  1244. uint64_t reserved_32_63:32;
  1245. uint64_t ws_pc:32;
  1246. #else
  1247. uint64_t ws_pc:32;
  1248. uint64_t reserved_32_63:32;
  1249. #endif
  1250. } s;
  1251. struct cvmx_pow_ws_pcx_s cn30xx;
  1252. struct cvmx_pow_ws_pcx_s cn31xx;
  1253. struct cvmx_pow_ws_pcx_s cn38xx;
  1254. struct cvmx_pow_ws_pcx_s cn38xxp2;
  1255. struct cvmx_pow_ws_pcx_s cn50xx;
  1256. struct cvmx_pow_ws_pcx_s cn52xx;
  1257. struct cvmx_pow_ws_pcx_s cn52xxp1;
  1258. struct cvmx_pow_ws_pcx_s cn56xx;
  1259. struct cvmx_pow_ws_pcx_s cn56xxp1;
  1260. struct cvmx_pow_ws_pcx_s cn58xx;
  1261. struct cvmx_pow_ws_pcx_s cn58xxp1;
  1262. struct cvmx_pow_ws_pcx_s cn61xx;
  1263. struct cvmx_pow_ws_pcx_s cn63xx;
  1264. struct cvmx_pow_ws_pcx_s cn63xxp1;
  1265. struct cvmx_pow_ws_pcx_s cn66xx;
  1266. struct cvmx_pow_ws_pcx_s cnf71xx;
  1267. };
  1268. union cvmx_sso_wq_int_thrx {
  1269. uint64_t u64;
  1270. struct {
  1271. #ifdef __BIG_ENDIAN_BITFIELD
  1272. uint64_t reserved_33_63:31;
  1273. uint64_t tc_en:1;
  1274. uint64_t tc_thr:4;
  1275. uint64_t reserved_26_27:2;
  1276. uint64_t ds_thr:12;
  1277. uint64_t reserved_12_13:2;
  1278. uint64_t iq_thr:12;
  1279. #else
  1280. uint64_t iq_thr:12;
  1281. uint64_t reserved_12_13:2;
  1282. uint64_t ds_thr:12;
  1283. uint64_t reserved_26_27:2;
  1284. uint64_t tc_thr:4;
  1285. uint64_t tc_en:1;
  1286. uint64_t reserved_33_63:31;
  1287. #endif
  1288. } s;
  1289. };
  1290. #endif