cvmx-pko-defs.h 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PKO_DEFS_H__
  28. #define __CVMX_PKO_DEFS_H__
  29. #define CVMX_PKO_MEM_COUNT0 (CVMX_ADD_IO_SEG(0x0001180050001080ull))
  30. #define CVMX_PKO_MEM_COUNT1 (CVMX_ADD_IO_SEG(0x0001180050001088ull))
  31. #define CVMX_PKO_MEM_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050001100ull))
  32. #define CVMX_PKO_MEM_DEBUG1 (CVMX_ADD_IO_SEG(0x0001180050001108ull))
  33. #define CVMX_PKO_MEM_DEBUG10 (CVMX_ADD_IO_SEG(0x0001180050001150ull))
  34. #define CVMX_PKO_MEM_DEBUG11 (CVMX_ADD_IO_SEG(0x0001180050001158ull))
  35. #define CVMX_PKO_MEM_DEBUG12 (CVMX_ADD_IO_SEG(0x0001180050001160ull))
  36. #define CVMX_PKO_MEM_DEBUG13 (CVMX_ADD_IO_SEG(0x0001180050001168ull))
  37. #define CVMX_PKO_MEM_DEBUG14 (CVMX_ADD_IO_SEG(0x0001180050001170ull))
  38. #define CVMX_PKO_MEM_DEBUG2 (CVMX_ADD_IO_SEG(0x0001180050001110ull))
  39. #define CVMX_PKO_MEM_DEBUG3 (CVMX_ADD_IO_SEG(0x0001180050001118ull))
  40. #define CVMX_PKO_MEM_DEBUG4 (CVMX_ADD_IO_SEG(0x0001180050001120ull))
  41. #define CVMX_PKO_MEM_DEBUG5 (CVMX_ADD_IO_SEG(0x0001180050001128ull))
  42. #define CVMX_PKO_MEM_DEBUG6 (CVMX_ADD_IO_SEG(0x0001180050001130ull))
  43. #define CVMX_PKO_MEM_DEBUG7 (CVMX_ADD_IO_SEG(0x0001180050001138ull))
  44. #define CVMX_PKO_MEM_DEBUG8 (CVMX_ADD_IO_SEG(0x0001180050001140ull))
  45. #define CVMX_PKO_MEM_DEBUG9 (CVMX_ADD_IO_SEG(0x0001180050001148ull))
  46. #define CVMX_PKO_MEM_IPORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001030ull))
  47. #define CVMX_PKO_MEM_IPORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001038ull))
  48. #define CVMX_PKO_MEM_IQUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001040ull))
  49. #define CVMX_PKO_MEM_IQUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001048ull))
  50. #define CVMX_PKO_MEM_PORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001010ull))
  51. #define CVMX_PKO_MEM_PORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001018ull))
  52. #define CVMX_PKO_MEM_PORT_RATE0 (CVMX_ADD_IO_SEG(0x0001180050001020ull))
  53. #define CVMX_PKO_MEM_PORT_RATE1 (CVMX_ADD_IO_SEG(0x0001180050001028ull))
  54. #define CVMX_PKO_MEM_QUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001000ull))
  55. #define CVMX_PKO_MEM_QUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001008ull))
  56. #define CVMX_PKO_MEM_THROTTLE_INT (CVMX_ADD_IO_SEG(0x0001180050001058ull))
  57. #define CVMX_PKO_MEM_THROTTLE_PIPE (CVMX_ADD_IO_SEG(0x0001180050001050ull))
  58. #define CVMX_PKO_REG_BIST_RESULT (CVMX_ADD_IO_SEG(0x0001180050000080ull))
  59. #define CVMX_PKO_REG_CMD_BUF (CVMX_ADD_IO_SEG(0x0001180050000010ull))
  60. #define CVMX_PKO_REG_CRC_CTLX(offset) (CVMX_ADD_IO_SEG(0x0001180050000028ull) + ((offset) & 1) * 8)
  61. #define CVMX_PKO_REG_CRC_ENABLE (CVMX_ADD_IO_SEG(0x0001180050000020ull))
  62. #define CVMX_PKO_REG_CRC_IVX(offset) (CVMX_ADD_IO_SEG(0x0001180050000038ull) + ((offset) & 1) * 8)
  63. #define CVMX_PKO_REG_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050000098ull))
  64. #define CVMX_PKO_REG_DEBUG1 (CVMX_ADD_IO_SEG(0x00011800500000A0ull))
  65. #define CVMX_PKO_REG_DEBUG2 (CVMX_ADD_IO_SEG(0x00011800500000A8ull))
  66. #define CVMX_PKO_REG_DEBUG3 (CVMX_ADD_IO_SEG(0x00011800500000B0ull))
  67. #define CVMX_PKO_REG_DEBUG4 (CVMX_ADD_IO_SEG(0x00011800500000B8ull))
  68. #define CVMX_PKO_REG_ENGINE_INFLIGHT (CVMX_ADD_IO_SEG(0x0001180050000050ull))
  69. #define CVMX_PKO_REG_ENGINE_INFLIGHT1 (CVMX_ADD_IO_SEG(0x0001180050000318ull))
  70. #define CVMX_PKO_REG_ENGINE_STORAGEX(offset) (CVMX_ADD_IO_SEG(0x0001180050000300ull) + ((offset) & 1) * 8)
  71. #define CVMX_PKO_REG_ENGINE_THRESH (CVMX_ADD_IO_SEG(0x0001180050000058ull))
  72. #define CVMX_PKO_REG_ERROR (CVMX_ADD_IO_SEG(0x0001180050000088ull))
  73. #define CVMX_PKO_REG_FLAGS (CVMX_ADD_IO_SEG(0x0001180050000000ull))
  74. #define CVMX_PKO_REG_GMX_PORT_MODE (CVMX_ADD_IO_SEG(0x0001180050000018ull))
  75. #define CVMX_PKO_REG_INT_MASK (CVMX_ADD_IO_SEG(0x0001180050000090ull))
  76. #define CVMX_PKO_REG_LOOPBACK_BPID (CVMX_ADD_IO_SEG(0x0001180050000118ull))
  77. #define CVMX_PKO_REG_LOOPBACK_PKIND (CVMX_ADD_IO_SEG(0x0001180050000068ull))
  78. #define CVMX_PKO_REG_MIN_PKT (CVMX_ADD_IO_SEG(0x0001180050000070ull))
  79. #define CVMX_PKO_REG_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000110ull))
  80. #define CVMX_PKO_REG_QUEUE_MODE (CVMX_ADD_IO_SEG(0x0001180050000048ull))
  81. #define CVMX_PKO_REG_QUEUE_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000108ull))
  82. #define CVMX_PKO_REG_QUEUE_PTRS1 (CVMX_ADD_IO_SEG(0x0001180050000100ull))
  83. #define CVMX_PKO_REG_READ_IDX (CVMX_ADD_IO_SEG(0x0001180050000008ull))
  84. #define CVMX_PKO_REG_THROTTLE (CVMX_ADD_IO_SEG(0x0001180050000078ull))
  85. #define CVMX_PKO_REG_TIMESTAMP (CVMX_ADD_IO_SEG(0x0001180050000060ull))
  86. union cvmx_pko_mem_count0 {
  87. uint64_t u64;
  88. struct cvmx_pko_mem_count0_s {
  89. #ifdef __BIG_ENDIAN_BITFIELD
  90. uint64_t reserved_32_63:32;
  91. uint64_t count:32;
  92. #else
  93. uint64_t count:32;
  94. uint64_t reserved_32_63:32;
  95. #endif
  96. } s;
  97. struct cvmx_pko_mem_count0_s cn30xx;
  98. struct cvmx_pko_mem_count0_s cn31xx;
  99. struct cvmx_pko_mem_count0_s cn38xx;
  100. struct cvmx_pko_mem_count0_s cn38xxp2;
  101. struct cvmx_pko_mem_count0_s cn50xx;
  102. struct cvmx_pko_mem_count0_s cn52xx;
  103. struct cvmx_pko_mem_count0_s cn52xxp1;
  104. struct cvmx_pko_mem_count0_s cn56xx;
  105. struct cvmx_pko_mem_count0_s cn56xxp1;
  106. struct cvmx_pko_mem_count0_s cn58xx;
  107. struct cvmx_pko_mem_count0_s cn58xxp1;
  108. struct cvmx_pko_mem_count0_s cn61xx;
  109. struct cvmx_pko_mem_count0_s cn63xx;
  110. struct cvmx_pko_mem_count0_s cn63xxp1;
  111. struct cvmx_pko_mem_count0_s cn66xx;
  112. struct cvmx_pko_mem_count0_s cn68xx;
  113. struct cvmx_pko_mem_count0_s cn68xxp1;
  114. struct cvmx_pko_mem_count0_s cnf71xx;
  115. };
  116. union cvmx_pko_mem_count1 {
  117. uint64_t u64;
  118. struct cvmx_pko_mem_count1_s {
  119. #ifdef __BIG_ENDIAN_BITFIELD
  120. uint64_t reserved_48_63:16;
  121. uint64_t count:48;
  122. #else
  123. uint64_t count:48;
  124. uint64_t reserved_48_63:16;
  125. #endif
  126. } s;
  127. struct cvmx_pko_mem_count1_s cn30xx;
  128. struct cvmx_pko_mem_count1_s cn31xx;
  129. struct cvmx_pko_mem_count1_s cn38xx;
  130. struct cvmx_pko_mem_count1_s cn38xxp2;
  131. struct cvmx_pko_mem_count1_s cn50xx;
  132. struct cvmx_pko_mem_count1_s cn52xx;
  133. struct cvmx_pko_mem_count1_s cn52xxp1;
  134. struct cvmx_pko_mem_count1_s cn56xx;
  135. struct cvmx_pko_mem_count1_s cn56xxp1;
  136. struct cvmx_pko_mem_count1_s cn58xx;
  137. struct cvmx_pko_mem_count1_s cn58xxp1;
  138. struct cvmx_pko_mem_count1_s cn61xx;
  139. struct cvmx_pko_mem_count1_s cn63xx;
  140. struct cvmx_pko_mem_count1_s cn63xxp1;
  141. struct cvmx_pko_mem_count1_s cn66xx;
  142. struct cvmx_pko_mem_count1_s cn68xx;
  143. struct cvmx_pko_mem_count1_s cn68xxp1;
  144. struct cvmx_pko_mem_count1_s cnf71xx;
  145. };
  146. union cvmx_pko_mem_debug0 {
  147. uint64_t u64;
  148. struct cvmx_pko_mem_debug0_s {
  149. #ifdef __BIG_ENDIAN_BITFIELD
  150. uint64_t fau:28;
  151. uint64_t cmd:14;
  152. uint64_t segs:6;
  153. uint64_t size:16;
  154. #else
  155. uint64_t size:16;
  156. uint64_t segs:6;
  157. uint64_t cmd:14;
  158. uint64_t fau:28;
  159. #endif
  160. } s;
  161. struct cvmx_pko_mem_debug0_s cn30xx;
  162. struct cvmx_pko_mem_debug0_s cn31xx;
  163. struct cvmx_pko_mem_debug0_s cn38xx;
  164. struct cvmx_pko_mem_debug0_s cn38xxp2;
  165. struct cvmx_pko_mem_debug0_s cn50xx;
  166. struct cvmx_pko_mem_debug0_s cn52xx;
  167. struct cvmx_pko_mem_debug0_s cn52xxp1;
  168. struct cvmx_pko_mem_debug0_s cn56xx;
  169. struct cvmx_pko_mem_debug0_s cn56xxp1;
  170. struct cvmx_pko_mem_debug0_s cn58xx;
  171. struct cvmx_pko_mem_debug0_s cn58xxp1;
  172. struct cvmx_pko_mem_debug0_s cn61xx;
  173. struct cvmx_pko_mem_debug0_s cn63xx;
  174. struct cvmx_pko_mem_debug0_s cn63xxp1;
  175. struct cvmx_pko_mem_debug0_s cn66xx;
  176. struct cvmx_pko_mem_debug0_s cn68xx;
  177. struct cvmx_pko_mem_debug0_s cn68xxp1;
  178. struct cvmx_pko_mem_debug0_s cnf71xx;
  179. };
  180. union cvmx_pko_mem_debug1 {
  181. uint64_t u64;
  182. struct cvmx_pko_mem_debug1_s {
  183. #ifdef __BIG_ENDIAN_BITFIELD
  184. uint64_t i:1;
  185. uint64_t back:4;
  186. uint64_t pool:3;
  187. uint64_t size:16;
  188. uint64_t ptr:40;
  189. #else
  190. uint64_t ptr:40;
  191. uint64_t size:16;
  192. uint64_t pool:3;
  193. uint64_t back:4;
  194. uint64_t i:1;
  195. #endif
  196. } s;
  197. struct cvmx_pko_mem_debug1_s cn30xx;
  198. struct cvmx_pko_mem_debug1_s cn31xx;
  199. struct cvmx_pko_mem_debug1_s cn38xx;
  200. struct cvmx_pko_mem_debug1_s cn38xxp2;
  201. struct cvmx_pko_mem_debug1_s cn50xx;
  202. struct cvmx_pko_mem_debug1_s cn52xx;
  203. struct cvmx_pko_mem_debug1_s cn52xxp1;
  204. struct cvmx_pko_mem_debug1_s cn56xx;
  205. struct cvmx_pko_mem_debug1_s cn56xxp1;
  206. struct cvmx_pko_mem_debug1_s cn58xx;
  207. struct cvmx_pko_mem_debug1_s cn58xxp1;
  208. struct cvmx_pko_mem_debug1_s cn61xx;
  209. struct cvmx_pko_mem_debug1_s cn63xx;
  210. struct cvmx_pko_mem_debug1_s cn63xxp1;
  211. struct cvmx_pko_mem_debug1_s cn66xx;
  212. struct cvmx_pko_mem_debug1_s cn68xx;
  213. struct cvmx_pko_mem_debug1_s cn68xxp1;
  214. struct cvmx_pko_mem_debug1_s cnf71xx;
  215. };
  216. union cvmx_pko_mem_debug10 {
  217. uint64_t u64;
  218. struct cvmx_pko_mem_debug10_s {
  219. #ifdef __BIG_ENDIAN_BITFIELD
  220. uint64_t reserved_0_63:64;
  221. #else
  222. uint64_t reserved_0_63:64;
  223. #endif
  224. } s;
  225. struct cvmx_pko_mem_debug10_cn30xx {
  226. #ifdef __BIG_ENDIAN_BITFIELD
  227. uint64_t fau:28;
  228. uint64_t cmd:14;
  229. uint64_t segs:6;
  230. uint64_t size:16;
  231. #else
  232. uint64_t size:16;
  233. uint64_t segs:6;
  234. uint64_t cmd:14;
  235. uint64_t fau:28;
  236. #endif
  237. } cn30xx;
  238. struct cvmx_pko_mem_debug10_cn30xx cn31xx;
  239. struct cvmx_pko_mem_debug10_cn30xx cn38xx;
  240. struct cvmx_pko_mem_debug10_cn30xx cn38xxp2;
  241. struct cvmx_pko_mem_debug10_cn50xx {
  242. #ifdef __BIG_ENDIAN_BITFIELD
  243. uint64_t reserved_49_63:15;
  244. uint64_t ptrs1:17;
  245. uint64_t reserved_17_31:15;
  246. uint64_t ptrs2:17;
  247. #else
  248. uint64_t ptrs2:17;
  249. uint64_t reserved_17_31:15;
  250. uint64_t ptrs1:17;
  251. uint64_t reserved_49_63:15;
  252. #endif
  253. } cn50xx;
  254. struct cvmx_pko_mem_debug10_cn50xx cn52xx;
  255. struct cvmx_pko_mem_debug10_cn50xx cn52xxp1;
  256. struct cvmx_pko_mem_debug10_cn50xx cn56xx;
  257. struct cvmx_pko_mem_debug10_cn50xx cn56xxp1;
  258. struct cvmx_pko_mem_debug10_cn50xx cn58xx;
  259. struct cvmx_pko_mem_debug10_cn50xx cn58xxp1;
  260. struct cvmx_pko_mem_debug10_cn50xx cn61xx;
  261. struct cvmx_pko_mem_debug10_cn50xx cn63xx;
  262. struct cvmx_pko_mem_debug10_cn50xx cn63xxp1;
  263. struct cvmx_pko_mem_debug10_cn50xx cn66xx;
  264. struct cvmx_pko_mem_debug10_cn50xx cn68xx;
  265. struct cvmx_pko_mem_debug10_cn50xx cn68xxp1;
  266. struct cvmx_pko_mem_debug10_cn50xx cnf71xx;
  267. };
  268. union cvmx_pko_mem_debug11 {
  269. uint64_t u64;
  270. struct cvmx_pko_mem_debug11_s {
  271. #ifdef __BIG_ENDIAN_BITFIELD
  272. uint64_t i:1;
  273. uint64_t back:4;
  274. uint64_t pool:3;
  275. uint64_t size:16;
  276. uint64_t reserved_0_39:40;
  277. #else
  278. uint64_t reserved_0_39:40;
  279. uint64_t size:16;
  280. uint64_t pool:3;
  281. uint64_t back:4;
  282. uint64_t i:1;
  283. #endif
  284. } s;
  285. struct cvmx_pko_mem_debug11_cn30xx {
  286. #ifdef __BIG_ENDIAN_BITFIELD
  287. uint64_t i:1;
  288. uint64_t back:4;
  289. uint64_t pool:3;
  290. uint64_t size:16;
  291. uint64_t ptr:40;
  292. #else
  293. uint64_t ptr:40;
  294. uint64_t size:16;
  295. uint64_t pool:3;
  296. uint64_t back:4;
  297. uint64_t i:1;
  298. #endif
  299. } cn30xx;
  300. struct cvmx_pko_mem_debug11_cn30xx cn31xx;
  301. struct cvmx_pko_mem_debug11_cn30xx cn38xx;
  302. struct cvmx_pko_mem_debug11_cn30xx cn38xxp2;
  303. struct cvmx_pko_mem_debug11_cn50xx {
  304. #ifdef __BIG_ENDIAN_BITFIELD
  305. uint64_t reserved_23_63:41;
  306. uint64_t maj:1;
  307. uint64_t uid:3;
  308. uint64_t sop:1;
  309. uint64_t len:1;
  310. uint64_t chk:1;
  311. uint64_t cnt:13;
  312. uint64_t mod:3;
  313. #else
  314. uint64_t mod:3;
  315. uint64_t cnt:13;
  316. uint64_t chk:1;
  317. uint64_t len:1;
  318. uint64_t sop:1;
  319. uint64_t uid:3;
  320. uint64_t maj:1;
  321. uint64_t reserved_23_63:41;
  322. #endif
  323. } cn50xx;
  324. struct cvmx_pko_mem_debug11_cn50xx cn52xx;
  325. struct cvmx_pko_mem_debug11_cn50xx cn52xxp1;
  326. struct cvmx_pko_mem_debug11_cn50xx cn56xx;
  327. struct cvmx_pko_mem_debug11_cn50xx cn56xxp1;
  328. struct cvmx_pko_mem_debug11_cn50xx cn58xx;
  329. struct cvmx_pko_mem_debug11_cn50xx cn58xxp1;
  330. struct cvmx_pko_mem_debug11_cn50xx cn61xx;
  331. struct cvmx_pko_mem_debug11_cn50xx cn63xx;
  332. struct cvmx_pko_mem_debug11_cn50xx cn63xxp1;
  333. struct cvmx_pko_mem_debug11_cn50xx cn66xx;
  334. struct cvmx_pko_mem_debug11_cn50xx cn68xx;
  335. struct cvmx_pko_mem_debug11_cn50xx cn68xxp1;
  336. struct cvmx_pko_mem_debug11_cn50xx cnf71xx;
  337. };
  338. union cvmx_pko_mem_debug12 {
  339. uint64_t u64;
  340. struct cvmx_pko_mem_debug12_s {
  341. #ifdef __BIG_ENDIAN_BITFIELD
  342. uint64_t reserved_0_63:64;
  343. #else
  344. uint64_t reserved_0_63:64;
  345. #endif
  346. } s;
  347. struct cvmx_pko_mem_debug12_cn30xx {
  348. #ifdef __BIG_ENDIAN_BITFIELD
  349. uint64_t data:64;
  350. #else
  351. uint64_t data:64;
  352. #endif
  353. } cn30xx;
  354. struct cvmx_pko_mem_debug12_cn30xx cn31xx;
  355. struct cvmx_pko_mem_debug12_cn30xx cn38xx;
  356. struct cvmx_pko_mem_debug12_cn30xx cn38xxp2;
  357. struct cvmx_pko_mem_debug12_cn50xx {
  358. #ifdef __BIG_ENDIAN_BITFIELD
  359. uint64_t fau:28;
  360. uint64_t cmd:14;
  361. uint64_t segs:6;
  362. uint64_t size:16;
  363. #else
  364. uint64_t size:16;
  365. uint64_t segs:6;
  366. uint64_t cmd:14;
  367. uint64_t fau:28;
  368. #endif
  369. } cn50xx;
  370. struct cvmx_pko_mem_debug12_cn50xx cn52xx;
  371. struct cvmx_pko_mem_debug12_cn50xx cn52xxp1;
  372. struct cvmx_pko_mem_debug12_cn50xx cn56xx;
  373. struct cvmx_pko_mem_debug12_cn50xx cn56xxp1;
  374. struct cvmx_pko_mem_debug12_cn50xx cn58xx;
  375. struct cvmx_pko_mem_debug12_cn50xx cn58xxp1;
  376. struct cvmx_pko_mem_debug12_cn50xx cn61xx;
  377. struct cvmx_pko_mem_debug12_cn50xx cn63xx;
  378. struct cvmx_pko_mem_debug12_cn50xx cn63xxp1;
  379. struct cvmx_pko_mem_debug12_cn50xx cn66xx;
  380. struct cvmx_pko_mem_debug12_cn68xx {
  381. #ifdef __BIG_ENDIAN_BITFIELD
  382. uint64_t state:64;
  383. #else
  384. uint64_t state:64;
  385. #endif
  386. } cn68xx;
  387. struct cvmx_pko_mem_debug12_cn68xx cn68xxp1;
  388. struct cvmx_pko_mem_debug12_cn50xx cnf71xx;
  389. };
  390. union cvmx_pko_mem_debug13 {
  391. uint64_t u64;
  392. struct cvmx_pko_mem_debug13_s {
  393. #ifdef __BIG_ENDIAN_BITFIELD
  394. uint64_t reserved_0_63:64;
  395. #else
  396. uint64_t reserved_0_63:64;
  397. #endif
  398. } s;
  399. struct cvmx_pko_mem_debug13_cn30xx {
  400. #ifdef __BIG_ENDIAN_BITFIELD
  401. uint64_t reserved_51_63:13;
  402. uint64_t widx:17;
  403. uint64_t ridx2:17;
  404. uint64_t widx2:17;
  405. #else
  406. uint64_t widx2:17;
  407. uint64_t ridx2:17;
  408. uint64_t widx:17;
  409. uint64_t reserved_51_63:13;
  410. #endif
  411. } cn30xx;
  412. struct cvmx_pko_mem_debug13_cn30xx cn31xx;
  413. struct cvmx_pko_mem_debug13_cn30xx cn38xx;
  414. struct cvmx_pko_mem_debug13_cn30xx cn38xxp2;
  415. struct cvmx_pko_mem_debug13_cn50xx {
  416. #ifdef __BIG_ENDIAN_BITFIELD
  417. uint64_t i:1;
  418. uint64_t back:4;
  419. uint64_t pool:3;
  420. uint64_t size:16;
  421. uint64_t ptr:40;
  422. #else
  423. uint64_t ptr:40;
  424. uint64_t size:16;
  425. uint64_t pool:3;
  426. uint64_t back:4;
  427. uint64_t i:1;
  428. #endif
  429. } cn50xx;
  430. struct cvmx_pko_mem_debug13_cn50xx cn52xx;
  431. struct cvmx_pko_mem_debug13_cn50xx cn52xxp1;
  432. struct cvmx_pko_mem_debug13_cn50xx cn56xx;
  433. struct cvmx_pko_mem_debug13_cn50xx cn56xxp1;
  434. struct cvmx_pko_mem_debug13_cn50xx cn58xx;
  435. struct cvmx_pko_mem_debug13_cn50xx cn58xxp1;
  436. struct cvmx_pko_mem_debug13_cn50xx cn61xx;
  437. struct cvmx_pko_mem_debug13_cn50xx cn63xx;
  438. struct cvmx_pko_mem_debug13_cn50xx cn63xxp1;
  439. struct cvmx_pko_mem_debug13_cn50xx cn66xx;
  440. struct cvmx_pko_mem_debug13_cn68xx {
  441. #ifdef __BIG_ENDIAN_BITFIELD
  442. uint64_t state:64;
  443. #else
  444. uint64_t state:64;
  445. #endif
  446. } cn68xx;
  447. struct cvmx_pko_mem_debug13_cn68xx cn68xxp1;
  448. struct cvmx_pko_mem_debug13_cn50xx cnf71xx;
  449. };
  450. union cvmx_pko_mem_debug14 {
  451. uint64_t u64;
  452. struct cvmx_pko_mem_debug14_s {
  453. #ifdef __BIG_ENDIAN_BITFIELD
  454. uint64_t reserved_0_63:64;
  455. #else
  456. uint64_t reserved_0_63:64;
  457. #endif
  458. } s;
  459. struct cvmx_pko_mem_debug14_cn30xx {
  460. #ifdef __BIG_ENDIAN_BITFIELD
  461. uint64_t reserved_17_63:47;
  462. uint64_t ridx:17;
  463. #else
  464. uint64_t ridx:17;
  465. uint64_t reserved_17_63:47;
  466. #endif
  467. } cn30xx;
  468. struct cvmx_pko_mem_debug14_cn30xx cn31xx;
  469. struct cvmx_pko_mem_debug14_cn30xx cn38xx;
  470. struct cvmx_pko_mem_debug14_cn30xx cn38xxp2;
  471. struct cvmx_pko_mem_debug14_cn52xx {
  472. #ifdef __BIG_ENDIAN_BITFIELD
  473. uint64_t data:64;
  474. #else
  475. uint64_t data:64;
  476. #endif
  477. } cn52xx;
  478. struct cvmx_pko_mem_debug14_cn52xx cn52xxp1;
  479. struct cvmx_pko_mem_debug14_cn52xx cn56xx;
  480. struct cvmx_pko_mem_debug14_cn52xx cn56xxp1;
  481. struct cvmx_pko_mem_debug14_cn52xx cn61xx;
  482. struct cvmx_pko_mem_debug14_cn52xx cn63xx;
  483. struct cvmx_pko_mem_debug14_cn52xx cn63xxp1;
  484. struct cvmx_pko_mem_debug14_cn52xx cn66xx;
  485. struct cvmx_pko_mem_debug14_cn52xx cnf71xx;
  486. };
  487. union cvmx_pko_mem_debug2 {
  488. uint64_t u64;
  489. struct cvmx_pko_mem_debug2_s {
  490. #ifdef __BIG_ENDIAN_BITFIELD
  491. uint64_t i:1;
  492. uint64_t back:4;
  493. uint64_t pool:3;
  494. uint64_t size:16;
  495. uint64_t ptr:40;
  496. #else
  497. uint64_t ptr:40;
  498. uint64_t size:16;
  499. uint64_t pool:3;
  500. uint64_t back:4;
  501. uint64_t i:1;
  502. #endif
  503. } s;
  504. struct cvmx_pko_mem_debug2_s cn30xx;
  505. struct cvmx_pko_mem_debug2_s cn31xx;
  506. struct cvmx_pko_mem_debug2_s cn38xx;
  507. struct cvmx_pko_mem_debug2_s cn38xxp2;
  508. struct cvmx_pko_mem_debug2_s cn50xx;
  509. struct cvmx_pko_mem_debug2_s cn52xx;
  510. struct cvmx_pko_mem_debug2_s cn52xxp1;
  511. struct cvmx_pko_mem_debug2_s cn56xx;
  512. struct cvmx_pko_mem_debug2_s cn56xxp1;
  513. struct cvmx_pko_mem_debug2_s cn58xx;
  514. struct cvmx_pko_mem_debug2_s cn58xxp1;
  515. struct cvmx_pko_mem_debug2_s cn61xx;
  516. struct cvmx_pko_mem_debug2_s cn63xx;
  517. struct cvmx_pko_mem_debug2_s cn63xxp1;
  518. struct cvmx_pko_mem_debug2_s cn66xx;
  519. struct cvmx_pko_mem_debug2_s cn68xx;
  520. struct cvmx_pko_mem_debug2_s cn68xxp1;
  521. struct cvmx_pko_mem_debug2_s cnf71xx;
  522. };
  523. union cvmx_pko_mem_debug3 {
  524. uint64_t u64;
  525. struct cvmx_pko_mem_debug3_s {
  526. #ifdef __BIG_ENDIAN_BITFIELD
  527. uint64_t reserved_0_63:64;
  528. #else
  529. uint64_t reserved_0_63:64;
  530. #endif
  531. } s;
  532. struct cvmx_pko_mem_debug3_cn30xx {
  533. #ifdef __BIG_ENDIAN_BITFIELD
  534. uint64_t i:1;
  535. uint64_t back:4;
  536. uint64_t pool:3;
  537. uint64_t size:16;
  538. uint64_t ptr:40;
  539. #else
  540. uint64_t ptr:40;
  541. uint64_t size:16;
  542. uint64_t pool:3;
  543. uint64_t back:4;
  544. uint64_t i:1;
  545. #endif
  546. } cn30xx;
  547. struct cvmx_pko_mem_debug3_cn30xx cn31xx;
  548. struct cvmx_pko_mem_debug3_cn30xx cn38xx;
  549. struct cvmx_pko_mem_debug3_cn30xx cn38xxp2;
  550. struct cvmx_pko_mem_debug3_cn50xx {
  551. #ifdef __BIG_ENDIAN_BITFIELD
  552. uint64_t data:64;
  553. #else
  554. uint64_t data:64;
  555. #endif
  556. } cn50xx;
  557. struct cvmx_pko_mem_debug3_cn50xx cn52xx;
  558. struct cvmx_pko_mem_debug3_cn50xx cn52xxp1;
  559. struct cvmx_pko_mem_debug3_cn50xx cn56xx;
  560. struct cvmx_pko_mem_debug3_cn50xx cn56xxp1;
  561. struct cvmx_pko_mem_debug3_cn50xx cn58xx;
  562. struct cvmx_pko_mem_debug3_cn50xx cn58xxp1;
  563. struct cvmx_pko_mem_debug3_cn50xx cn61xx;
  564. struct cvmx_pko_mem_debug3_cn50xx cn63xx;
  565. struct cvmx_pko_mem_debug3_cn50xx cn63xxp1;
  566. struct cvmx_pko_mem_debug3_cn50xx cn66xx;
  567. struct cvmx_pko_mem_debug3_cn50xx cn68xx;
  568. struct cvmx_pko_mem_debug3_cn50xx cn68xxp1;
  569. struct cvmx_pko_mem_debug3_cn50xx cnf71xx;
  570. };
  571. union cvmx_pko_mem_debug4 {
  572. uint64_t u64;
  573. struct cvmx_pko_mem_debug4_s {
  574. #ifdef __BIG_ENDIAN_BITFIELD
  575. uint64_t reserved_0_63:64;
  576. #else
  577. uint64_t reserved_0_63:64;
  578. #endif
  579. } s;
  580. struct cvmx_pko_mem_debug4_cn30xx {
  581. #ifdef __BIG_ENDIAN_BITFIELD
  582. uint64_t data:64;
  583. #else
  584. uint64_t data:64;
  585. #endif
  586. } cn30xx;
  587. struct cvmx_pko_mem_debug4_cn30xx cn31xx;
  588. struct cvmx_pko_mem_debug4_cn30xx cn38xx;
  589. struct cvmx_pko_mem_debug4_cn30xx cn38xxp2;
  590. struct cvmx_pko_mem_debug4_cn50xx {
  591. #ifdef __BIG_ENDIAN_BITFIELD
  592. uint64_t cmnd_segs:3;
  593. uint64_t cmnd_siz:16;
  594. uint64_t cmnd_off:6;
  595. uint64_t uid:3;
  596. uint64_t dread_sop:1;
  597. uint64_t init_dwrite:1;
  598. uint64_t chk_once:1;
  599. uint64_t chk_mode:1;
  600. uint64_t active:1;
  601. uint64_t static_p:1;
  602. uint64_t qos:3;
  603. uint64_t qcb_ridx:5;
  604. uint64_t qid_off_max:4;
  605. uint64_t qid_off:4;
  606. uint64_t qid_base:8;
  607. uint64_t wait:1;
  608. uint64_t minor:2;
  609. uint64_t major:3;
  610. #else
  611. uint64_t major:3;
  612. uint64_t minor:2;
  613. uint64_t wait:1;
  614. uint64_t qid_base:8;
  615. uint64_t qid_off:4;
  616. uint64_t qid_off_max:4;
  617. uint64_t qcb_ridx:5;
  618. uint64_t qos:3;
  619. uint64_t static_p:1;
  620. uint64_t active:1;
  621. uint64_t chk_mode:1;
  622. uint64_t chk_once:1;
  623. uint64_t init_dwrite:1;
  624. uint64_t dread_sop:1;
  625. uint64_t uid:3;
  626. uint64_t cmnd_off:6;
  627. uint64_t cmnd_siz:16;
  628. uint64_t cmnd_segs:3;
  629. #endif
  630. } cn50xx;
  631. struct cvmx_pko_mem_debug4_cn52xx {
  632. #ifdef __BIG_ENDIAN_BITFIELD
  633. uint64_t curr_siz:8;
  634. uint64_t curr_off:16;
  635. uint64_t cmnd_segs:6;
  636. uint64_t cmnd_siz:16;
  637. uint64_t cmnd_off:6;
  638. uint64_t uid:2;
  639. uint64_t dread_sop:1;
  640. uint64_t init_dwrite:1;
  641. uint64_t chk_once:1;
  642. uint64_t chk_mode:1;
  643. uint64_t wait:1;
  644. uint64_t minor:2;
  645. uint64_t major:3;
  646. #else
  647. uint64_t major:3;
  648. uint64_t minor:2;
  649. uint64_t wait:1;
  650. uint64_t chk_mode:1;
  651. uint64_t chk_once:1;
  652. uint64_t init_dwrite:1;
  653. uint64_t dread_sop:1;
  654. uint64_t uid:2;
  655. uint64_t cmnd_off:6;
  656. uint64_t cmnd_siz:16;
  657. uint64_t cmnd_segs:6;
  658. uint64_t curr_off:16;
  659. uint64_t curr_siz:8;
  660. #endif
  661. } cn52xx;
  662. struct cvmx_pko_mem_debug4_cn52xx cn52xxp1;
  663. struct cvmx_pko_mem_debug4_cn52xx cn56xx;
  664. struct cvmx_pko_mem_debug4_cn52xx cn56xxp1;
  665. struct cvmx_pko_mem_debug4_cn50xx cn58xx;
  666. struct cvmx_pko_mem_debug4_cn50xx cn58xxp1;
  667. struct cvmx_pko_mem_debug4_cn52xx cn61xx;
  668. struct cvmx_pko_mem_debug4_cn52xx cn63xx;
  669. struct cvmx_pko_mem_debug4_cn52xx cn63xxp1;
  670. struct cvmx_pko_mem_debug4_cn52xx cn66xx;
  671. struct cvmx_pko_mem_debug4_cn52xx cn68xx;
  672. struct cvmx_pko_mem_debug4_cn52xx cn68xxp1;
  673. struct cvmx_pko_mem_debug4_cn52xx cnf71xx;
  674. };
  675. union cvmx_pko_mem_debug5 {
  676. uint64_t u64;
  677. struct cvmx_pko_mem_debug5_s {
  678. #ifdef __BIG_ENDIAN_BITFIELD
  679. uint64_t reserved_0_63:64;
  680. #else
  681. uint64_t reserved_0_63:64;
  682. #endif
  683. } s;
  684. struct cvmx_pko_mem_debug5_cn30xx {
  685. #ifdef __BIG_ENDIAN_BITFIELD
  686. uint64_t dwri_mod:1;
  687. uint64_t dwri_sop:1;
  688. uint64_t dwri_len:1;
  689. uint64_t dwri_cnt:13;
  690. uint64_t cmnd_siz:16;
  691. uint64_t uid:1;
  692. uint64_t xfer_wor:1;
  693. uint64_t xfer_dwr:1;
  694. uint64_t cbuf_fre:1;
  695. uint64_t reserved_27_27:1;
  696. uint64_t chk_mode:1;
  697. uint64_t active:1;
  698. uint64_t qos:3;
  699. uint64_t qcb_ridx:5;
  700. uint64_t qid_off:3;
  701. uint64_t qid_base:7;
  702. uint64_t wait:1;
  703. uint64_t minor:2;
  704. uint64_t major:4;
  705. #else
  706. uint64_t major:4;
  707. uint64_t minor:2;
  708. uint64_t wait:1;
  709. uint64_t qid_base:7;
  710. uint64_t qid_off:3;
  711. uint64_t qcb_ridx:5;
  712. uint64_t qos:3;
  713. uint64_t active:1;
  714. uint64_t chk_mode:1;
  715. uint64_t reserved_27_27:1;
  716. uint64_t cbuf_fre:1;
  717. uint64_t xfer_dwr:1;
  718. uint64_t xfer_wor:1;
  719. uint64_t uid:1;
  720. uint64_t cmnd_siz:16;
  721. uint64_t dwri_cnt:13;
  722. uint64_t dwri_len:1;
  723. uint64_t dwri_sop:1;
  724. uint64_t dwri_mod:1;
  725. #endif
  726. } cn30xx;
  727. struct cvmx_pko_mem_debug5_cn30xx cn31xx;
  728. struct cvmx_pko_mem_debug5_cn30xx cn38xx;
  729. struct cvmx_pko_mem_debug5_cn30xx cn38xxp2;
  730. struct cvmx_pko_mem_debug5_cn50xx {
  731. #ifdef __BIG_ENDIAN_BITFIELD
  732. uint64_t curr_ptr:29;
  733. uint64_t curr_siz:16;
  734. uint64_t curr_off:16;
  735. uint64_t cmnd_segs:3;
  736. #else
  737. uint64_t cmnd_segs:3;
  738. uint64_t curr_off:16;
  739. uint64_t curr_siz:16;
  740. uint64_t curr_ptr:29;
  741. #endif
  742. } cn50xx;
  743. struct cvmx_pko_mem_debug5_cn52xx {
  744. #ifdef __BIG_ENDIAN_BITFIELD
  745. uint64_t reserved_54_63:10;
  746. uint64_t nxt_inflt:6;
  747. uint64_t curr_ptr:40;
  748. uint64_t curr_siz:8;
  749. #else
  750. uint64_t curr_siz:8;
  751. uint64_t curr_ptr:40;
  752. uint64_t nxt_inflt:6;
  753. uint64_t reserved_54_63:10;
  754. #endif
  755. } cn52xx;
  756. struct cvmx_pko_mem_debug5_cn52xx cn52xxp1;
  757. struct cvmx_pko_mem_debug5_cn52xx cn56xx;
  758. struct cvmx_pko_mem_debug5_cn52xx cn56xxp1;
  759. struct cvmx_pko_mem_debug5_cn50xx cn58xx;
  760. struct cvmx_pko_mem_debug5_cn50xx cn58xxp1;
  761. struct cvmx_pko_mem_debug5_cn61xx {
  762. #ifdef __BIG_ENDIAN_BITFIELD
  763. uint64_t reserved_56_63:8;
  764. uint64_t ptp:1;
  765. uint64_t major_3:1;
  766. uint64_t nxt_inflt:6;
  767. uint64_t curr_ptr:40;
  768. uint64_t curr_siz:8;
  769. #else
  770. uint64_t curr_siz:8;
  771. uint64_t curr_ptr:40;
  772. uint64_t nxt_inflt:6;
  773. uint64_t major_3:1;
  774. uint64_t ptp:1;
  775. uint64_t reserved_56_63:8;
  776. #endif
  777. } cn61xx;
  778. struct cvmx_pko_mem_debug5_cn61xx cn63xx;
  779. struct cvmx_pko_mem_debug5_cn61xx cn63xxp1;
  780. struct cvmx_pko_mem_debug5_cn61xx cn66xx;
  781. struct cvmx_pko_mem_debug5_cn68xx {
  782. #ifdef __BIG_ENDIAN_BITFIELD
  783. uint64_t reserved_57_63:7;
  784. uint64_t uid_2:1;
  785. uint64_t ptp:1;
  786. uint64_t major_3:1;
  787. uint64_t nxt_inflt:6;
  788. uint64_t curr_ptr:40;
  789. uint64_t curr_siz:8;
  790. #else
  791. uint64_t curr_siz:8;
  792. uint64_t curr_ptr:40;
  793. uint64_t nxt_inflt:6;
  794. uint64_t major_3:1;
  795. uint64_t ptp:1;
  796. uint64_t uid_2:1;
  797. uint64_t reserved_57_63:7;
  798. #endif
  799. } cn68xx;
  800. struct cvmx_pko_mem_debug5_cn68xx cn68xxp1;
  801. struct cvmx_pko_mem_debug5_cn61xx cnf71xx;
  802. };
  803. union cvmx_pko_mem_debug6 {
  804. uint64_t u64;
  805. struct cvmx_pko_mem_debug6_s {
  806. #ifdef __BIG_ENDIAN_BITFIELD
  807. uint64_t reserved_37_63:27;
  808. uint64_t qid_offres:4;
  809. uint64_t qid_offths:4;
  810. uint64_t preempter:1;
  811. uint64_t preemptee:1;
  812. uint64_t preempted:1;
  813. uint64_t active:1;
  814. uint64_t statc:1;
  815. uint64_t qos:3;
  816. uint64_t qcb_ridx:5;
  817. uint64_t qid_offmax:4;
  818. uint64_t reserved_0_11:12;
  819. #else
  820. uint64_t reserved_0_11:12;
  821. uint64_t qid_offmax:4;
  822. uint64_t qcb_ridx:5;
  823. uint64_t qos:3;
  824. uint64_t statc:1;
  825. uint64_t active:1;
  826. uint64_t preempted:1;
  827. uint64_t preemptee:1;
  828. uint64_t preempter:1;
  829. uint64_t qid_offths:4;
  830. uint64_t qid_offres:4;
  831. uint64_t reserved_37_63:27;
  832. #endif
  833. } s;
  834. struct cvmx_pko_mem_debug6_cn30xx {
  835. #ifdef __BIG_ENDIAN_BITFIELD
  836. uint64_t reserved_11_63:53;
  837. uint64_t qid_offm:3;
  838. uint64_t static_p:1;
  839. uint64_t work_min:3;
  840. uint64_t dwri_chk:1;
  841. uint64_t dwri_uid:1;
  842. uint64_t dwri_mod:2;
  843. #else
  844. uint64_t dwri_mod:2;
  845. uint64_t dwri_uid:1;
  846. uint64_t dwri_chk:1;
  847. uint64_t work_min:3;
  848. uint64_t static_p:1;
  849. uint64_t qid_offm:3;
  850. uint64_t reserved_11_63:53;
  851. #endif
  852. } cn30xx;
  853. struct cvmx_pko_mem_debug6_cn30xx cn31xx;
  854. struct cvmx_pko_mem_debug6_cn30xx cn38xx;
  855. struct cvmx_pko_mem_debug6_cn30xx cn38xxp2;
  856. struct cvmx_pko_mem_debug6_cn50xx {
  857. #ifdef __BIG_ENDIAN_BITFIELD
  858. uint64_t reserved_11_63:53;
  859. uint64_t curr_ptr:11;
  860. #else
  861. uint64_t curr_ptr:11;
  862. uint64_t reserved_11_63:53;
  863. #endif
  864. } cn50xx;
  865. struct cvmx_pko_mem_debug6_cn52xx {
  866. #ifdef __BIG_ENDIAN_BITFIELD
  867. uint64_t reserved_37_63:27;
  868. uint64_t qid_offres:4;
  869. uint64_t qid_offths:4;
  870. uint64_t preempter:1;
  871. uint64_t preemptee:1;
  872. uint64_t preempted:1;
  873. uint64_t active:1;
  874. uint64_t statc:1;
  875. uint64_t qos:3;
  876. uint64_t qcb_ridx:5;
  877. uint64_t qid_offmax:4;
  878. uint64_t qid_off:4;
  879. uint64_t qid_base:8;
  880. #else
  881. uint64_t qid_base:8;
  882. uint64_t qid_off:4;
  883. uint64_t qid_offmax:4;
  884. uint64_t qcb_ridx:5;
  885. uint64_t qos:3;
  886. uint64_t statc:1;
  887. uint64_t active:1;
  888. uint64_t preempted:1;
  889. uint64_t preemptee:1;
  890. uint64_t preempter:1;
  891. uint64_t qid_offths:4;
  892. uint64_t qid_offres:4;
  893. uint64_t reserved_37_63:27;
  894. #endif
  895. } cn52xx;
  896. struct cvmx_pko_mem_debug6_cn52xx cn52xxp1;
  897. struct cvmx_pko_mem_debug6_cn52xx cn56xx;
  898. struct cvmx_pko_mem_debug6_cn52xx cn56xxp1;
  899. struct cvmx_pko_mem_debug6_cn50xx cn58xx;
  900. struct cvmx_pko_mem_debug6_cn50xx cn58xxp1;
  901. struct cvmx_pko_mem_debug6_cn52xx cn61xx;
  902. struct cvmx_pko_mem_debug6_cn52xx cn63xx;
  903. struct cvmx_pko_mem_debug6_cn52xx cn63xxp1;
  904. struct cvmx_pko_mem_debug6_cn52xx cn66xx;
  905. struct cvmx_pko_mem_debug6_cn52xx cn68xx;
  906. struct cvmx_pko_mem_debug6_cn52xx cn68xxp1;
  907. struct cvmx_pko_mem_debug6_cn52xx cnf71xx;
  908. };
  909. union cvmx_pko_mem_debug7 {
  910. uint64_t u64;
  911. struct cvmx_pko_mem_debug7_s {
  912. #ifdef __BIG_ENDIAN_BITFIELD
  913. uint64_t reserved_0_63:64;
  914. #else
  915. uint64_t reserved_0_63:64;
  916. #endif
  917. } s;
  918. struct cvmx_pko_mem_debug7_cn30xx {
  919. #ifdef __BIG_ENDIAN_BITFIELD
  920. uint64_t reserved_58_63:6;
  921. uint64_t dwb:9;
  922. uint64_t start:33;
  923. uint64_t size:16;
  924. #else
  925. uint64_t size:16;
  926. uint64_t start:33;
  927. uint64_t dwb:9;
  928. uint64_t reserved_58_63:6;
  929. #endif
  930. } cn30xx;
  931. struct cvmx_pko_mem_debug7_cn30xx cn31xx;
  932. struct cvmx_pko_mem_debug7_cn30xx cn38xx;
  933. struct cvmx_pko_mem_debug7_cn30xx cn38xxp2;
  934. struct cvmx_pko_mem_debug7_cn50xx {
  935. #ifdef __BIG_ENDIAN_BITFIELD
  936. uint64_t qos:5;
  937. uint64_t tail:1;
  938. uint64_t buf_siz:13;
  939. uint64_t buf_ptr:33;
  940. uint64_t qcb_widx:6;
  941. uint64_t qcb_ridx:6;
  942. #else
  943. uint64_t qcb_ridx:6;
  944. uint64_t qcb_widx:6;
  945. uint64_t buf_ptr:33;
  946. uint64_t buf_siz:13;
  947. uint64_t tail:1;
  948. uint64_t qos:5;
  949. #endif
  950. } cn50xx;
  951. struct cvmx_pko_mem_debug7_cn50xx cn52xx;
  952. struct cvmx_pko_mem_debug7_cn50xx cn52xxp1;
  953. struct cvmx_pko_mem_debug7_cn50xx cn56xx;
  954. struct cvmx_pko_mem_debug7_cn50xx cn56xxp1;
  955. struct cvmx_pko_mem_debug7_cn50xx cn58xx;
  956. struct cvmx_pko_mem_debug7_cn50xx cn58xxp1;
  957. struct cvmx_pko_mem_debug7_cn50xx cn61xx;
  958. struct cvmx_pko_mem_debug7_cn50xx cn63xx;
  959. struct cvmx_pko_mem_debug7_cn50xx cn63xxp1;
  960. struct cvmx_pko_mem_debug7_cn50xx cn66xx;
  961. struct cvmx_pko_mem_debug7_cn68xx {
  962. #ifdef __BIG_ENDIAN_BITFIELD
  963. uint64_t qos:3;
  964. uint64_t tail:1;
  965. uint64_t buf_siz:13;
  966. uint64_t buf_ptr:33;
  967. uint64_t qcb_widx:7;
  968. uint64_t qcb_ridx:7;
  969. #else
  970. uint64_t qcb_ridx:7;
  971. uint64_t qcb_widx:7;
  972. uint64_t buf_ptr:33;
  973. uint64_t buf_siz:13;
  974. uint64_t tail:1;
  975. uint64_t qos:3;
  976. #endif
  977. } cn68xx;
  978. struct cvmx_pko_mem_debug7_cn68xx cn68xxp1;
  979. struct cvmx_pko_mem_debug7_cn50xx cnf71xx;
  980. };
  981. union cvmx_pko_mem_debug8 {
  982. uint64_t u64;
  983. struct cvmx_pko_mem_debug8_s {
  984. #ifdef __BIG_ENDIAN_BITFIELD
  985. uint64_t reserved_59_63:5;
  986. uint64_t tail:1;
  987. uint64_t buf_siz:13;
  988. uint64_t reserved_0_44:45;
  989. #else
  990. uint64_t reserved_0_44:45;
  991. uint64_t buf_siz:13;
  992. uint64_t tail:1;
  993. uint64_t reserved_59_63:5;
  994. #endif
  995. } s;
  996. struct cvmx_pko_mem_debug8_cn30xx {
  997. #ifdef __BIG_ENDIAN_BITFIELD
  998. uint64_t qos:5;
  999. uint64_t tail:1;
  1000. uint64_t buf_siz:13;
  1001. uint64_t buf_ptr:33;
  1002. uint64_t qcb_widx:6;
  1003. uint64_t qcb_ridx:6;
  1004. #else
  1005. uint64_t qcb_ridx:6;
  1006. uint64_t qcb_widx:6;
  1007. uint64_t buf_ptr:33;
  1008. uint64_t buf_siz:13;
  1009. uint64_t tail:1;
  1010. uint64_t qos:5;
  1011. #endif
  1012. } cn30xx;
  1013. struct cvmx_pko_mem_debug8_cn30xx cn31xx;
  1014. struct cvmx_pko_mem_debug8_cn30xx cn38xx;
  1015. struct cvmx_pko_mem_debug8_cn30xx cn38xxp2;
  1016. struct cvmx_pko_mem_debug8_cn50xx {
  1017. #ifdef __BIG_ENDIAN_BITFIELD
  1018. uint64_t reserved_28_63:36;
  1019. uint64_t doorbell:20;
  1020. uint64_t reserved_6_7:2;
  1021. uint64_t static_p:1;
  1022. uint64_t s_tail:1;
  1023. uint64_t static_q:1;
  1024. uint64_t qos:3;
  1025. #else
  1026. uint64_t qos:3;
  1027. uint64_t static_q:1;
  1028. uint64_t s_tail:1;
  1029. uint64_t static_p:1;
  1030. uint64_t reserved_6_7:2;
  1031. uint64_t doorbell:20;
  1032. uint64_t reserved_28_63:36;
  1033. #endif
  1034. } cn50xx;
  1035. struct cvmx_pko_mem_debug8_cn52xx {
  1036. #ifdef __BIG_ENDIAN_BITFIELD
  1037. uint64_t reserved_29_63:35;
  1038. uint64_t preempter:1;
  1039. uint64_t doorbell:20;
  1040. uint64_t reserved_7_7:1;
  1041. uint64_t preemptee:1;
  1042. uint64_t static_p:1;
  1043. uint64_t s_tail:1;
  1044. uint64_t static_q:1;
  1045. uint64_t qos:3;
  1046. #else
  1047. uint64_t qos:3;
  1048. uint64_t static_q:1;
  1049. uint64_t s_tail:1;
  1050. uint64_t static_p:1;
  1051. uint64_t preemptee:1;
  1052. uint64_t reserved_7_7:1;
  1053. uint64_t doorbell:20;
  1054. uint64_t preempter:1;
  1055. uint64_t reserved_29_63:35;
  1056. #endif
  1057. } cn52xx;
  1058. struct cvmx_pko_mem_debug8_cn52xx cn52xxp1;
  1059. struct cvmx_pko_mem_debug8_cn52xx cn56xx;
  1060. struct cvmx_pko_mem_debug8_cn52xx cn56xxp1;
  1061. struct cvmx_pko_mem_debug8_cn50xx cn58xx;
  1062. struct cvmx_pko_mem_debug8_cn50xx cn58xxp1;
  1063. struct cvmx_pko_mem_debug8_cn61xx {
  1064. #ifdef __BIG_ENDIAN_BITFIELD
  1065. uint64_t reserved_42_63:22;
  1066. uint64_t qid_qqos:8;
  1067. uint64_t reserved_33_33:1;
  1068. uint64_t qid_idx:4;
  1069. uint64_t preempter:1;
  1070. uint64_t doorbell:20;
  1071. uint64_t reserved_7_7:1;
  1072. uint64_t preemptee:1;
  1073. uint64_t static_p:1;
  1074. uint64_t s_tail:1;
  1075. uint64_t static_q:1;
  1076. uint64_t qos:3;
  1077. #else
  1078. uint64_t qos:3;
  1079. uint64_t static_q:1;
  1080. uint64_t s_tail:1;
  1081. uint64_t static_p:1;
  1082. uint64_t preemptee:1;
  1083. uint64_t reserved_7_7:1;
  1084. uint64_t doorbell:20;
  1085. uint64_t preempter:1;
  1086. uint64_t qid_idx:4;
  1087. uint64_t reserved_33_33:1;
  1088. uint64_t qid_qqos:8;
  1089. uint64_t reserved_42_63:22;
  1090. #endif
  1091. } cn61xx;
  1092. struct cvmx_pko_mem_debug8_cn52xx cn63xx;
  1093. struct cvmx_pko_mem_debug8_cn52xx cn63xxp1;
  1094. struct cvmx_pko_mem_debug8_cn61xx cn66xx;
  1095. struct cvmx_pko_mem_debug8_cn68xx {
  1096. #ifdef __BIG_ENDIAN_BITFIELD
  1097. uint64_t reserved_37_63:27;
  1098. uint64_t preempter:1;
  1099. uint64_t doorbell:20;
  1100. uint64_t reserved_9_15:7;
  1101. uint64_t preemptee:1;
  1102. uint64_t static_p:1;
  1103. uint64_t s_tail:1;
  1104. uint64_t static_q:1;
  1105. uint64_t qos:5;
  1106. #else
  1107. uint64_t qos:5;
  1108. uint64_t static_q:1;
  1109. uint64_t s_tail:1;
  1110. uint64_t static_p:1;
  1111. uint64_t preemptee:1;
  1112. uint64_t reserved_9_15:7;
  1113. uint64_t doorbell:20;
  1114. uint64_t preempter:1;
  1115. uint64_t reserved_37_63:27;
  1116. #endif
  1117. } cn68xx;
  1118. struct cvmx_pko_mem_debug8_cn68xx cn68xxp1;
  1119. struct cvmx_pko_mem_debug8_cn61xx cnf71xx;
  1120. };
  1121. union cvmx_pko_mem_debug9 {
  1122. uint64_t u64;
  1123. struct cvmx_pko_mem_debug9_s {
  1124. #ifdef __BIG_ENDIAN_BITFIELD
  1125. uint64_t reserved_49_63:15;
  1126. uint64_t ptrs0:17;
  1127. uint64_t reserved_0_31:32;
  1128. #else
  1129. uint64_t reserved_0_31:32;
  1130. uint64_t ptrs0:17;
  1131. uint64_t reserved_49_63:15;
  1132. #endif
  1133. } s;
  1134. struct cvmx_pko_mem_debug9_cn30xx {
  1135. #ifdef __BIG_ENDIAN_BITFIELD
  1136. uint64_t reserved_28_63:36;
  1137. uint64_t doorbell:20;
  1138. uint64_t reserved_5_7:3;
  1139. uint64_t s_tail:1;
  1140. uint64_t static_q:1;
  1141. uint64_t qos:3;
  1142. #else
  1143. uint64_t qos:3;
  1144. uint64_t static_q:1;
  1145. uint64_t s_tail:1;
  1146. uint64_t reserved_5_7:3;
  1147. uint64_t doorbell:20;
  1148. uint64_t reserved_28_63:36;
  1149. #endif
  1150. } cn30xx;
  1151. struct cvmx_pko_mem_debug9_cn30xx cn31xx;
  1152. struct cvmx_pko_mem_debug9_cn38xx {
  1153. #ifdef __BIG_ENDIAN_BITFIELD
  1154. uint64_t reserved_28_63:36;
  1155. uint64_t doorbell:20;
  1156. uint64_t reserved_6_7:2;
  1157. uint64_t static_p:1;
  1158. uint64_t s_tail:1;
  1159. uint64_t static_q:1;
  1160. uint64_t qos:3;
  1161. #else
  1162. uint64_t qos:3;
  1163. uint64_t static_q:1;
  1164. uint64_t s_tail:1;
  1165. uint64_t static_p:1;
  1166. uint64_t reserved_6_7:2;
  1167. uint64_t doorbell:20;
  1168. uint64_t reserved_28_63:36;
  1169. #endif
  1170. } cn38xx;
  1171. struct cvmx_pko_mem_debug9_cn38xx cn38xxp2;
  1172. struct cvmx_pko_mem_debug9_cn50xx {
  1173. #ifdef __BIG_ENDIAN_BITFIELD
  1174. uint64_t reserved_49_63:15;
  1175. uint64_t ptrs0:17;
  1176. uint64_t reserved_17_31:15;
  1177. uint64_t ptrs3:17;
  1178. #else
  1179. uint64_t ptrs3:17;
  1180. uint64_t reserved_17_31:15;
  1181. uint64_t ptrs0:17;
  1182. uint64_t reserved_49_63:15;
  1183. #endif
  1184. } cn50xx;
  1185. struct cvmx_pko_mem_debug9_cn50xx cn52xx;
  1186. struct cvmx_pko_mem_debug9_cn50xx cn52xxp1;
  1187. struct cvmx_pko_mem_debug9_cn50xx cn56xx;
  1188. struct cvmx_pko_mem_debug9_cn50xx cn56xxp1;
  1189. struct cvmx_pko_mem_debug9_cn50xx cn58xx;
  1190. struct cvmx_pko_mem_debug9_cn50xx cn58xxp1;
  1191. struct cvmx_pko_mem_debug9_cn50xx cn61xx;
  1192. struct cvmx_pko_mem_debug9_cn50xx cn63xx;
  1193. struct cvmx_pko_mem_debug9_cn50xx cn63xxp1;
  1194. struct cvmx_pko_mem_debug9_cn50xx cn66xx;
  1195. struct cvmx_pko_mem_debug9_cn50xx cn68xx;
  1196. struct cvmx_pko_mem_debug9_cn50xx cn68xxp1;
  1197. struct cvmx_pko_mem_debug9_cn50xx cnf71xx;
  1198. };
  1199. union cvmx_pko_mem_iport_ptrs {
  1200. uint64_t u64;
  1201. struct cvmx_pko_mem_iport_ptrs_s {
  1202. #ifdef __BIG_ENDIAN_BITFIELD
  1203. uint64_t reserved_63_63:1;
  1204. uint64_t crc:1;
  1205. uint64_t static_p:1;
  1206. uint64_t qos_mask:8;
  1207. uint64_t min_pkt:3;
  1208. uint64_t reserved_31_49:19;
  1209. uint64_t pipe:7;
  1210. uint64_t reserved_21_23:3;
  1211. uint64_t intr:5;
  1212. uint64_t reserved_13_15:3;
  1213. uint64_t eid:5;
  1214. uint64_t reserved_7_7:1;
  1215. uint64_t ipid:7;
  1216. #else
  1217. uint64_t ipid:7;
  1218. uint64_t reserved_7_7:1;
  1219. uint64_t eid:5;
  1220. uint64_t reserved_13_15:3;
  1221. uint64_t intr:5;
  1222. uint64_t reserved_21_23:3;
  1223. uint64_t pipe:7;
  1224. uint64_t reserved_31_49:19;
  1225. uint64_t min_pkt:3;
  1226. uint64_t qos_mask:8;
  1227. uint64_t static_p:1;
  1228. uint64_t crc:1;
  1229. uint64_t reserved_63_63:1;
  1230. #endif
  1231. } s;
  1232. struct cvmx_pko_mem_iport_ptrs_s cn68xx;
  1233. struct cvmx_pko_mem_iport_ptrs_s cn68xxp1;
  1234. };
  1235. union cvmx_pko_mem_iport_qos {
  1236. uint64_t u64;
  1237. struct cvmx_pko_mem_iport_qos_s {
  1238. #ifdef __BIG_ENDIAN_BITFIELD
  1239. uint64_t reserved_61_63:3;
  1240. uint64_t qos_mask:8;
  1241. uint64_t reserved_13_52:40;
  1242. uint64_t eid:5;
  1243. uint64_t reserved_7_7:1;
  1244. uint64_t ipid:7;
  1245. #else
  1246. uint64_t ipid:7;
  1247. uint64_t reserved_7_7:1;
  1248. uint64_t eid:5;
  1249. uint64_t reserved_13_52:40;
  1250. uint64_t qos_mask:8;
  1251. uint64_t reserved_61_63:3;
  1252. #endif
  1253. } s;
  1254. struct cvmx_pko_mem_iport_qos_s cn68xx;
  1255. struct cvmx_pko_mem_iport_qos_s cn68xxp1;
  1256. };
  1257. union cvmx_pko_mem_iqueue_ptrs {
  1258. uint64_t u64;
  1259. struct cvmx_pko_mem_iqueue_ptrs_s {
  1260. #ifdef __BIG_ENDIAN_BITFIELD
  1261. uint64_t s_tail:1;
  1262. uint64_t static_p:1;
  1263. uint64_t static_q:1;
  1264. uint64_t qos_mask:8;
  1265. uint64_t buf_ptr:31;
  1266. uint64_t tail:1;
  1267. uint64_t index:5;
  1268. uint64_t reserved_15_15:1;
  1269. uint64_t ipid:7;
  1270. uint64_t qid:8;
  1271. #else
  1272. uint64_t qid:8;
  1273. uint64_t ipid:7;
  1274. uint64_t reserved_15_15:1;
  1275. uint64_t index:5;
  1276. uint64_t tail:1;
  1277. uint64_t buf_ptr:31;
  1278. uint64_t qos_mask:8;
  1279. uint64_t static_q:1;
  1280. uint64_t static_p:1;
  1281. uint64_t s_tail:1;
  1282. #endif
  1283. } s;
  1284. struct cvmx_pko_mem_iqueue_ptrs_s cn68xx;
  1285. struct cvmx_pko_mem_iqueue_ptrs_s cn68xxp1;
  1286. };
  1287. union cvmx_pko_mem_iqueue_qos {
  1288. uint64_t u64;
  1289. struct cvmx_pko_mem_iqueue_qos_s {
  1290. #ifdef __BIG_ENDIAN_BITFIELD
  1291. uint64_t reserved_61_63:3;
  1292. uint64_t qos_mask:8;
  1293. uint64_t reserved_15_52:38;
  1294. uint64_t ipid:7;
  1295. uint64_t qid:8;
  1296. #else
  1297. uint64_t qid:8;
  1298. uint64_t ipid:7;
  1299. uint64_t reserved_15_52:38;
  1300. uint64_t qos_mask:8;
  1301. uint64_t reserved_61_63:3;
  1302. #endif
  1303. } s;
  1304. struct cvmx_pko_mem_iqueue_qos_s cn68xx;
  1305. struct cvmx_pko_mem_iqueue_qos_s cn68xxp1;
  1306. };
  1307. union cvmx_pko_mem_port_ptrs {
  1308. uint64_t u64;
  1309. struct cvmx_pko_mem_port_ptrs_s {
  1310. #ifdef __BIG_ENDIAN_BITFIELD
  1311. uint64_t reserved_62_63:2;
  1312. uint64_t static_p:1;
  1313. uint64_t qos_mask:8;
  1314. uint64_t reserved_16_52:37;
  1315. uint64_t bp_port:6;
  1316. uint64_t eid:4;
  1317. uint64_t pid:6;
  1318. #else
  1319. uint64_t pid:6;
  1320. uint64_t eid:4;
  1321. uint64_t bp_port:6;
  1322. uint64_t reserved_16_52:37;
  1323. uint64_t qos_mask:8;
  1324. uint64_t static_p:1;
  1325. uint64_t reserved_62_63:2;
  1326. #endif
  1327. } s;
  1328. struct cvmx_pko_mem_port_ptrs_s cn52xx;
  1329. struct cvmx_pko_mem_port_ptrs_s cn52xxp1;
  1330. struct cvmx_pko_mem_port_ptrs_s cn56xx;
  1331. struct cvmx_pko_mem_port_ptrs_s cn56xxp1;
  1332. struct cvmx_pko_mem_port_ptrs_s cn61xx;
  1333. struct cvmx_pko_mem_port_ptrs_s cn63xx;
  1334. struct cvmx_pko_mem_port_ptrs_s cn63xxp1;
  1335. struct cvmx_pko_mem_port_ptrs_s cn66xx;
  1336. struct cvmx_pko_mem_port_ptrs_s cnf71xx;
  1337. };
  1338. union cvmx_pko_mem_port_qos {
  1339. uint64_t u64;
  1340. struct cvmx_pko_mem_port_qos_s {
  1341. #ifdef __BIG_ENDIAN_BITFIELD
  1342. uint64_t reserved_61_63:3;
  1343. uint64_t qos_mask:8;
  1344. uint64_t reserved_10_52:43;
  1345. uint64_t eid:4;
  1346. uint64_t pid:6;
  1347. #else
  1348. uint64_t pid:6;
  1349. uint64_t eid:4;
  1350. uint64_t reserved_10_52:43;
  1351. uint64_t qos_mask:8;
  1352. uint64_t reserved_61_63:3;
  1353. #endif
  1354. } s;
  1355. struct cvmx_pko_mem_port_qos_s cn52xx;
  1356. struct cvmx_pko_mem_port_qos_s cn52xxp1;
  1357. struct cvmx_pko_mem_port_qos_s cn56xx;
  1358. struct cvmx_pko_mem_port_qos_s cn56xxp1;
  1359. struct cvmx_pko_mem_port_qos_s cn61xx;
  1360. struct cvmx_pko_mem_port_qos_s cn63xx;
  1361. struct cvmx_pko_mem_port_qos_s cn63xxp1;
  1362. struct cvmx_pko_mem_port_qos_s cn66xx;
  1363. struct cvmx_pko_mem_port_qos_s cnf71xx;
  1364. };
  1365. union cvmx_pko_mem_port_rate0 {
  1366. uint64_t u64;
  1367. struct cvmx_pko_mem_port_rate0_s {
  1368. #ifdef __BIG_ENDIAN_BITFIELD
  1369. uint64_t reserved_51_63:13;
  1370. uint64_t rate_word:19;
  1371. uint64_t rate_pkt:24;
  1372. uint64_t reserved_7_7:1;
  1373. uint64_t pid:7;
  1374. #else
  1375. uint64_t pid:7;
  1376. uint64_t reserved_7_7:1;
  1377. uint64_t rate_pkt:24;
  1378. uint64_t rate_word:19;
  1379. uint64_t reserved_51_63:13;
  1380. #endif
  1381. } s;
  1382. struct cvmx_pko_mem_port_rate0_cn52xx {
  1383. #ifdef __BIG_ENDIAN_BITFIELD
  1384. uint64_t reserved_51_63:13;
  1385. uint64_t rate_word:19;
  1386. uint64_t rate_pkt:24;
  1387. uint64_t reserved_6_7:2;
  1388. uint64_t pid:6;
  1389. #else
  1390. uint64_t pid:6;
  1391. uint64_t reserved_6_7:2;
  1392. uint64_t rate_pkt:24;
  1393. uint64_t rate_word:19;
  1394. uint64_t reserved_51_63:13;
  1395. #endif
  1396. } cn52xx;
  1397. struct cvmx_pko_mem_port_rate0_cn52xx cn52xxp1;
  1398. struct cvmx_pko_mem_port_rate0_cn52xx cn56xx;
  1399. struct cvmx_pko_mem_port_rate0_cn52xx cn56xxp1;
  1400. struct cvmx_pko_mem_port_rate0_cn52xx cn61xx;
  1401. struct cvmx_pko_mem_port_rate0_cn52xx cn63xx;
  1402. struct cvmx_pko_mem_port_rate0_cn52xx cn63xxp1;
  1403. struct cvmx_pko_mem_port_rate0_cn52xx cn66xx;
  1404. struct cvmx_pko_mem_port_rate0_s cn68xx;
  1405. struct cvmx_pko_mem_port_rate0_s cn68xxp1;
  1406. struct cvmx_pko_mem_port_rate0_cn52xx cnf71xx;
  1407. };
  1408. union cvmx_pko_mem_port_rate1 {
  1409. uint64_t u64;
  1410. struct cvmx_pko_mem_port_rate1_s {
  1411. #ifdef __BIG_ENDIAN_BITFIELD
  1412. uint64_t reserved_32_63:32;
  1413. uint64_t rate_lim:24;
  1414. uint64_t reserved_7_7:1;
  1415. uint64_t pid:7;
  1416. #else
  1417. uint64_t pid:7;
  1418. uint64_t reserved_7_7:1;
  1419. uint64_t rate_lim:24;
  1420. uint64_t reserved_32_63:32;
  1421. #endif
  1422. } s;
  1423. struct cvmx_pko_mem_port_rate1_cn52xx {
  1424. #ifdef __BIG_ENDIAN_BITFIELD
  1425. uint64_t reserved_32_63:32;
  1426. uint64_t rate_lim:24;
  1427. uint64_t reserved_6_7:2;
  1428. uint64_t pid:6;
  1429. #else
  1430. uint64_t pid:6;
  1431. uint64_t reserved_6_7:2;
  1432. uint64_t rate_lim:24;
  1433. uint64_t reserved_32_63:32;
  1434. #endif
  1435. } cn52xx;
  1436. struct cvmx_pko_mem_port_rate1_cn52xx cn52xxp1;
  1437. struct cvmx_pko_mem_port_rate1_cn52xx cn56xx;
  1438. struct cvmx_pko_mem_port_rate1_cn52xx cn56xxp1;
  1439. struct cvmx_pko_mem_port_rate1_cn52xx cn61xx;
  1440. struct cvmx_pko_mem_port_rate1_cn52xx cn63xx;
  1441. struct cvmx_pko_mem_port_rate1_cn52xx cn63xxp1;
  1442. struct cvmx_pko_mem_port_rate1_cn52xx cn66xx;
  1443. struct cvmx_pko_mem_port_rate1_s cn68xx;
  1444. struct cvmx_pko_mem_port_rate1_s cn68xxp1;
  1445. struct cvmx_pko_mem_port_rate1_cn52xx cnf71xx;
  1446. };
  1447. union cvmx_pko_mem_queue_ptrs {
  1448. uint64_t u64;
  1449. struct cvmx_pko_mem_queue_ptrs_s {
  1450. #ifdef __BIG_ENDIAN_BITFIELD
  1451. uint64_t s_tail:1;
  1452. uint64_t static_p:1;
  1453. uint64_t static_q:1;
  1454. uint64_t qos_mask:8;
  1455. uint64_t buf_ptr:36;
  1456. uint64_t tail:1;
  1457. uint64_t index:3;
  1458. uint64_t port:6;
  1459. uint64_t queue:7;
  1460. #else
  1461. uint64_t queue:7;
  1462. uint64_t port:6;
  1463. uint64_t index:3;
  1464. uint64_t tail:1;
  1465. uint64_t buf_ptr:36;
  1466. uint64_t qos_mask:8;
  1467. uint64_t static_q:1;
  1468. uint64_t static_p:1;
  1469. uint64_t s_tail:1;
  1470. #endif
  1471. } s;
  1472. struct cvmx_pko_mem_queue_ptrs_s cn30xx;
  1473. struct cvmx_pko_mem_queue_ptrs_s cn31xx;
  1474. struct cvmx_pko_mem_queue_ptrs_s cn38xx;
  1475. struct cvmx_pko_mem_queue_ptrs_s cn38xxp2;
  1476. struct cvmx_pko_mem_queue_ptrs_s cn50xx;
  1477. struct cvmx_pko_mem_queue_ptrs_s cn52xx;
  1478. struct cvmx_pko_mem_queue_ptrs_s cn52xxp1;
  1479. struct cvmx_pko_mem_queue_ptrs_s cn56xx;
  1480. struct cvmx_pko_mem_queue_ptrs_s cn56xxp1;
  1481. struct cvmx_pko_mem_queue_ptrs_s cn58xx;
  1482. struct cvmx_pko_mem_queue_ptrs_s cn58xxp1;
  1483. struct cvmx_pko_mem_queue_ptrs_s cn61xx;
  1484. struct cvmx_pko_mem_queue_ptrs_s cn63xx;
  1485. struct cvmx_pko_mem_queue_ptrs_s cn63xxp1;
  1486. struct cvmx_pko_mem_queue_ptrs_s cn66xx;
  1487. struct cvmx_pko_mem_queue_ptrs_s cnf71xx;
  1488. };
  1489. union cvmx_pko_mem_queue_qos {
  1490. uint64_t u64;
  1491. struct cvmx_pko_mem_queue_qos_s {
  1492. #ifdef __BIG_ENDIAN_BITFIELD
  1493. uint64_t reserved_61_63:3;
  1494. uint64_t qos_mask:8;
  1495. uint64_t reserved_13_52:40;
  1496. uint64_t pid:6;
  1497. uint64_t qid:7;
  1498. #else
  1499. uint64_t qid:7;
  1500. uint64_t pid:6;
  1501. uint64_t reserved_13_52:40;
  1502. uint64_t qos_mask:8;
  1503. uint64_t reserved_61_63:3;
  1504. #endif
  1505. } s;
  1506. struct cvmx_pko_mem_queue_qos_s cn30xx;
  1507. struct cvmx_pko_mem_queue_qos_s cn31xx;
  1508. struct cvmx_pko_mem_queue_qos_s cn38xx;
  1509. struct cvmx_pko_mem_queue_qos_s cn38xxp2;
  1510. struct cvmx_pko_mem_queue_qos_s cn50xx;
  1511. struct cvmx_pko_mem_queue_qos_s cn52xx;
  1512. struct cvmx_pko_mem_queue_qos_s cn52xxp1;
  1513. struct cvmx_pko_mem_queue_qos_s cn56xx;
  1514. struct cvmx_pko_mem_queue_qos_s cn56xxp1;
  1515. struct cvmx_pko_mem_queue_qos_s cn58xx;
  1516. struct cvmx_pko_mem_queue_qos_s cn58xxp1;
  1517. struct cvmx_pko_mem_queue_qos_s cn61xx;
  1518. struct cvmx_pko_mem_queue_qos_s cn63xx;
  1519. struct cvmx_pko_mem_queue_qos_s cn63xxp1;
  1520. struct cvmx_pko_mem_queue_qos_s cn66xx;
  1521. struct cvmx_pko_mem_queue_qos_s cnf71xx;
  1522. };
  1523. union cvmx_pko_mem_throttle_int {
  1524. uint64_t u64;
  1525. struct cvmx_pko_mem_throttle_int_s {
  1526. #ifdef __BIG_ENDIAN_BITFIELD
  1527. uint64_t reserved_47_63:17;
  1528. uint64_t word:15;
  1529. uint64_t reserved_14_31:18;
  1530. uint64_t packet:6;
  1531. uint64_t reserved_5_7:3;
  1532. uint64_t intr:5;
  1533. #else
  1534. uint64_t intr:5;
  1535. uint64_t reserved_5_7:3;
  1536. uint64_t packet:6;
  1537. uint64_t reserved_14_31:18;
  1538. uint64_t word:15;
  1539. uint64_t reserved_47_63:17;
  1540. #endif
  1541. } s;
  1542. struct cvmx_pko_mem_throttle_int_s cn68xx;
  1543. struct cvmx_pko_mem_throttle_int_s cn68xxp1;
  1544. };
  1545. union cvmx_pko_mem_throttle_pipe {
  1546. uint64_t u64;
  1547. struct cvmx_pko_mem_throttle_pipe_s {
  1548. #ifdef __BIG_ENDIAN_BITFIELD
  1549. uint64_t reserved_47_63:17;
  1550. uint64_t word:15;
  1551. uint64_t reserved_14_31:18;
  1552. uint64_t packet:6;
  1553. uint64_t reserved_7_7:1;
  1554. uint64_t pipe:7;
  1555. #else
  1556. uint64_t pipe:7;
  1557. uint64_t reserved_7_7:1;
  1558. uint64_t packet:6;
  1559. uint64_t reserved_14_31:18;
  1560. uint64_t word:15;
  1561. uint64_t reserved_47_63:17;
  1562. #endif
  1563. } s;
  1564. struct cvmx_pko_mem_throttle_pipe_s cn68xx;
  1565. struct cvmx_pko_mem_throttle_pipe_s cn68xxp1;
  1566. };
  1567. union cvmx_pko_reg_bist_result {
  1568. uint64_t u64;
  1569. struct cvmx_pko_reg_bist_result_s {
  1570. #ifdef __BIG_ENDIAN_BITFIELD
  1571. uint64_t reserved_0_63:64;
  1572. #else
  1573. uint64_t reserved_0_63:64;
  1574. #endif
  1575. } s;
  1576. struct cvmx_pko_reg_bist_result_cn30xx {
  1577. #ifdef __BIG_ENDIAN_BITFIELD
  1578. uint64_t reserved_27_63:37;
  1579. uint64_t psb2:5;
  1580. uint64_t count:1;
  1581. uint64_t rif:1;
  1582. uint64_t wif:1;
  1583. uint64_t ncb:1;
  1584. uint64_t out:1;
  1585. uint64_t crc:1;
  1586. uint64_t chk:1;
  1587. uint64_t qsb:2;
  1588. uint64_t qcb:2;
  1589. uint64_t pdb:4;
  1590. uint64_t psb:7;
  1591. #else
  1592. uint64_t psb:7;
  1593. uint64_t pdb:4;
  1594. uint64_t qcb:2;
  1595. uint64_t qsb:2;
  1596. uint64_t chk:1;
  1597. uint64_t crc:1;
  1598. uint64_t out:1;
  1599. uint64_t ncb:1;
  1600. uint64_t wif:1;
  1601. uint64_t rif:1;
  1602. uint64_t count:1;
  1603. uint64_t psb2:5;
  1604. uint64_t reserved_27_63:37;
  1605. #endif
  1606. } cn30xx;
  1607. struct cvmx_pko_reg_bist_result_cn30xx cn31xx;
  1608. struct cvmx_pko_reg_bist_result_cn30xx cn38xx;
  1609. struct cvmx_pko_reg_bist_result_cn30xx cn38xxp2;
  1610. struct cvmx_pko_reg_bist_result_cn50xx {
  1611. #ifdef __BIG_ENDIAN_BITFIELD
  1612. uint64_t reserved_33_63:31;
  1613. uint64_t csr:1;
  1614. uint64_t iob:1;
  1615. uint64_t out_crc:1;
  1616. uint64_t out_ctl:3;
  1617. uint64_t out_sta:1;
  1618. uint64_t out_wif:1;
  1619. uint64_t prt_chk:3;
  1620. uint64_t prt_nxt:1;
  1621. uint64_t prt_psb:6;
  1622. uint64_t ncb_inb:2;
  1623. uint64_t prt_qcb:2;
  1624. uint64_t prt_qsb:3;
  1625. uint64_t dat_dat:4;
  1626. uint64_t dat_ptr:4;
  1627. #else
  1628. uint64_t dat_ptr:4;
  1629. uint64_t dat_dat:4;
  1630. uint64_t prt_qsb:3;
  1631. uint64_t prt_qcb:2;
  1632. uint64_t ncb_inb:2;
  1633. uint64_t prt_psb:6;
  1634. uint64_t prt_nxt:1;
  1635. uint64_t prt_chk:3;
  1636. uint64_t out_wif:1;
  1637. uint64_t out_sta:1;
  1638. uint64_t out_ctl:3;
  1639. uint64_t out_crc:1;
  1640. uint64_t iob:1;
  1641. uint64_t csr:1;
  1642. uint64_t reserved_33_63:31;
  1643. #endif
  1644. } cn50xx;
  1645. struct cvmx_pko_reg_bist_result_cn52xx {
  1646. #ifdef __BIG_ENDIAN_BITFIELD
  1647. uint64_t reserved_35_63:29;
  1648. uint64_t csr:1;
  1649. uint64_t iob:1;
  1650. uint64_t out_dat:1;
  1651. uint64_t out_ctl:3;
  1652. uint64_t out_sta:1;
  1653. uint64_t out_wif:1;
  1654. uint64_t prt_chk:3;
  1655. uint64_t prt_nxt:1;
  1656. uint64_t prt_psb:8;
  1657. uint64_t ncb_inb:2;
  1658. uint64_t prt_qcb:2;
  1659. uint64_t prt_qsb:3;
  1660. uint64_t prt_ctl:2;
  1661. uint64_t dat_dat:2;
  1662. uint64_t dat_ptr:4;
  1663. #else
  1664. uint64_t dat_ptr:4;
  1665. uint64_t dat_dat:2;
  1666. uint64_t prt_ctl:2;
  1667. uint64_t prt_qsb:3;
  1668. uint64_t prt_qcb:2;
  1669. uint64_t ncb_inb:2;
  1670. uint64_t prt_psb:8;
  1671. uint64_t prt_nxt:1;
  1672. uint64_t prt_chk:3;
  1673. uint64_t out_wif:1;
  1674. uint64_t out_sta:1;
  1675. uint64_t out_ctl:3;
  1676. uint64_t out_dat:1;
  1677. uint64_t iob:1;
  1678. uint64_t csr:1;
  1679. uint64_t reserved_35_63:29;
  1680. #endif
  1681. } cn52xx;
  1682. struct cvmx_pko_reg_bist_result_cn52xx cn52xxp1;
  1683. struct cvmx_pko_reg_bist_result_cn52xx cn56xx;
  1684. struct cvmx_pko_reg_bist_result_cn52xx cn56xxp1;
  1685. struct cvmx_pko_reg_bist_result_cn50xx cn58xx;
  1686. struct cvmx_pko_reg_bist_result_cn50xx cn58xxp1;
  1687. struct cvmx_pko_reg_bist_result_cn52xx cn61xx;
  1688. struct cvmx_pko_reg_bist_result_cn52xx cn63xx;
  1689. struct cvmx_pko_reg_bist_result_cn52xx cn63xxp1;
  1690. struct cvmx_pko_reg_bist_result_cn52xx cn66xx;
  1691. struct cvmx_pko_reg_bist_result_cn68xx {
  1692. #ifdef __BIG_ENDIAN_BITFIELD
  1693. uint64_t reserved_36_63:28;
  1694. uint64_t crc:1;
  1695. uint64_t csr:1;
  1696. uint64_t iob:1;
  1697. uint64_t out_dat:1;
  1698. uint64_t reserved_31_31:1;
  1699. uint64_t out_ctl:2;
  1700. uint64_t out_sta:1;
  1701. uint64_t out_wif:1;
  1702. uint64_t prt_chk:3;
  1703. uint64_t prt_nxt:1;
  1704. uint64_t prt_psb7:1;
  1705. uint64_t reserved_21_21:1;
  1706. uint64_t prt_psb:6;
  1707. uint64_t ncb_inb:2;
  1708. uint64_t prt_qcb:2;
  1709. uint64_t prt_qsb:3;
  1710. uint64_t prt_ctl:2;
  1711. uint64_t dat_dat:2;
  1712. uint64_t dat_ptr:4;
  1713. #else
  1714. uint64_t dat_ptr:4;
  1715. uint64_t dat_dat:2;
  1716. uint64_t prt_ctl:2;
  1717. uint64_t prt_qsb:3;
  1718. uint64_t prt_qcb:2;
  1719. uint64_t ncb_inb:2;
  1720. uint64_t prt_psb:6;
  1721. uint64_t reserved_21_21:1;
  1722. uint64_t prt_psb7:1;
  1723. uint64_t prt_nxt:1;
  1724. uint64_t prt_chk:3;
  1725. uint64_t out_wif:1;
  1726. uint64_t out_sta:1;
  1727. uint64_t out_ctl:2;
  1728. uint64_t reserved_31_31:1;
  1729. uint64_t out_dat:1;
  1730. uint64_t iob:1;
  1731. uint64_t csr:1;
  1732. uint64_t crc:1;
  1733. uint64_t reserved_36_63:28;
  1734. #endif
  1735. } cn68xx;
  1736. struct cvmx_pko_reg_bist_result_cn68xxp1 {
  1737. #ifdef __BIG_ENDIAN_BITFIELD
  1738. uint64_t reserved_35_63:29;
  1739. uint64_t csr:1;
  1740. uint64_t iob:1;
  1741. uint64_t out_dat:1;
  1742. uint64_t reserved_31_31:1;
  1743. uint64_t out_ctl:2;
  1744. uint64_t out_sta:1;
  1745. uint64_t out_wif:1;
  1746. uint64_t prt_chk:3;
  1747. uint64_t prt_nxt:1;
  1748. uint64_t prt_psb7:1;
  1749. uint64_t reserved_21_21:1;
  1750. uint64_t prt_psb:6;
  1751. uint64_t ncb_inb:2;
  1752. uint64_t prt_qcb:2;
  1753. uint64_t prt_qsb:3;
  1754. uint64_t prt_ctl:2;
  1755. uint64_t dat_dat:2;
  1756. uint64_t dat_ptr:4;
  1757. #else
  1758. uint64_t dat_ptr:4;
  1759. uint64_t dat_dat:2;
  1760. uint64_t prt_ctl:2;
  1761. uint64_t prt_qsb:3;
  1762. uint64_t prt_qcb:2;
  1763. uint64_t ncb_inb:2;
  1764. uint64_t prt_psb:6;
  1765. uint64_t reserved_21_21:1;
  1766. uint64_t prt_psb7:1;
  1767. uint64_t prt_nxt:1;
  1768. uint64_t prt_chk:3;
  1769. uint64_t out_wif:1;
  1770. uint64_t out_sta:1;
  1771. uint64_t out_ctl:2;
  1772. uint64_t reserved_31_31:1;
  1773. uint64_t out_dat:1;
  1774. uint64_t iob:1;
  1775. uint64_t csr:1;
  1776. uint64_t reserved_35_63:29;
  1777. #endif
  1778. } cn68xxp1;
  1779. struct cvmx_pko_reg_bist_result_cn52xx cnf71xx;
  1780. };
  1781. union cvmx_pko_reg_cmd_buf {
  1782. uint64_t u64;
  1783. struct cvmx_pko_reg_cmd_buf_s {
  1784. #ifdef __BIG_ENDIAN_BITFIELD
  1785. uint64_t reserved_23_63:41;
  1786. uint64_t pool:3;
  1787. uint64_t reserved_13_19:7;
  1788. uint64_t size:13;
  1789. #else
  1790. uint64_t size:13;
  1791. uint64_t reserved_13_19:7;
  1792. uint64_t pool:3;
  1793. uint64_t reserved_23_63:41;
  1794. #endif
  1795. } s;
  1796. struct cvmx_pko_reg_cmd_buf_s cn30xx;
  1797. struct cvmx_pko_reg_cmd_buf_s cn31xx;
  1798. struct cvmx_pko_reg_cmd_buf_s cn38xx;
  1799. struct cvmx_pko_reg_cmd_buf_s cn38xxp2;
  1800. struct cvmx_pko_reg_cmd_buf_s cn50xx;
  1801. struct cvmx_pko_reg_cmd_buf_s cn52xx;
  1802. struct cvmx_pko_reg_cmd_buf_s cn52xxp1;
  1803. struct cvmx_pko_reg_cmd_buf_s cn56xx;
  1804. struct cvmx_pko_reg_cmd_buf_s cn56xxp1;
  1805. struct cvmx_pko_reg_cmd_buf_s cn58xx;
  1806. struct cvmx_pko_reg_cmd_buf_s cn58xxp1;
  1807. struct cvmx_pko_reg_cmd_buf_s cn61xx;
  1808. struct cvmx_pko_reg_cmd_buf_s cn63xx;
  1809. struct cvmx_pko_reg_cmd_buf_s cn63xxp1;
  1810. struct cvmx_pko_reg_cmd_buf_s cn66xx;
  1811. struct cvmx_pko_reg_cmd_buf_s cn68xx;
  1812. struct cvmx_pko_reg_cmd_buf_s cn68xxp1;
  1813. struct cvmx_pko_reg_cmd_buf_s cnf71xx;
  1814. };
  1815. union cvmx_pko_reg_crc_ctlx {
  1816. uint64_t u64;
  1817. struct cvmx_pko_reg_crc_ctlx_s {
  1818. #ifdef __BIG_ENDIAN_BITFIELD
  1819. uint64_t reserved_2_63:62;
  1820. uint64_t invres:1;
  1821. uint64_t refin:1;
  1822. #else
  1823. uint64_t refin:1;
  1824. uint64_t invres:1;
  1825. uint64_t reserved_2_63:62;
  1826. #endif
  1827. } s;
  1828. struct cvmx_pko_reg_crc_ctlx_s cn38xx;
  1829. struct cvmx_pko_reg_crc_ctlx_s cn38xxp2;
  1830. struct cvmx_pko_reg_crc_ctlx_s cn58xx;
  1831. struct cvmx_pko_reg_crc_ctlx_s cn58xxp1;
  1832. };
  1833. union cvmx_pko_reg_crc_enable {
  1834. uint64_t u64;
  1835. struct cvmx_pko_reg_crc_enable_s {
  1836. #ifdef __BIG_ENDIAN_BITFIELD
  1837. uint64_t reserved_32_63:32;
  1838. uint64_t enable:32;
  1839. #else
  1840. uint64_t enable:32;
  1841. uint64_t reserved_32_63:32;
  1842. #endif
  1843. } s;
  1844. struct cvmx_pko_reg_crc_enable_s cn38xx;
  1845. struct cvmx_pko_reg_crc_enable_s cn38xxp2;
  1846. struct cvmx_pko_reg_crc_enable_s cn58xx;
  1847. struct cvmx_pko_reg_crc_enable_s cn58xxp1;
  1848. };
  1849. union cvmx_pko_reg_crc_ivx {
  1850. uint64_t u64;
  1851. struct cvmx_pko_reg_crc_ivx_s {
  1852. #ifdef __BIG_ENDIAN_BITFIELD
  1853. uint64_t reserved_32_63:32;
  1854. uint64_t iv:32;
  1855. #else
  1856. uint64_t iv:32;
  1857. uint64_t reserved_32_63:32;
  1858. #endif
  1859. } s;
  1860. struct cvmx_pko_reg_crc_ivx_s cn38xx;
  1861. struct cvmx_pko_reg_crc_ivx_s cn38xxp2;
  1862. struct cvmx_pko_reg_crc_ivx_s cn58xx;
  1863. struct cvmx_pko_reg_crc_ivx_s cn58xxp1;
  1864. };
  1865. union cvmx_pko_reg_debug0 {
  1866. uint64_t u64;
  1867. struct cvmx_pko_reg_debug0_s {
  1868. #ifdef __BIG_ENDIAN_BITFIELD
  1869. uint64_t asserts:64;
  1870. #else
  1871. uint64_t asserts:64;
  1872. #endif
  1873. } s;
  1874. struct cvmx_pko_reg_debug0_cn30xx {
  1875. #ifdef __BIG_ENDIAN_BITFIELD
  1876. uint64_t reserved_17_63:47;
  1877. uint64_t asserts:17;
  1878. #else
  1879. uint64_t asserts:17;
  1880. uint64_t reserved_17_63:47;
  1881. #endif
  1882. } cn30xx;
  1883. struct cvmx_pko_reg_debug0_cn30xx cn31xx;
  1884. struct cvmx_pko_reg_debug0_cn30xx cn38xx;
  1885. struct cvmx_pko_reg_debug0_cn30xx cn38xxp2;
  1886. struct cvmx_pko_reg_debug0_s cn50xx;
  1887. struct cvmx_pko_reg_debug0_s cn52xx;
  1888. struct cvmx_pko_reg_debug0_s cn52xxp1;
  1889. struct cvmx_pko_reg_debug0_s cn56xx;
  1890. struct cvmx_pko_reg_debug0_s cn56xxp1;
  1891. struct cvmx_pko_reg_debug0_s cn58xx;
  1892. struct cvmx_pko_reg_debug0_s cn58xxp1;
  1893. struct cvmx_pko_reg_debug0_s cn61xx;
  1894. struct cvmx_pko_reg_debug0_s cn63xx;
  1895. struct cvmx_pko_reg_debug0_s cn63xxp1;
  1896. struct cvmx_pko_reg_debug0_s cn66xx;
  1897. struct cvmx_pko_reg_debug0_s cn68xx;
  1898. struct cvmx_pko_reg_debug0_s cn68xxp1;
  1899. struct cvmx_pko_reg_debug0_s cnf71xx;
  1900. };
  1901. union cvmx_pko_reg_debug1 {
  1902. uint64_t u64;
  1903. struct cvmx_pko_reg_debug1_s {
  1904. #ifdef __BIG_ENDIAN_BITFIELD
  1905. uint64_t asserts:64;
  1906. #else
  1907. uint64_t asserts:64;
  1908. #endif
  1909. } s;
  1910. struct cvmx_pko_reg_debug1_s cn50xx;
  1911. struct cvmx_pko_reg_debug1_s cn52xx;
  1912. struct cvmx_pko_reg_debug1_s cn52xxp1;
  1913. struct cvmx_pko_reg_debug1_s cn56xx;
  1914. struct cvmx_pko_reg_debug1_s cn56xxp1;
  1915. struct cvmx_pko_reg_debug1_s cn58xx;
  1916. struct cvmx_pko_reg_debug1_s cn58xxp1;
  1917. struct cvmx_pko_reg_debug1_s cn61xx;
  1918. struct cvmx_pko_reg_debug1_s cn63xx;
  1919. struct cvmx_pko_reg_debug1_s cn63xxp1;
  1920. struct cvmx_pko_reg_debug1_s cn66xx;
  1921. struct cvmx_pko_reg_debug1_s cn68xx;
  1922. struct cvmx_pko_reg_debug1_s cn68xxp1;
  1923. struct cvmx_pko_reg_debug1_s cnf71xx;
  1924. };
  1925. union cvmx_pko_reg_debug2 {
  1926. uint64_t u64;
  1927. struct cvmx_pko_reg_debug2_s {
  1928. #ifdef __BIG_ENDIAN_BITFIELD
  1929. uint64_t asserts:64;
  1930. #else
  1931. uint64_t asserts:64;
  1932. #endif
  1933. } s;
  1934. struct cvmx_pko_reg_debug2_s cn50xx;
  1935. struct cvmx_pko_reg_debug2_s cn52xx;
  1936. struct cvmx_pko_reg_debug2_s cn52xxp1;
  1937. struct cvmx_pko_reg_debug2_s cn56xx;
  1938. struct cvmx_pko_reg_debug2_s cn56xxp1;
  1939. struct cvmx_pko_reg_debug2_s cn58xx;
  1940. struct cvmx_pko_reg_debug2_s cn58xxp1;
  1941. struct cvmx_pko_reg_debug2_s cn61xx;
  1942. struct cvmx_pko_reg_debug2_s cn63xx;
  1943. struct cvmx_pko_reg_debug2_s cn63xxp1;
  1944. struct cvmx_pko_reg_debug2_s cn66xx;
  1945. struct cvmx_pko_reg_debug2_s cn68xx;
  1946. struct cvmx_pko_reg_debug2_s cn68xxp1;
  1947. struct cvmx_pko_reg_debug2_s cnf71xx;
  1948. };
  1949. union cvmx_pko_reg_debug3 {
  1950. uint64_t u64;
  1951. struct cvmx_pko_reg_debug3_s {
  1952. #ifdef __BIG_ENDIAN_BITFIELD
  1953. uint64_t asserts:64;
  1954. #else
  1955. uint64_t asserts:64;
  1956. #endif
  1957. } s;
  1958. struct cvmx_pko_reg_debug3_s cn50xx;
  1959. struct cvmx_pko_reg_debug3_s cn52xx;
  1960. struct cvmx_pko_reg_debug3_s cn52xxp1;
  1961. struct cvmx_pko_reg_debug3_s cn56xx;
  1962. struct cvmx_pko_reg_debug3_s cn56xxp1;
  1963. struct cvmx_pko_reg_debug3_s cn58xx;
  1964. struct cvmx_pko_reg_debug3_s cn58xxp1;
  1965. struct cvmx_pko_reg_debug3_s cn61xx;
  1966. struct cvmx_pko_reg_debug3_s cn63xx;
  1967. struct cvmx_pko_reg_debug3_s cn63xxp1;
  1968. struct cvmx_pko_reg_debug3_s cn66xx;
  1969. struct cvmx_pko_reg_debug3_s cn68xx;
  1970. struct cvmx_pko_reg_debug3_s cn68xxp1;
  1971. struct cvmx_pko_reg_debug3_s cnf71xx;
  1972. };
  1973. union cvmx_pko_reg_debug4 {
  1974. uint64_t u64;
  1975. struct cvmx_pko_reg_debug4_s {
  1976. #ifdef __BIG_ENDIAN_BITFIELD
  1977. uint64_t asserts:64;
  1978. #else
  1979. uint64_t asserts:64;
  1980. #endif
  1981. } s;
  1982. struct cvmx_pko_reg_debug4_s cn68xx;
  1983. struct cvmx_pko_reg_debug4_s cn68xxp1;
  1984. };
  1985. union cvmx_pko_reg_engine_inflight {
  1986. uint64_t u64;
  1987. struct cvmx_pko_reg_engine_inflight_s {
  1988. #ifdef __BIG_ENDIAN_BITFIELD
  1989. uint64_t engine15:4;
  1990. uint64_t engine14:4;
  1991. uint64_t engine13:4;
  1992. uint64_t engine12:4;
  1993. uint64_t engine11:4;
  1994. uint64_t engine10:4;
  1995. uint64_t engine9:4;
  1996. uint64_t engine8:4;
  1997. uint64_t engine7:4;
  1998. uint64_t engine6:4;
  1999. uint64_t engine5:4;
  2000. uint64_t engine4:4;
  2001. uint64_t engine3:4;
  2002. uint64_t engine2:4;
  2003. uint64_t engine1:4;
  2004. uint64_t engine0:4;
  2005. #else
  2006. uint64_t engine0:4;
  2007. uint64_t engine1:4;
  2008. uint64_t engine2:4;
  2009. uint64_t engine3:4;
  2010. uint64_t engine4:4;
  2011. uint64_t engine5:4;
  2012. uint64_t engine6:4;
  2013. uint64_t engine7:4;
  2014. uint64_t engine8:4;
  2015. uint64_t engine9:4;
  2016. uint64_t engine10:4;
  2017. uint64_t engine11:4;
  2018. uint64_t engine12:4;
  2019. uint64_t engine13:4;
  2020. uint64_t engine14:4;
  2021. uint64_t engine15:4;
  2022. #endif
  2023. } s;
  2024. struct cvmx_pko_reg_engine_inflight_cn52xx {
  2025. #ifdef __BIG_ENDIAN_BITFIELD
  2026. uint64_t reserved_40_63:24;
  2027. uint64_t engine9:4;
  2028. uint64_t engine8:4;
  2029. uint64_t engine7:4;
  2030. uint64_t engine6:4;
  2031. uint64_t engine5:4;
  2032. uint64_t engine4:4;
  2033. uint64_t engine3:4;
  2034. uint64_t engine2:4;
  2035. uint64_t engine1:4;
  2036. uint64_t engine0:4;
  2037. #else
  2038. uint64_t engine0:4;
  2039. uint64_t engine1:4;
  2040. uint64_t engine2:4;
  2041. uint64_t engine3:4;
  2042. uint64_t engine4:4;
  2043. uint64_t engine5:4;
  2044. uint64_t engine6:4;
  2045. uint64_t engine7:4;
  2046. uint64_t engine8:4;
  2047. uint64_t engine9:4;
  2048. uint64_t reserved_40_63:24;
  2049. #endif
  2050. } cn52xx;
  2051. struct cvmx_pko_reg_engine_inflight_cn52xx cn52xxp1;
  2052. struct cvmx_pko_reg_engine_inflight_cn52xx cn56xx;
  2053. struct cvmx_pko_reg_engine_inflight_cn52xx cn56xxp1;
  2054. struct cvmx_pko_reg_engine_inflight_cn61xx {
  2055. #ifdef __BIG_ENDIAN_BITFIELD
  2056. uint64_t reserved_56_63:8;
  2057. uint64_t engine13:4;
  2058. uint64_t engine12:4;
  2059. uint64_t engine11:4;
  2060. uint64_t engine10:4;
  2061. uint64_t engine9:4;
  2062. uint64_t engine8:4;
  2063. uint64_t engine7:4;
  2064. uint64_t engine6:4;
  2065. uint64_t engine5:4;
  2066. uint64_t engine4:4;
  2067. uint64_t engine3:4;
  2068. uint64_t engine2:4;
  2069. uint64_t engine1:4;
  2070. uint64_t engine0:4;
  2071. #else
  2072. uint64_t engine0:4;
  2073. uint64_t engine1:4;
  2074. uint64_t engine2:4;
  2075. uint64_t engine3:4;
  2076. uint64_t engine4:4;
  2077. uint64_t engine5:4;
  2078. uint64_t engine6:4;
  2079. uint64_t engine7:4;
  2080. uint64_t engine8:4;
  2081. uint64_t engine9:4;
  2082. uint64_t engine10:4;
  2083. uint64_t engine11:4;
  2084. uint64_t engine12:4;
  2085. uint64_t engine13:4;
  2086. uint64_t reserved_56_63:8;
  2087. #endif
  2088. } cn61xx;
  2089. struct cvmx_pko_reg_engine_inflight_cn63xx {
  2090. #ifdef __BIG_ENDIAN_BITFIELD
  2091. uint64_t reserved_48_63:16;
  2092. uint64_t engine11:4;
  2093. uint64_t engine10:4;
  2094. uint64_t engine9:4;
  2095. uint64_t engine8:4;
  2096. uint64_t engine7:4;
  2097. uint64_t engine6:4;
  2098. uint64_t engine5:4;
  2099. uint64_t engine4:4;
  2100. uint64_t engine3:4;
  2101. uint64_t engine2:4;
  2102. uint64_t engine1:4;
  2103. uint64_t engine0:4;
  2104. #else
  2105. uint64_t engine0:4;
  2106. uint64_t engine1:4;
  2107. uint64_t engine2:4;
  2108. uint64_t engine3:4;
  2109. uint64_t engine4:4;
  2110. uint64_t engine5:4;
  2111. uint64_t engine6:4;
  2112. uint64_t engine7:4;
  2113. uint64_t engine8:4;
  2114. uint64_t engine9:4;
  2115. uint64_t engine10:4;
  2116. uint64_t engine11:4;
  2117. uint64_t reserved_48_63:16;
  2118. #endif
  2119. } cn63xx;
  2120. struct cvmx_pko_reg_engine_inflight_cn63xx cn63xxp1;
  2121. struct cvmx_pko_reg_engine_inflight_cn61xx cn66xx;
  2122. struct cvmx_pko_reg_engine_inflight_s cn68xx;
  2123. struct cvmx_pko_reg_engine_inflight_s cn68xxp1;
  2124. struct cvmx_pko_reg_engine_inflight_cn61xx cnf71xx;
  2125. };
  2126. union cvmx_pko_reg_engine_inflight1 {
  2127. uint64_t u64;
  2128. struct cvmx_pko_reg_engine_inflight1_s {
  2129. #ifdef __BIG_ENDIAN_BITFIELD
  2130. uint64_t reserved_16_63:48;
  2131. uint64_t engine19:4;
  2132. uint64_t engine18:4;
  2133. uint64_t engine17:4;
  2134. uint64_t engine16:4;
  2135. #else
  2136. uint64_t engine16:4;
  2137. uint64_t engine17:4;
  2138. uint64_t engine18:4;
  2139. uint64_t engine19:4;
  2140. uint64_t reserved_16_63:48;
  2141. #endif
  2142. } s;
  2143. struct cvmx_pko_reg_engine_inflight1_s cn68xx;
  2144. struct cvmx_pko_reg_engine_inflight1_s cn68xxp1;
  2145. };
  2146. union cvmx_pko_reg_engine_storagex {
  2147. uint64_t u64;
  2148. struct cvmx_pko_reg_engine_storagex_s {
  2149. #ifdef __BIG_ENDIAN_BITFIELD
  2150. uint64_t engine15:4;
  2151. uint64_t engine14:4;
  2152. uint64_t engine13:4;
  2153. uint64_t engine12:4;
  2154. uint64_t engine11:4;
  2155. uint64_t engine10:4;
  2156. uint64_t engine9:4;
  2157. uint64_t engine8:4;
  2158. uint64_t engine7:4;
  2159. uint64_t engine6:4;
  2160. uint64_t engine5:4;
  2161. uint64_t engine4:4;
  2162. uint64_t engine3:4;
  2163. uint64_t engine2:4;
  2164. uint64_t engine1:4;
  2165. uint64_t engine0:4;
  2166. #else
  2167. uint64_t engine0:4;
  2168. uint64_t engine1:4;
  2169. uint64_t engine2:4;
  2170. uint64_t engine3:4;
  2171. uint64_t engine4:4;
  2172. uint64_t engine5:4;
  2173. uint64_t engine6:4;
  2174. uint64_t engine7:4;
  2175. uint64_t engine8:4;
  2176. uint64_t engine9:4;
  2177. uint64_t engine10:4;
  2178. uint64_t engine11:4;
  2179. uint64_t engine12:4;
  2180. uint64_t engine13:4;
  2181. uint64_t engine14:4;
  2182. uint64_t engine15:4;
  2183. #endif
  2184. } s;
  2185. struct cvmx_pko_reg_engine_storagex_s cn68xx;
  2186. struct cvmx_pko_reg_engine_storagex_s cn68xxp1;
  2187. };
  2188. union cvmx_pko_reg_engine_thresh {
  2189. uint64_t u64;
  2190. struct cvmx_pko_reg_engine_thresh_s {
  2191. #ifdef __BIG_ENDIAN_BITFIELD
  2192. uint64_t reserved_20_63:44;
  2193. uint64_t mask:20;
  2194. #else
  2195. uint64_t mask:20;
  2196. uint64_t reserved_20_63:44;
  2197. #endif
  2198. } s;
  2199. struct cvmx_pko_reg_engine_thresh_cn52xx {
  2200. #ifdef __BIG_ENDIAN_BITFIELD
  2201. uint64_t reserved_10_63:54;
  2202. uint64_t mask:10;
  2203. #else
  2204. uint64_t mask:10;
  2205. uint64_t reserved_10_63:54;
  2206. #endif
  2207. } cn52xx;
  2208. struct cvmx_pko_reg_engine_thresh_cn52xx cn52xxp1;
  2209. struct cvmx_pko_reg_engine_thresh_cn52xx cn56xx;
  2210. struct cvmx_pko_reg_engine_thresh_cn52xx cn56xxp1;
  2211. struct cvmx_pko_reg_engine_thresh_cn61xx {
  2212. #ifdef __BIG_ENDIAN_BITFIELD
  2213. uint64_t reserved_14_63:50;
  2214. uint64_t mask:14;
  2215. #else
  2216. uint64_t mask:14;
  2217. uint64_t reserved_14_63:50;
  2218. #endif
  2219. } cn61xx;
  2220. struct cvmx_pko_reg_engine_thresh_cn63xx {
  2221. #ifdef __BIG_ENDIAN_BITFIELD
  2222. uint64_t reserved_12_63:52;
  2223. uint64_t mask:12;
  2224. #else
  2225. uint64_t mask:12;
  2226. uint64_t reserved_12_63:52;
  2227. #endif
  2228. } cn63xx;
  2229. struct cvmx_pko_reg_engine_thresh_cn63xx cn63xxp1;
  2230. struct cvmx_pko_reg_engine_thresh_cn61xx cn66xx;
  2231. struct cvmx_pko_reg_engine_thresh_s cn68xx;
  2232. struct cvmx_pko_reg_engine_thresh_s cn68xxp1;
  2233. struct cvmx_pko_reg_engine_thresh_cn61xx cnf71xx;
  2234. };
  2235. union cvmx_pko_reg_error {
  2236. uint64_t u64;
  2237. struct cvmx_pko_reg_error_s {
  2238. #ifdef __BIG_ENDIAN_BITFIELD
  2239. uint64_t reserved_4_63:60;
  2240. uint64_t loopback:1;
  2241. uint64_t currzero:1;
  2242. uint64_t doorbell:1;
  2243. uint64_t parity:1;
  2244. #else
  2245. uint64_t parity:1;
  2246. uint64_t doorbell:1;
  2247. uint64_t currzero:1;
  2248. uint64_t loopback:1;
  2249. uint64_t reserved_4_63:60;
  2250. #endif
  2251. } s;
  2252. struct cvmx_pko_reg_error_cn30xx {
  2253. #ifdef __BIG_ENDIAN_BITFIELD
  2254. uint64_t reserved_2_63:62;
  2255. uint64_t doorbell:1;
  2256. uint64_t parity:1;
  2257. #else
  2258. uint64_t parity:1;
  2259. uint64_t doorbell:1;
  2260. uint64_t reserved_2_63:62;
  2261. #endif
  2262. } cn30xx;
  2263. struct cvmx_pko_reg_error_cn30xx cn31xx;
  2264. struct cvmx_pko_reg_error_cn30xx cn38xx;
  2265. struct cvmx_pko_reg_error_cn30xx cn38xxp2;
  2266. struct cvmx_pko_reg_error_cn50xx {
  2267. #ifdef __BIG_ENDIAN_BITFIELD
  2268. uint64_t reserved_3_63:61;
  2269. uint64_t currzero:1;
  2270. uint64_t doorbell:1;
  2271. uint64_t parity:1;
  2272. #else
  2273. uint64_t parity:1;
  2274. uint64_t doorbell:1;
  2275. uint64_t currzero:1;
  2276. uint64_t reserved_3_63:61;
  2277. #endif
  2278. } cn50xx;
  2279. struct cvmx_pko_reg_error_cn50xx cn52xx;
  2280. struct cvmx_pko_reg_error_cn50xx cn52xxp1;
  2281. struct cvmx_pko_reg_error_cn50xx cn56xx;
  2282. struct cvmx_pko_reg_error_cn50xx cn56xxp1;
  2283. struct cvmx_pko_reg_error_cn50xx cn58xx;
  2284. struct cvmx_pko_reg_error_cn50xx cn58xxp1;
  2285. struct cvmx_pko_reg_error_cn50xx cn61xx;
  2286. struct cvmx_pko_reg_error_cn50xx cn63xx;
  2287. struct cvmx_pko_reg_error_cn50xx cn63xxp1;
  2288. struct cvmx_pko_reg_error_cn50xx cn66xx;
  2289. struct cvmx_pko_reg_error_s cn68xx;
  2290. struct cvmx_pko_reg_error_s cn68xxp1;
  2291. struct cvmx_pko_reg_error_cn50xx cnf71xx;
  2292. };
  2293. union cvmx_pko_reg_flags {
  2294. uint64_t u64;
  2295. struct cvmx_pko_reg_flags_s {
  2296. #ifdef __BIG_ENDIAN_BITFIELD
  2297. uint64_t reserved_9_63:55;
  2298. uint64_t dis_perf3:1;
  2299. uint64_t dis_perf2:1;
  2300. uint64_t dis_perf1:1;
  2301. uint64_t dis_perf0:1;
  2302. uint64_t ena_throttle:1;
  2303. uint64_t reset:1;
  2304. uint64_t store_be:1;
  2305. uint64_t ena_dwb:1;
  2306. uint64_t ena_pko:1;
  2307. #else
  2308. uint64_t ena_pko:1;
  2309. uint64_t ena_dwb:1;
  2310. uint64_t store_be:1;
  2311. uint64_t reset:1;
  2312. uint64_t ena_throttle:1;
  2313. uint64_t dis_perf0:1;
  2314. uint64_t dis_perf1:1;
  2315. uint64_t dis_perf2:1;
  2316. uint64_t dis_perf3:1;
  2317. uint64_t reserved_9_63:55;
  2318. #endif
  2319. } s;
  2320. struct cvmx_pko_reg_flags_cn30xx {
  2321. #ifdef __BIG_ENDIAN_BITFIELD
  2322. uint64_t reserved_4_63:60;
  2323. uint64_t reset:1;
  2324. uint64_t store_be:1;
  2325. uint64_t ena_dwb:1;
  2326. uint64_t ena_pko:1;
  2327. #else
  2328. uint64_t ena_pko:1;
  2329. uint64_t ena_dwb:1;
  2330. uint64_t store_be:1;
  2331. uint64_t reset:1;
  2332. uint64_t reserved_4_63:60;
  2333. #endif
  2334. } cn30xx;
  2335. struct cvmx_pko_reg_flags_cn30xx cn31xx;
  2336. struct cvmx_pko_reg_flags_cn30xx cn38xx;
  2337. struct cvmx_pko_reg_flags_cn30xx cn38xxp2;
  2338. struct cvmx_pko_reg_flags_cn30xx cn50xx;
  2339. struct cvmx_pko_reg_flags_cn30xx cn52xx;
  2340. struct cvmx_pko_reg_flags_cn30xx cn52xxp1;
  2341. struct cvmx_pko_reg_flags_cn30xx cn56xx;
  2342. struct cvmx_pko_reg_flags_cn30xx cn56xxp1;
  2343. struct cvmx_pko_reg_flags_cn30xx cn58xx;
  2344. struct cvmx_pko_reg_flags_cn30xx cn58xxp1;
  2345. struct cvmx_pko_reg_flags_cn61xx {
  2346. #ifdef __BIG_ENDIAN_BITFIELD
  2347. uint64_t reserved_9_63:55;
  2348. uint64_t dis_perf3:1;
  2349. uint64_t dis_perf2:1;
  2350. uint64_t reserved_4_6:3;
  2351. uint64_t reset:1;
  2352. uint64_t store_be:1;
  2353. uint64_t ena_dwb:1;
  2354. uint64_t ena_pko:1;
  2355. #else
  2356. uint64_t ena_pko:1;
  2357. uint64_t ena_dwb:1;
  2358. uint64_t store_be:1;
  2359. uint64_t reset:1;
  2360. uint64_t reserved_4_6:3;
  2361. uint64_t dis_perf2:1;
  2362. uint64_t dis_perf3:1;
  2363. uint64_t reserved_9_63:55;
  2364. #endif
  2365. } cn61xx;
  2366. struct cvmx_pko_reg_flags_cn30xx cn63xx;
  2367. struct cvmx_pko_reg_flags_cn30xx cn63xxp1;
  2368. struct cvmx_pko_reg_flags_cn61xx cn66xx;
  2369. struct cvmx_pko_reg_flags_s cn68xx;
  2370. struct cvmx_pko_reg_flags_cn68xxp1 {
  2371. #ifdef __BIG_ENDIAN_BITFIELD
  2372. uint64_t reserved_7_63:57;
  2373. uint64_t dis_perf1:1;
  2374. uint64_t dis_perf0:1;
  2375. uint64_t ena_throttle:1;
  2376. uint64_t reset:1;
  2377. uint64_t store_be:1;
  2378. uint64_t ena_dwb:1;
  2379. uint64_t ena_pko:1;
  2380. #else
  2381. uint64_t ena_pko:1;
  2382. uint64_t ena_dwb:1;
  2383. uint64_t store_be:1;
  2384. uint64_t reset:1;
  2385. uint64_t ena_throttle:1;
  2386. uint64_t dis_perf0:1;
  2387. uint64_t dis_perf1:1;
  2388. uint64_t reserved_7_63:57;
  2389. #endif
  2390. } cn68xxp1;
  2391. struct cvmx_pko_reg_flags_cn61xx cnf71xx;
  2392. };
  2393. union cvmx_pko_reg_gmx_port_mode {
  2394. uint64_t u64;
  2395. struct cvmx_pko_reg_gmx_port_mode_s {
  2396. #ifdef __BIG_ENDIAN_BITFIELD
  2397. uint64_t reserved_6_63:58;
  2398. uint64_t mode1:3;
  2399. uint64_t mode0:3;
  2400. #else
  2401. uint64_t mode0:3;
  2402. uint64_t mode1:3;
  2403. uint64_t reserved_6_63:58;
  2404. #endif
  2405. } s;
  2406. struct cvmx_pko_reg_gmx_port_mode_s cn30xx;
  2407. struct cvmx_pko_reg_gmx_port_mode_s cn31xx;
  2408. struct cvmx_pko_reg_gmx_port_mode_s cn38xx;
  2409. struct cvmx_pko_reg_gmx_port_mode_s cn38xxp2;
  2410. struct cvmx_pko_reg_gmx_port_mode_s cn50xx;
  2411. struct cvmx_pko_reg_gmx_port_mode_s cn52xx;
  2412. struct cvmx_pko_reg_gmx_port_mode_s cn52xxp1;
  2413. struct cvmx_pko_reg_gmx_port_mode_s cn56xx;
  2414. struct cvmx_pko_reg_gmx_port_mode_s cn56xxp1;
  2415. struct cvmx_pko_reg_gmx_port_mode_s cn58xx;
  2416. struct cvmx_pko_reg_gmx_port_mode_s cn58xxp1;
  2417. struct cvmx_pko_reg_gmx_port_mode_s cn61xx;
  2418. struct cvmx_pko_reg_gmx_port_mode_s cn63xx;
  2419. struct cvmx_pko_reg_gmx_port_mode_s cn63xxp1;
  2420. struct cvmx_pko_reg_gmx_port_mode_s cn66xx;
  2421. struct cvmx_pko_reg_gmx_port_mode_s cnf71xx;
  2422. };
  2423. union cvmx_pko_reg_int_mask {
  2424. uint64_t u64;
  2425. struct cvmx_pko_reg_int_mask_s {
  2426. #ifdef __BIG_ENDIAN_BITFIELD
  2427. uint64_t reserved_4_63:60;
  2428. uint64_t loopback:1;
  2429. uint64_t currzero:1;
  2430. uint64_t doorbell:1;
  2431. uint64_t parity:1;
  2432. #else
  2433. uint64_t parity:1;
  2434. uint64_t doorbell:1;
  2435. uint64_t currzero:1;
  2436. uint64_t loopback:1;
  2437. uint64_t reserved_4_63:60;
  2438. #endif
  2439. } s;
  2440. struct cvmx_pko_reg_int_mask_cn30xx {
  2441. #ifdef __BIG_ENDIAN_BITFIELD
  2442. uint64_t reserved_2_63:62;
  2443. uint64_t doorbell:1;
  2444. uint64_t parity:1;
  2445. #else
  2446. uint64_t parity:1;
  2447. uint64_t doorbell:1;
  2448. uint64_t reserved_2_63:62;
  2449. #endif
  2450. } cn30xx;
  2451. struct cvmx_pko_reg_int_mask_cn30xx cn31xx;
  2452. struct cvmx_pko_reg_int_mask_cn30xx cn38xx;
  2453. struct cvmx_pko_reg_int_mask_cn30xx cn38xxp2;
  2454. struct cvmx_pko_reg_int_mask_cn50xx {
  2455. #ifdef __BIG_ENDIAN_BITFIELD
  2456. uint64_t reserved_3_63:61;
  2457. uint64_t currzero:1;
  2458. uint64_t doorbell:1;
  2459. uint64_t parity:1;
  2460. #else
  2461. uint64_t parity:1;
  2462. uint64_t doorbell:1;
  2463. uint64_t currzero:1;
  2464. uint64_t reserved_3_63:61;
  2465. #endif
  2466. } cn50xx;
  2467. struct cvmx_pko_reg_int_mask_cn50xx cn52xx;
  2468. struct cvmx_pko_reg_int_mask_cn50xx cn52xxp1;
  2469. struct cvmx_pko_reg_int_mask_cn50xx cn56xx;
  2470. struct cvmx_pko_reg_int_mask_cn50xx cn56xxp1;
  2471. struct cvmx_pko_reg_int_mask_cn50xx cn58xx;
  2472. struct cvmx_pko_reg_int_mask_cn50xx cn58xxp1;
  2473. struct cvmx_pko_reg_int_mask_cn50xx cn61xx;
  2474. struct cvmx_pko_reg_int_mask_cn50xx cn63xx;
  2475. struct cvmx_pko_reg_int_mask_cn50xx cn63xxp1;
  2476. struct cvmx_pko_reg_int_mask_cn50xx cn66xx;
  2477. struct cvmx_pko_reg_int_mask_s cn68xx;
  2478. struct cvmx_pko_reg_int_mask_s cn68xxp1;
  2479. struct cvmx_pko_reg_int_mask_cn50xx cnf71xx;
  2480. };
  2481. union cvmx_pko_reg_loopback_bpid {
  2482. uint64_t u64;
  2483. struct cvmx_pko_reg_loopback_bpid_s {
  2484. #ifdef __BIG_ENDIAN_BITFIELD
  2485. uint64_t reserved_59_63:5;
  2486. uint64_t bpid7:6;
  2487. uint64_t reserved_52_52:1;
  2488. uint64_t bpid6:6;
  2489. uint64_t reserved_45_45:1;
  2490. uint64_t bpid5:6;
  2491. uint64_t reserved_38_38:1;
  2492. uint64_t bpid4:6;
  2493. uint64_t reserved_31_31:1;
  2494. uint64_t bpid3:6;
  2495. uint64_t reserved_24_24:1;
  2496. uint64_t bpid2:6;
  2497. uint64_t reserved_17_17:1;
  2498. uint64_t bpid1:6;
  2499. uint64_t reserved_10_10:1;
  2500. uint64_t bpid0:6;
  2501. uint64_t reserved_0_3:4;
  2502. #else
  2503. uint64_t reserved_0_3:4;
  2504. uint64_t bpid0:6;
  2505. uint64_t reserved_10_10:1;
  2506. uint64_t bpid1:6;
  2507. uint64_t reserved_17_17:1;
  2508. uint64_t bpid2:6;
  2509. uint64_t reserved_24_24:1;
  2510. uint64_t bpid3:6;
  2511. uint64_t reserved_31_31:1;
  2512. uint64_t bpid4:6;
  2513. uint64_t reserved_38_38:1;
  2514. uint64_t bpid5:6;
  2515. uint64_t reserved_45_45:1;
  2516. uint64_t bpid6:6;
  2517. uint64_t reserved_52_52:1;
  2518. uint64_t bpid7:6;
  2519. uint64_t reserved_59_63:5;
  2520. #endif
  2521. } s;
  2522. struct cvmx_pko_reg_loopback_bpid_s cn68xx;
  2523. struct cvmx_pko_reg_loopback_bpid_s cn68xxp1;
  2524. };
  2525. union cvmx_pko_reg_loopback_pkind {
  2526. uint64_t u64;
  2527. struct cvmx_pko_reg_loopback_pkind_s {
  2528. #ifdef __BIG_ENDIAN_BITFIELD
  2529. uint64_t reserved_59_63:5;
  2530. uint64_t pkind7:6;
  2531. uint64_t reserved_52_52:1;
  2532. uint64_t pkind6:6;
  2533. uint64_t reserved_45_45:1;
  2534. uint64_t pkind5:6;
  2535. uint64_t reserved_38_38:1;
  2536. uint64_t pkind4:6;
  2537. uint64_t reserved_31_31:1;
  2538. uint64_t pkind3:6;
  2539. uint64_t reserved_24_24:1;
  2540. uint64_t pkind2:6;
  2541. uint64_t reserved_17_17:1;
  2542. uint64_t pkind1:6;
  2543. uint64_t reserved_10_10:1;
  2544. uint64_t pkind0:6;
  2545. uint64_t num_ports:4;
  2546. #else
  2547. uint64_t num_ports:4;
  2548. uint64_t pkind0:6;
  2549. uint64_t reserved_10_10:1;
  2550. uint64_t pkind1:6;
  2551. uint64_t reserved_17_17:1;
  2552. uint64_t pkind2:6;
  2553. uint64_t reserved_24_24:1;
  2554. uint64_t pkind3:6;
  2555. uint64_t reserved_31_31:1;
  2556. uint64_t pkind4:6;
  2557. uint64_t reserved_38_38:1;
  2558. uint64_t pkind5:6;
  2559. uint64_t reserved_45_45:1;
  2560. uint64_t pkind6:6;
  2561. uint64_t reserved_52_52:1;
  2562. uint64_t pkind7:6;
  2563. uint64_t reserved_59_63:5;
  2564. #endif
  2565. } s;
  2566. struct cvmx_pko_reg_loopback_pkind_s cn68xx;
  2567. struct cvmx_pko_reg_loopback_pkind_s cn68xxp1;
  2568. };
  2569. union cvmx_pko_reg_min_pkt {
  2570. uint64_t u64;
  2571. struct cvmx_pko_reg_min_pkt_s {
  2572. #ifdef __BIG_ENDIAN_BITFIELD
  2573. uint64_t size7:8;
  2574. uint64_t size6:8;
  2575. uint64_t size5:8;
  2576. uint64_t size4:8;
  2577. uint64_t size3:8;
  2578. uint64_t size2:8;
  2579. uint64_t size1:8;
  2580. uint64_t size0:8;
  2581. #else
  2582. uint64_t size0:8;
  2583. uint64_t size1:8;
  2584. uint64_t size2:8;
  2585. uint64_t size3:8;
  2586. uint64_t size4:8;
  2587. uint64_t size5:8;
  2588. uint64_t size6:8;
  2589. uint64_t size7:8;
  2590. #endif
  2591. } s;
  2592. struct cvmx_pko_reg_min_pkt_s cn68xx;
  2593. struct cvmx_pko_reg_min_pkt_s cn68xxp1;
  2594. };
  2595. union cvmx_pko_reg_preempt {
  2596. uint64_t u64;
  2597. struct cvmx_pko_reg_preempt_s {
  2598. #ifdef __BIG_ENDIAN_BITFIELD
  2599. uint64_t reserved_16_63:48;
  2600. uint64_t min_size:16;
  2601. #else
  2602. uint64_t min_size:16;
  2603. uint64_t reserved_16_63:48;
  2604. #endif
  2605. } s;
  2606. struct cvmx_pko_reg_preempt_s cn52xx;
  2607. struct cvmx_pko_reg_preempt_s cn52xxp1;
  2608. struct cvmx_pko_reg_preempt_s cn56xx;
  2609. struct cvmx_pko_reg_preempt_s cn56xxp1;
  2610. struct cvmx_pko_reg_preempt_s cn61xx;
  2611. struct cvmx_pko_reg_preempt_s cn63xx;
  2612. struct cvmx_pko_reg_preempt_s cn63xxp1;
  2613. struct cvmx_pko_reg_preempt_s cn66xx;
  2614. struct cvmx_pko_reg_preempt_s cn68xx;
  2615. struct cvmx_pko_reg_preempt_s cn68xxp1;
  2616. struct cvmx_pko_reg_preempt_s cnf71xx;
  2617. };
  2618. union cvmx_pko_reg_queue_mode {
  2619. uint64_t u64;
  2620. struct cvmx_pko_reg_queue_mode_s {
  2621. #ifdef __BIG_ENDIAN_BITFIELD
  2622. uint64_t reserved_2_63:62;
  2623. uint64_t mode:2;
  2624. #else
  2625. uint64_t mode:2;
  2626. uint64_t reserved_2_63:62;
  2627. #endif
  2628. } s;
  2629. struct cvmx_pko_reg_queue_mode_s cn30xx;
  2630. struct cvmx_pko_reg_queue_mode_s cn31xx;
  2631. struct cvmx_pko_reg_queue_mode_s cn38xx;
  2632. struct cvmx_pko_reg_queue_mode_s cn38xxp2;
  2633. struct cvmx_pko_reg_queue_mode_s cn50xx;
  2634. struct cvmx_pko_reg_queue_mode_s cn52xx;
  2635. struct cvmx_pko_reg_queue_mode_s cn52xxp1;
  2636. struct cvmx_pko_reg_queue_mode_s cn56xx;
  2637. struct cvmx_pko_reg_queue_mode_s cn56xxp1;
  2638. struct cvmx_pko_reg_queue_mode_s cn58xx;
  2639. struct cvmx_pko_reg_queue_mode_s cn58xxp1;
  2640. struct cvmx_pko_reg_queue_mode_s cn61xx;
  2641. struct cvmx_pko_reg_queue_mode_s cn63xx;
  2642. struct cvmx_pko_reg_queue_mode_s cn63xxp1;
  2643. struct cvmx_pko_reg_queue_mode_s cn66xx;
  2644. struct cvmx_pko_reg_queue_mode_s cn68xx;
  2645. struct cvmx_pko_reg_queue_mode_s cn68xxp1;
  2646. struct cvmx_pko_reg_queue_mode_s cnf71xx;
  2647. };
  2648. union cvmx_pko_reg_queue_preempt {
  2649. uint64_t u64;
  2650. struct cvmx_pko_reg_queue_preempt_s {
  2651. #ifdef __BIG_ENDIAN_BITFIELD
  2652. uint64_t reserved_2_63:62;
  2653. uint64_t preemptee:1;
  2654. uint64_t preempter:1;
  2655. #else
  2656. uint64_t preempter:1;
  2657. uint64_t preemptee:1;
  2658. uint64_t reserved_2_63:62;
  2659. #endif
  2660. } s;
  2661. struct cvmx_pko_reg_queue_preempt_s cn52xx;
  2662. struct cvmx_pko_reg_queue_preempt_s cn52xxp1;
  2663. struct cvmx_pko_reg_queue_preempt_s cn56xx;
  2664. struct cvmx_pko_reg_queue_preempt_s cn56xxp1;
  2665. struct cvmx_pko_reg_queue_preempt_s cn61xx;
  2666. struct cvmx_pko_reg_queue_preempt_s cn63xx;
  2667. struct cvmx_pko_reg_queue_preempt_s cn63xxp1;
  2668. struct cvmx_pko_reg_queue_preempt_s cn66xx;
  2669. struct cvmx_pko_reg_queue_preempt_s cn68xx;
  2670. struct cvmx_pko_reg_queue_preempt_s cn68xxp1;
  2671. struct cvmx_pko_reg_queue_preempt_s cnf71xx;
  2672. };
  2673. union cvmx_pko_reg_queue_ptrs1 {
  2674. uint64_t u64;
  2675. struct cvmx_pko_reg_queue_ptrs1_s {
  2676. #ifdef __BIG_ENDIAN_BITFIELD
  2677. uint64_t reserved_2_63:62;
  2678. uint64_t idx3:1;
  2679. uint64_t qid7:1;
  2680. #else
  2681. uint64_t qid7:1;
  2682. uint64_t idx3:1;
  2683. uint64_t reserved_2_63:62;
  2684. #endif
  2685. } s;
  2686. struct cvmx_pko_reg_queue_ptrs1_s cn50xx;
  2687. struct cvmx_pko_reg_queue_ptrs1_s cn52xx;
  2688. struct cvmx_pko_reg_queue_ptrs1_s cn52xxp1;
  2689. struct cvmx_pko_reg_queue_ptrs1_s cn56xx;
  2690. struct cvmx_pko_reg_queue_ptrs1_s cn56xxp1;
  2691. struct cvmx_pko_reg_queue_ptrs1_s cn58xx;
  2692. struct cvmx_pko_reg_queue_ptrs1_s cn58xxp1;
  2693. struct cvmx_pko_reg_queue_ptrs1_s cn61xx;
  2694. struct cvmx_pko_reg_queue_ptrs1_s cn63xx;
  2695. struct cvmx_pko_reg_queue_ptrs1_s cn63xxp1;
  2696. struct cvmx_pko_reg_queue_ptrs1_s cn66xx;
  2697. struct cvmx_pko_reg_queue_ptrs1_s cnf71xx;
  2698. };
  2699. union cvmx_pko_reg_read_idx {
  2700. uint64_t u64;
  2701. struct cvmx_pko_reg_read_idx_s {
  2702. #ifdef __BIG_ENDIAN_BITFIELD
  2703. uint64_t reserved_16_63:48;
  2704. uint64_t inc:8;
  2705. uint64_t index:8;
  2706. #else
  2707. uint64_t index:8;
  2708. uint64_t inc:8;
  2709. uint64_t reserved_16_63:48;
  2710. #endif
  2711. } s;
  2712. struct cvmx_pko_reg_read_idx_s cn30xx;
  2713. struct cvmx_pko_reg_read_idx_s cn31xx;
  2714. struct cvmx_pko_reg_read_idx_s cn38xx;
  2715. struct cvmx_pko_reg_read_idx_s cn38xxp2;
  2716. struct cvmx_pko_reg_read_idx_s cn50xx;
  2717. struct cvmx_pko_reg_read_idx_s cn52xx;
  2718. struct cvmx_pko_reg_read_idx_s cn52xxp1;
  2719. struct cvmx_pko_reg_read_idx_s cn56xx;
  2720. struct cvmx_pko_reg_read_idx_s cn56xxp1;
  2721. struct cvmx_pko_reg_read_idx_s cn58xx;
  2722. struct cvmx_pko_reg_read_idx_s cn58xxp1;
  2723. struct cvmx_pko_reg_read_idx_s cn61xx;
  2724. struct cvmx_pko_reg_read_idx_s cn63xx;
  2725. struct cvmx_pko_reg_read_idx_s cn63xxp1;
  2726. struct cvmx_pko_reg_read_idx_s cn66xx;
  2727. struct cvmx_pko_reg_read_idx_s cn68xx;
  2728. struct cvmx_pko_reg_read_idx_s cn68xxp1;
  2729. struct cvmx_pko_reg_read_idx_s cnf71xx;
  2730. };
  2731. union cvmx_pko_reg_throttle {
  2732. uint64_t u64;
  2733. struct cvmx_pko_reg_throttle_s {
  2734. #ifdef __BIG_ENDIAN_BITFIELD
  2735. uint64_t reserved_32_63:32;
  2736. uint64_t int_mask:32;
  2737. #else
  2738. uint64_t int_mask:32;
  2739. uint64_t reserved_32_63:32;
  2740. #endif
  2741. } s;
  2742. struct cvmx_pko_reg_throttle_s cn68xx;
  2743. struct cvmx_pko_reg_throttle_s cn68xxp1;
  2744. };
  2745. union cvmx_pko_reg_timestamp {
  2746. uint64_t u64;
  2747. struct cvmx_pko_reg_timestamp_s {
  2748. #ifdef __BIG_ENDIAN_BITFIELD
  2749. uint64_t reserved_4_63:60;
  2750. uint64_t wqe_word:4;
  2751. #else
  2752. uint64_t wqe_word:4;
  2753. uint64_t reserved_4_63:60;
  2754. #endif
  2755. } s;
  2756. struct cvmx_pko_reg_timestamp_s cn61xx;
  2757. struct cvmx_pko_reg_timestamp_s cn63xx;
  2758. struct cvmx_pko_reg_timestamp_s cn63xxp1;
  2759. struct cvmx_pko_reg_timestamp_s cn66xx;
  2760. struct cvmx_pko_reg_timestamp_s cn68xx;
  2761. struct cvmx_pko_reg_timestamp_s cn68xxp1;
  2762. struct cvmx_pko_reg_timestamp_s cnf71xx;
  2763. };
  2764. #endif