Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_CLOCKSOURCE_DATA
  5. select ARCH_HAS_DEVMEM_IS_ALLOWED
  6. select ARCH_HAS_ELF_RANDOMIZE
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_HAVE_CUSTOM_GPIO_H
  9. select ARCH_HAS_GCOV_PROFILE_ALL
  10. select ARCH_MIGHT_HAVE_PC_PARPORT
  11. select ARCH_SUPPORTS_ATOMIC_RMW
  12. select ARCH_USE_BUILTIN_BSWAP
  13. select ARCH_USE_CMPXCHG_LOCKREF
  14. select ARCH_WANT_IPC_PARSE_VERSION
  15. select BUILDTIME_EXTABLE_SORT if MMU
  16. select CLONE_BACKWARDS
  17. select CPU_PM if (SUSPEND || CPU_IDLE)
  18. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  19. select EDAC_SUPPORT
  20. select EDAC_ATOMIC_SCRUB
  21. select GENERIC_ALLOCATOR
  22. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  23. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  24. select GENERIC_EARLY_IOREMAP
  25. select GENERIC_IDLE_POLL_SETUP
  26. select GENERIC_IRQ_PROBE
  27. select GENERIC_IRQ_SHOW
  28. select GENERIC_IRQ_SHOW_LEVEL
  29. select GENERIC_PCI_IOMAP
  30. select GENERIC_SCHED_CLOCK
  31. select GENERIC_SMP_IDLE_THREAD
  32. select GENERIC_STRNCPY_FROM_USER
  33. select GENERIC_STRNLEN_USER
  34. select HANDLE_DOMAIN_IRQ
  35. select HARDIRQS_SW_RESEND
  36. select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
  37. select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
  38. select HAVE_ARCH_HARDENED_USERCOPY
  39. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
  40. select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
  41. select HAVE_ARCH_MMAP_RND_BITS if MMU
  42. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  43. select HAVE_ARCH_TRACEHOOK
  44. select HAVE_ARM_SMCCC if CPU_V7
  45. select HAVE_CBPF_JIT
  46. select HAVE_CC_STACKPROTECTOR
  47. select HAVE_CONTEXT_TRACKING
  48. select HAVE_C_RECORDMCOUNT
  49. select HAVE_DEBUG_KMEMLEAK
  50. select HAVE_DMA_API_DEBUG
  51. select HAVE_DMA_CONTIGUOUS if MMU
  52. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
  53. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  54. select HAVE_EXIT_THREAD
  55. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  56. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  57. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  58. select HAVE_GCC_PLUGINS
  59. select HAVE_GENERIC_DMA_COHERENT
  60. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  61. select HAVE_IDE if PCI || ISA || PCMCIA
  62. select HAVE_IRQ_TIME_ACCOUNTING
  63. select HAVE_KERNEL_GZIP
  64. select HAVE_KERNEL_LZ4
  65. select HAVE_KERNEL_LZMA
  66. select HAVE_KERNEL_LZO
  67. select HAVE_KERNEL_XZ
  68. select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
  69. select HAVE_KRETPROBES if (HAVE_KPROBES)
  70. select HAVE_MEMBLOCK
  71. select HAVE_MOD_ARCH_SPECIFIC
  72. select HAVE_NMI
  73. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  74. select HAVE_OPTPROBES if !THUMB2_KERNEL
  75. select HAVE_PERF_EVENTS
  76. select HAVE_PERF_REGS
  77. select HAVE_PERF_USER_STACK_DUMP
  78. select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
  79. select HAVE_REGS_AND_STACK_ACCESS_API
  80. select HAVE_SYSCALL_TRACEPOINTS
  81. select HAVE_UID16
  82. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  83. select IRQ_FORCED_THREADING
  84. select MODULES_USE_ELF_REL
  85. select NO_BOOTMEM
  86. select OF_EARLY_FLATTREE if OF
  87. select OF_RESERVED_MEM if OF
  88. select OLD_SIGACTION
  89. select OLD_SIGSUSPEND3
  90. select PERF_USE_VMALLOC
  91. select RTC_LIB
  92. select SYS_SUPPORTS_APM_EMULATION
  93. # Above selects are sorted alphabetically; please add new ones
  94. # according to that. Thanks.
  95. help
  96. The ARM series is a line of low-power-consumption RISC chip designs
  97. licensed by ARM Ltd and targeted at embedded applications and
  98. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  99. manufactured, but legacy ARM-based PC hardware remains popular in
  100. Europe. There is an ARM Linux project with a web page at
  101. <http://www.arm.linux.org.uk/>.
  102. config ARM_HAS_SG_CHAIN
  103. select ARCH_HAS_SG_CHAIN
  104. bool
  105. config NEED_SG_DMA_LENGTH
  106. bool
  107. config ARM_DMA_USE_IOMMU
  108. bool
  109. select ARM_HAS_SG_CHAIN
  110. select NEED_SG_DMA_LENGTH
  111. if ARM_DMA_USE_IOMMU
  112. config ARM_DMA_IOMMU_ALIGNMENT
  113. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  114. range 4 9
  115. default 8
  116. help
  117. DMA mapping framework by default aligns all buffers to the smallest
  118. PAGE_SIZE order which is greater than or equal to the requested buffer
  119. size. This works well for buffers up to a few hundreds kilobytes, but
  120. for larger buffers it just a waste of address space. Drivers which has
  121. relatively small addressing window (like 64Mib) might run out of
  122. virtual space with just a few allocations.
  123. With this parameter you can specify the maximum PAGE_SIZE order for
  124. DMA IOMMU buffers. Larger buffers will be aligned only to this
  125. specified order. The order is expressed as a power of two multiplied
  126. by the PAGE_SIZE.
  127. endif
  128. config MIGHT_HAVE_PCI
  129. bool
  130. config SYS_SUPPORTS_APM_EMULATION
  131. bool
  132. config HAVE_TCM
  133. bool
  134. select GENERIC_ALLOCATOR
  135. config HAVE_PROC_CPU
  136. bool
  137. config NO_IOPORT_MAP
  138. bool
  139. config EISA
  140. bool
  141. ---help---
  142. The Extended Industry Standard Architecture (EISA) bus was
  143. developed as an open alternative to the IBM MicroChannel bus.
  144. The EISA bus provided some of the features of the IBM MicroChannel
  145. bus while maintaining backward compatibility with cards made for
  146. the older ISA bus. The EISA bus saw limited use between 1988 and
  147. 1995 when it was made obsolete by the PCI bus.
  148. Say Y here if you are building a kernel for an EISA-based machine.
  149. Otherwise, say N.
  150. config SBUS
  151. bool
  152. config STACKTRACE_SUPPORT
  153. bool
  154. default y
  155. config LOCKDEP_SUPPORT
  156. bool
  157. default y
  158. config TRACE_IRQFLAGS_SUPPORT
  159. bool
  160. default !CPU_V7M
  161. config RWSEM_XCHGADD_ALGORITHM
  162. bool
  163. default y
  164. config ARCH_HAS_ILOG2_U32
  165. bool
  166. config ARCH_HAS_ILOG2_U64
  167. bool
  168. config ARCH_HAS_BANDGAP
  169. bool
  170. config FIX_EARLYCON_MEM
  171. def_bool y if MMU
  172. config GENERIC_HWEIGHT
  173. bool
  174. default y
  175. config GENERIC_CALIBRATE_DELAY
  176. bool
  177. default y
  178. config ARCH_MAY_HAVE_PC_FDC
  179. bool
  180. config ZONE_DMA
  181. bool
  182. config NEED_DMA_MAP_STATE
  183. def_bool y
  184. config ARCH_SUPPORTS_UPROBES
  185. def_bool y
  186. config ARCH_HAS_DMA_SET_COHERENT_MASK
  187. bool
  188. config GENERIC_ISA_DMA
  189. bool
  190. config FIQ
  191. bool
  192. config NEED_RET_TO_USER
  193. bool
  194. config ARCH_MTD_XIP
  195. bool
  196. config VECTORS_BASE
  197. hex
  198. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  199. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  200. default 0x00000000
  201. help
  202. The base address of exception vectors. This must be two pages
  203. in size.
  204. config ARM_PATCH_PHYS_VIRT
  205. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  206. default y
  207. depends on !XIP_KERNEL && MMU
  208. help
  209. Patch phys-to-virt and virt-to-phys translation functions at
  210. boot and module load time according to the position of the
  211. kernel in system memory.
  212. This can only be used with non-XIP MMU kernels where the base
  213. of physical memory is at a 16MB boundary.
  214. Only disable this option if you know that you do not require
  215. this feature (eg, building a kernel for a single machine) and
  216. you need to shrink the kernel to the minimal size.
  217. config NEED_MACH_IO_H
  218. bool
  219. help
  220. Select this when mach/io.h is required to provide special
  221. definitions for this platform. The need for mach/io.h should
  222. be avoided when possible.
  223. config NEED_MACH_MEMORY_H
  224. bool
  225. help
  226. Select this when mach/memory.h is required to provide special
  227. definitions for this platform. The need for mach/memory.h should
  228. be avoided when possible.
  229. config PHYS_OFFSET
  230. hex "Physical address of main memory" if MMU
  231. depends on !ARM_PATCH_PHYS_VIRT
  232. default DRAM_BASE if !MMU
  233. default 0x00000000 if ARCH_EBSA110 || \
  234. ARCH_FOOTBRIDGE || \
  235. ARCH_INTEGRATOR || \
  236. ARCH_IOP13XX || \
  237. ARCH_KS8695 || \
  238. ARCH_REALVIEW
  239. default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
  240. default 0x20000000 if ARCH_S5PV210
  241. default 0xc0000000 if ARCH_SA1100
  242. help
  243. Please provide the physical address corresponding to the
  244. location of main memory in your system.
  245. config GENERIC_BUG
  246. def_bool y
  247. depends on BUG
  248. config PGTABLE_LEVELS
  249. int
  250. default 3 if ARM_LPAE
  251. default 2
  252. source "init/Kconfig"
  253. source "kernel/Kconfig.freezer"
  254. menu "System Type"
  255. config MMU
  256. bool "MMU-based Paged Memory Management Support"
  257. default y
  258. help
  259. Select if you want MMU-based virtualised addressing space
  260. support by paged memory management. If unsure, say 'Y'.
  261. config ARCH_MMAP_RND_BITS_MIN
  262. default 8
  263. config ARCH_MMAP_RND_BITS_MAX
  264. default 14 if PAGE_OFFSET=0x40000000
  265. default 15 if PAGE_OFFSET=0x80000000
  266. default 16
  267. #
  268. # The "ARM system type" choice list is ordered alphabetically by option
  269. # text. Please add new entries in the option alphabetic order.
  270. #
  271. choice
  272. prompt "ARM system type"
  273. default ARM_SINGLE_ARMV7M if !MMU
  274. default ARCH_MULTIPLATFORM if MMU
  275. config ARCH_MULTIPLATFORM
  276. bool "Allow multiple platforms to be selected"
  277. depends on MMU
  278. select ARM_HAS_SG_CHAIN
  279. select ARM_PATCH_PHYS_VIRT
  280. select AUTO_ZRELADDR
  281. select CLKSRC_OF
  282. select COMMON_CLK
  283. select GENERIC_CLOCKEVENTS
  284. select MIGHT_HAVE_PCI
  285. select MULTI_IRQ_HANDLER
  286. select PCI_DOMAINS if PCI
  287. select SPARSE_IRQ
  288. select USE_OF
  289. config ARM_SINGLE_ARMV7M
  290. bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
  291. depends on !MMU
  292. select ARM_NVIC
  293. select AUTO_ZRELADDR
  294. select CLKSRC_OF
  295. select COMMON_CLK
  296. select CPU_V7M
  297. select GENERIC_CLOCKEVENTS
  298. select NO_IOPORT_MAP
  299. select SPARSE_IRQ
  300. select USE_OF
  301. config ARCH_GEMINI
  302. bool "Cortina Systems Gemini"
  303. select CLKSRC_MMIO
  304. select CPU_FA526
  305. select GENERIC_CLOCKEVENTS
  306. select GPIOLIB
  307. help
  308. Support for the Cortina Systems Gemini family SoCs
  309. config ARCH_EBSA110
  310. bool "EBSA-110"
  311. select ARCH_USES_GETTIMEOFFSET
  312. select CPU_SA110
  313. select ISA
  314. select NEED_MACH_IO_H
  315. select NEED_MACH_MEMORY_H
  316. select NO_IOPORT_MAP
  317. help
  318. This is an evaluation board for the StrongARM processor available
  319. from Digital. It has limited hardware on-board, including an
  320. Ethernet interface, two PCMCIA sockets, two serial ports and a
  321. parallel port.
  322. config ARCH_EP93XX
  323. bool "EP93xx-based"
  324. select ARCH_HAS_HOLES_MEMORYMODEL
  325. select ARM_AMBA
  326. select ARM_PATCH_PHYS_VIRT
  327. select ARM_VIC
  328. select AUTO_ZRELADDR
  329. select CLKDEV_LOOKUP
  330. select CLKSRC_MMIO
  331. select CPU_ARM920T
  332. select GENERIC_CLOCKEVENTS
  333. select GPIOLIB
  334. help
  335. This enables support for the Cirrus EP93xx series of CPUs.
  336. config ARCH_FOOTBRIDGE
  337. bool "FootBridge"
  338. select CPU_SA110
  339. select FOOTBRIDGE
  340. select GENERIC_CLOCKEVENTS
  341. select HAVE_IDE
  342. select NEED_MACH_IO_H if !MMU
  343. select NEED_MACH_MEMORY_H
  344. help
  345. Support for systems based on the DC21285 companion chip
  346. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  347. config ARCH_NETX
  348. bool "Hilscher NetX based"
  349. select ARM_VIC
  350. select CLKSRC_MMIO
  351. select CPU_ARM926T
  352. select GENERIC_CLOCKEVENTS
  353. help
  354. This enables support for systems based on the Hilscher NetX Soc
  355. config ARCH_IOP13XX
  356. bool "IOP13xx-based"
  357. depends on MMU
  358. select CPU_XSC3
  359. select NEED_MACH_MEMORY_H
  360. select NEED_RET_TO_USER
  361. select PCI
  362. select PLAT_IOP
  363. select VMSPLIT_1G
  364. select SPARSE_IRQ
  365. help
  366. Support for Intel's IOP13XX (XScale) family of processors.
  367. config ARCH_IOP32X
  368. bool "IOP32x-based"
  369. depends on MMU
  370. select CPU_XSCALE
  371. select GPIO_IOP
  372. select GPIOLIB
  373. select NEED_RET_TO_USER
  374. select PCI
  375. select PLAT_IOP
  376. help
  377. Support for Intel's 80219 and IOP32X (XScale) family of
  378. processors.
  379. config ARCH_IOP33X
  380. bool "IOP33x-based"
  381. depends on MMU
  382. select CPU_XSCALE
  383. select GPIO_IOP
  384. select GPIOLIB
  385. select NEED_RET_TO_USER
  386. select PCI
  387. select PLAT_IOP
  388. help
  389. Support for Intel's IOP33X (XScale) family of processors.
  390. config ARCH_IXP4XX
  391. bool "IXP4xx-based"
  392. depends on MMU
  393. select ARCH_HAS_DMA_SET_COHERENT_MASK
  394. select ARCH_SUPPORTS_BIG_ENDIAN
  395. select CLKSRC_MMIO
  396. select CPU_XSCALE
  397. select DMABOUNCE if PCI
  398. select GENERIC_CLOCKEVENTS
  399. select GPIOLIB
  400. select MIGHT_HAVE_PCI
  401. select NEED_MACH_IO_H
  402. select USB_EHCI_BIG_ENDIAN_DESC
  403. select USB_EHCI_BIG_ENDIAN_MMIO
  404. help
  405. Support for Intel's IXP4XX (XScale) family of processors.
  406. config ARCH_DOVE
  407. bool "Marvell Dove"
  408. select CPU_PJ4
  409. select GENERIC_CLOCKEVENTS
  410. select GPIOLIB
  411. select MIGHT_HAVE_PCI
  412. select MULTI_IRQ_HANDLER
  413. select MVEBU_MBUS
  414. select PINCTRL
  415. select PINCTRL_DOVE
  416. select PLAT_ORION_LEGACY
  417. select SPARSE_IRQ
  418. select PM_GENERIC_DOMAINS if PM
  419. help
  420. Support for the Marvell Dove SoC 88AP510
  421. config ARCH_KS8695
  422. bool "Micrel/Kendin KS8695"
  423. select CLKSRC_MMIO
  424. select CPU_ARM922T
  425. select GENERIC_CLOCKEVENTS
  426. select GPIOLIB
  427. select NEED_MACH_MEMORY_H
  428. help
  429. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  430. System-on-Chip devices.
  431. config ARCH_W90X900
  432. bool "Nuvoton W90X900 CPU"
  433. select CLKDEV_LOOKUP
  434. select CLKSRC_MMIO
  435. select CPU_ARM926T
  436. select GENERIC_CLOCKEVENTS
  437. select GPIOLIB
  438. help
  439. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  440. At present, the w90x900 has been renamed nuc900, regarding
  441. the ARM series product line, you can login the following
  442. link address to know more.
  443. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  444. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  445. config ARCH_LPC32XX
  446. bool "NXP LPC32XX"
  447. select ARM_AMBA
  448. select CLKDEV_LOOKUP
  449. select CLKSRC_LPC32XX
  450. select COMMON_CLK
  451. select CPU_ARM926T
  452. select GENERIC_CLOCKEVENTS
  453. select GPIOLIB
  454. select MULTI_IRQ_HANDLER
  455. select SPARSE_IRQ
  456. select USE_OF
  457. help
  458. Support for the NXP LPC32XX family of processors
  459. config ARCH_PXA
  460. bool "PXA2xx/PXA3xx-based"
  461. depends on MMU
  462. select ARCH_MTD_XIP
  463. select ARM_CPU_SUSPEND if PM
  464. select AUTO_ZRELADDR
  465. select COMMON_CLK
  466. select CLKDEV_LOOKUP
  467. select CLKSRC_PXA
  468. select CLKSRC_MMIO
  469. select CLKSRC_OF
  470. select CPU_XSCALE if !CPU_XSC3
  471. select GENERIC_CLOCKEVENTS
  472. select GPIO_PXA
  473. select GPIOLIB
  474. select HAVE_IDE
  475. select IRQ_DOMAIN
  476. select MULTI_IRQ_HANDLER
  477. select PLAT_PXA
  478. select SPARSE_IRQ
  479. help
  480. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  481. config ARCH_RPC
  482. bool "RiscPC"
  483. depends on MMU
  484. select ARCH_ACORN
  485. select ARCH_MAY_HAVE_PC_FDC
  486. select ARCH_SPARSEMEM_ENABLE
  487. select ARCH_USES_GETTIMEOFFSET
  488. select CPU_SA110
  489. select FIQ
  490. select HAVE_IDE
  491. select HAVE_PATA_PLATFORM
  492. select ISA_DMA_API
  493. select NEED_MACH_IO_H
  494. select NEED_MACH_MEMORY_H
  495. select NO_IOPORT_MAP
  496. help
  497. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  498. CD-ROM interface, serial and parallel port, and the floppy drive.
  499. config ARCH_SA1100
  500. bool "SA1100-based"
  501. select ARCH_MTD_XIP
  502. select ARCH_SPARSEMEM_ENABLE
  503. select CLKDEV_LOOKUP
  504. select CLKSRC_MMIO
  505. select CLKSRC_PXA
  506. select CLKSRC_OF if OF
  507. select CPU_FREQ
  508. select CPU_SA1100
  509. select GENERIC_CLOCKEVENTS
  510. select GPIOLIB
  511. select HAVE_IDE
  512. select IRQ_DOMAIN
  513. select ISA
  514. select MULTI_IRQ_HANDLER
  515. select NEED_MACH_MEMORY_H
  516. select SPARSE_IRQ
  517. help
  518. Support for StrongARM 11x0 based boards.
  519. config ARCH_S3C24XX
  520. bool "Samsung S3C24XX SoCs"
  521. select ATAGS
  522. select CLKDEV_LOOKUP
  523. select CLKSRC_SAMSUNG_PWM
  524. select GENERIC_CLOCKEVENTS
  525. select GPIO_SAMSUNG
  526. select GPIOLIB
  527. select HAVE_S3C2410_I2C if I2C
  528. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  529. select HAVE_S3C_RTC if RTC_CLASS
  530. select MULTI_IRQ_HANDLER
  531. select NEED_MACH_IO_H
  532. select SAMSUNG_ATAGS
  533. help
  534. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  535. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  536. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  537. Samsung SMDK2410 development board (and derivatives).
  538. config ARCH_DAVINCI
  539. bool "TI DaVinci"
  540. select ARCH_HAS_HOLES_MEMORYMODEL
  541. select CLKDEV_LOOKUP
  542. select CPU_ARM926T
  543. select GENERIC_ALLOCATOR
  544. select GENERIC_CLOCKEVENTS
  545. select GENERIC_IRQ_CHIP
  546. select GPIOLIB
  547. select HAVE_IDE
  548. select USE_OF
  549. select ZONE_DMA
  550. help
  551. Support for TI's DaVinci platform.
  552. config ARCH_OMAP1
  553. bool "TI OMAP1"
  554. depends on MMU
  555. select ARCH_HAS_HOLES_MEMORYMODEL
  556. select ARCH_OMAP
  557. select CLKDEV_LOOKUP
  558. select CLKSRC_MMIO
  559. select GENERIC_CLOCKEVENTS
  560. select GENERIC_IRQ_CHIP
  561. select GPIOLIB
  562. select HAVE_IDE
  563. select IRQ_DOMAIN
  564. select MULTI_IRQ_HANDLER
  565. select NEED_MACH_IO_H if PCCARD
  566. select NEED_MACH_MEMORY_H
  567. select SPARSE_IRQ
  568. help
  569. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  570. endchoice
  571. menu "Multiple platform selection"
  572. depends on ARCH_MULTIPLATFORM
  573. comment "CPU Core family selection"
  574. config ARCH_MULTI_V4
  575. bool "ARMv4 based platforms (FA526)"
  576. depends on !ARCH_MULTI_V6_V7
  577. select ARCH_MULTI_V4_V5
  578. select CPU_FA526
  579. config ARCH_MULTI_V4T
  580. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  581. depends on !ARCH_MULTI_V6_V7
  582. select ARCH_MULTI_V4_V5
  583. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  584. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  585. CPU_ARM925T || CPU_ARM940T)
  586. config ARCH_MULTI_V5
  587. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  588. depends on !ARCH_MULTI_V6_V7
  589. select ARCH_MULTI_V4_V5
  590. select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
  591. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  592. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  593. config ARCH_MULTI_V4_V5
  594. bool
  595. config ARCH_MULTI_V6
  596. bool "ARMv6 based platforms (ARM11)"
  597. select ARCH_MULTI_V6_V7
  598. select CPU_V6K
  599. config ARCH_MULTI_V7
  600. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  601. default y
  602. select ARCH_MULTI_V6_V7
  603. select CPU_V7
  604. select HAVE_SMP
  605. config ARCH_MULTI_V6_V7
  606. bool
  607. select MIGHT_HAVE_CACHE_L2X0
  608. config ARCH_MULTI_CPU_AUTO
  609. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  610. select ARCH_MULTI_V5
  611. endmenu
  612. config ARCH_VIRT
  613. bool "Dummy Virtual Machine"
  614. depends on ARCH_MULTI_V7
  615. select ARM_AMBA
  616. select ARM_GIC
  617. select ARM_GIC_V2M if PCI
  618. select ARM_GIC_V3
  619. select ARM_PSCI
  620. select HAVE_ARM_ARCH_TIMER
  621. #
  622. # This is sorted alphabetically by mach-* pathname. However, plat-*
  623. # Kconfigs may be included either alphabetically (according to the
  624. # plat- suffix) or along side the corresponding mach-* source.
  625. #
  626. source "arch/arm/mach-mvebu/Kconfig"
  627. source "arch/arm/mach-alpine/Kconfig"
  628. source "arch/arm/mach-artpec/Kconfig"
  629. source "arch/arm/mach-asm9260/Kconfig"
  630. source "arch/arm/mach-at91/Kconfig"
  631. source "arch/arm/mach-axxia/Kconfig"
  632. source "arch/arm/mach-bcm/Kconfig"
  633. source "arch/arm/mach-berlin/Kconfig"
  634. source "arch/arm/mach-clps711x/Kconfig"
  635. source "arch/arm/mach-cns3xxx/Kconfig"
  636. source "arch/arm/mach-davinci/Kconfig"
  637. source "arch/arm/mach-digicolor/Kconfig"
  638. source "arch/arm/mach-dove/Kconfig"
  639. source "arch/arm/mach-ep93xx/Kconfig"
  640. source "arch/arm/mach-footbridge/Kconfig"
  641. source "arch/arm/mach-gemini/Kconfig"
  642. source "arch/arm/mach-highbank/Kconfig"
  643. source "arch/arm/mach-hisi/Kconfig"
  644. source "arch/arm/mach-integrator/Kconfig"
  645. source "arch/arm/mach-iop32x/Kconfig"
  646. source "arch/arm/mach-iop33x/Kconfig"
  647. source "arch/arm/mach-iop13xx/Kconfig"
  648. source "arch/arm/mach-ixp4xx/Kconfig"
  649. source "arch/arm/mach-keystone/Kconfig"
  650. source "arch/arm/mach-ks8695/Kconfig"
  651. source "arch/arm/mach-meson/Kconfig"
  652. source "arch/arm/mach-moxart/Kconfig"
  653. source "arch/arm/mach-aspeed/Kconfig"
  654. source "arch/arm/mach-mv78xx0/Kconfig"
  655. source "arch/arm/mach-imx/Kconfig"
  656. source "arch/arm/mach-mediatek/Kconfig"
  657. source "arch/arm/mach-mxs/Kconfig"
  658. source "arch/arm/mach-netx/Kconfig"
  659. source "arch/arm/mach-nomadik/Kconfig"
  660. source "arch/arm/mach-nspire/Kconfig"
  661. source "arch/arm/plat-omap/Kconfig"
  662. source "arch/arm/mach-omap1/Kconfig"
  663. source "arch/arm/mach-omap2/Kconfig"
  664. source "arch/arm/mach-orion5x/Kconfig"
  665. source "arch/arm/mach-picoxcell/Kconfig"
  666. source "arch/arm/mach-pxa/Kconfig"
  667. source "arch/arm/plat-pxa/Kconfig"
  668. source "arch/arm/mach-mmp/Kconfig"
  669. source "arch/arm/mach-oxnas/Kconfig"
  670. source "arch/arm/mach-qcom/Kconfig"
  671. source "arch/arm/mach-realview/Kconfig"
  672. source "arch/arm/mach-rockchip/Kconfig"
  673. source "arch/arm/mach-sa1100/Kconfig"
  674. source "arch/arm/mach-socfpga/Kconfig"
  675. source "arch/arm/mach-spear/Kconfig"
  676. source "arch/arm/mach-sti/Kconfig"
  677. source "arch/arm/mach-s3c24xx/Kconfig"
  678. source "arch/arm/mach-s3c64xx/Kconfig"
  679. source "arch/arm/mach-s5pv210/Kconfig"
  680. source "arch/arm/mach-exynos/Kconfig"
  681. source "arch/arm/plat-samsung/Kconfig"
  682. source "arch/arm/mach-shmobile/Kconfig"
  683. source "arch/arm/mach-sunxi/Kconfig"
  684. source "arch/arm/mach-prima2/Kconfig"
  685. source "arch/arm/mach-tango/Kconfig"
  686. source "arch/arm/mach-tegra/Kconfig"
  687. source "arch/arm/mach-u300/Kconfig"
  688. source "arch/arm/mach-uniphier/Kconfig"
  689. source "arch/arm/mach-ux500/Kconfig"
  690. source "arch/arm/mach-versatile/Kconfig"
  691. source "arch/arm/mach-vexpress/Kconfig"
  692. source "arch/arm/plat-versatile/Kconfig"
  693. source "arch/arm/mach-vt8500/Kconfig"
  694. source "arch/arm/mach-w90x900/Kconfig"
  695. source "arch/arm/mach-zx/Kconfig"
  696. source "arch/arm/mach-zynq/Kconfig"
  697. # ARMv7-M architecture
  698. config ARCH_EFM32
  699. bool "Energy Micro efm32"
  700. depends on ARM_SINGLE_ARMV7M
  701. select GPIOLIB
  702. help
  703. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  704. processors.
  705. config ARCH_LPC18XX
  706. bool "NXP LPC18xx/LPC43xx"
  707. depends on ARM_SINGLE_ARMV7M
  708. select ARCH_HAS_RESET_CONTROLLER
  709. select ARM_AMBA
  710. select CLKSRC_LPC32XX
  711. select PINCTRL
  712. help
  713. Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
  714. high performance microcontrollers.
  715. config ARCH_STM32
  716. bool "STMicrolectronics STM32"
  717. depends on ARM_SINGLE_ARMV7M
  718. select ARCH_HAS_RESET_CONTROLLER
  719. select ARMV7M_SYSTICK
  720. select CLKSRC_STM32
  721. select PINCTRL
  722. select RESET_CONTROLLER
  723. select STM32_EXTI
  724. help
  725. Support for STMicroelectronics STM32 processors.
  726. config MACH_STM32F429
  727. bool "STMicrolectronics STM32F429"
  728. depends on ARCH_STM32
  729. default y
  730. config ARCH_MPS2
  731. bool "ARM MPS2 platform"
  732. depends on ARM_SINGLE_ARMV7M
  733. select ARM_AMBA
  734. select CLKSRC_MPS2
  735. help
  736. Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
  737. with a range of available cores like Cortex-M3/M4/M7.
  738. Please, note that depends which Application Note is used memory map
  739. for the platform may vary, so adjustment of RAM base might be needed.
  740. # Definitions to make life easier
  741. config ARCH_ACORN
  742. bool
  743. config PLAT_IOP
  744. bool
  745. select GENERIC_CLOCKEVENTS
  746. config PLAT_ORION
  747. bool
  748. select CLKSRC_MMIO
  749. select COMMON_CLK
  750. select GENERIC_IRQ_CHIP
  751. select IRQ_DOMAIN
  752. config PLAT_ORION_LEGACY
  753. bool
  754. select PLAT_ORION
  755. config PLAT_PXA
  756. bool
  757. config PLAT_VERSATILE
  758. bool
  759. source "arch/arm/firmware/Kconfig"
  760. source arch/arm/mm/Kconfig
  761. config IWMMXT
  762. bool "Enable iWMMXt support"
  763. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
  764. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
  765. help
  766. Enable support for iWMMXt context switching at run time if
  767. running on a CPU that supports it.
  768. config MULTI_IRQ_HANDLER
  769. bool
  770. help
  771. Allow each machine to specify it's own IRQ handler at run time.
  772. if !MMU
  773. source "arch/arm/Kconfig-nommu"
  774. endif
  775. config PJ4B_ERRATA_4742
  776. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  777. depends on CPU_PJ4B && MACH_ARMADA_370
  778. default y
  779. help
  780. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  781. Event (WFE) IDLE states, a specific timing sensitivity exists between
  782. the retiring WFI/WFE instructions and the newly issued subsequent
  783. instructions. This sensitivity can result in a CPU hang scenario.
  784. Workaround:
  785. The software must insert either a Data Synchronization Barrier (DSB)
  786. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  787. instruction
  788. config ARM_ERRATA_326103
  789. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  790. depends on CPU_V6
  791. help
  792. Executing a SWP instruction to read-only memory does not set bit 11
  793. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  794. treat the access as a read, preventing a COW from occurring and
  795. causing the faulting task to livelock.
  796. config ARM_ERRATA_411920
  797. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  798. depends on CPU_V6 || CPU_V6K
  799. help
  800. Invalidation of the Instruction Cache operation can
  801. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  802. It does not affect the MPCore. This option enables the ARM Ltd.
  803. recommended workaround.
  804. config ARM_ERRATA_430973
  805. bool "ARM errata: Stale prediction on replaced interworking branch"
  806. depends on CPU_V7
  807. help
  808. This option enables the workaround for the 430973 Cortex-A8
  809. r1p* erratum. If a code sequence containing an ARM/Thumb
  810. interworking branch is replaced with another code sequence at the
  811. same virtual address, whether due to self-modifying code or virtual
  812. to physical address re-mapping, Cortex-A8 does not recover from the
  813. stale interworking branch prediction. This results in Cortex-A8
  814. executing the new code sequence in the incorrect ARM or Thumb state.
  815. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  816. and also flushes the branch target cache at every context switch.
  817. Note that setting specific bits in the ACTLR register may not be
  818. available in non-secure mode.
  819. config ARM_ERRATA_458693
  820. bool "ARM errata: Processor deadlock when a false hazard is created"
  821. depends on CPU_V7
  822. depends on !ARCH_MULTIPLATFORM
  823. help
  824. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  825. erratum. For very specific sequences of memory operations, it is
  826. possible for a hazard condition intended for a cache line to instead
  827. be incorrectly associated with a different cache line. This false
  828. hazard might then cause a processor deadlock. The workaround enables
  829. the L1 caching of the NEON accesses and disables the PLD instruction
  830. in the ACTLR register. Note that setting specific bits in the ACTLR
  831. register may not be available in non-secure mode.
  832. config ARM_ERRATA_460075
  833. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  834. depends on CPU_V7
  835. depends on !ARCH_MULTIPLATFORM
  836. help
  837. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  838. erratum. Any asynchronous access to the L2 cache may encounter a
  839. situation in which recent store transactions to the L2 cache are lost
  840. and overwritten with stale memory contents from external memory. The
  841. workaround disables the write-allocate mode for the L2 cache via the
  842. ACTLR register. Note that setting specific bits in the ACTLR register
  843. may not be available in non-secure mode.
  844. config ARM_ERRATA_742230
  845. bool "ARM errata: DMB operation may be faulty"
  846. depends on CPU_V7 && SMP
  847. depends on !ARCH_MULTIPLATFORM
  848. help
  849. This option enables the workaround for the 742230 Cortex-A9
  850. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  851. between two write operations may not ensure the correct visibility
  852. ordering of the two writes. This workaround sets a specific bit in
  853. the diagnostic register of the Cortex-A9 which causes the DMB
  854. instruction to behave as a DSB, ensuring the correct behaviour of
  855. the two writes.
  856. config ARM_ERRATA_742231
  857. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  858. depends on CPU_V7 && SMP
  859. depends on !ARCH_MULTIPLATFORM
  860. help
  861. This option enables the workaround for the 742231 Cortex-A9
  862. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  863. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  864. accessing some data located in the same cache line, may get corrupted
  865. data due to bad handling of the address hazard when the line gets
  866. replaced from one of the CPUs at the same time as another CPU is
  867. accessing it. This workaround sets specific bits in the diagnostic
  868. register of the Cortex-A9 which reduces the linefill issuing
  869. capabilities of the processor.
  870. config ARM_ERRATA_643719
  871. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  872. depends on CPU_V7 && SMP
  873. default y
  874. help
  875. This option enables the workaround for the 643719 Cortex-A9 (prior to
  876. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  877. register returns zero when it should return one. The workaround
  878. corrects this value, ensuring cache maintenance operations which use
  879. it behave as intended and avoiding data corruption.
  880. config ARM_ERRATA_720789
  881. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  882. depends on CPU_V7
  883. help
  884. This option enables the workaround for the 720789 Cortex-A9 (prior to
  885. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  886. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  887. As a consequence of this erratum, some TLB entries which should be
  888. invalidated are not, resulting in an incoherency in the system page
  889. tables. The workaround changes the TLB flushing routines to invalidate
  890. entries regardless of the ASID.
  891. config ARM_ERRATA_743622
  892. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  893. depends on CPU_V7
  894. depends on !ARCH_MULTIPLATFORM
  895. help
  896. This option enables the workaround for the 743622 Cortex-A9
  897. (r2p*) erratum. Under very rare conditions, a faulty
  898. optimisation in the Cortex-A9 Store Buffer may lead to data
  899. corruption. This workaround sets a specific bit in the diagnostic
  900. register of the Cortex-A9 which disables the Store Buffer
  901. optimisation, preventing the defect from occurring. This has no
  902. visible impact on the overall performance or power consumption of the
  903. processor.
  904. config ARM_ERRATA_751472
  905. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  906. depends on CPU_V7
  907. depends on !ARCH_MULTIPLATFORM
  908. help
  909. This option enables the workaround for the 751472 Cortex-A9 (prior
  910. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  911. completion of a following broadcasted operation if the second
  912. operation is received by a CPU before the ICIALLUIS has completed,
  913. potentially leading to corrupted entries in the cache or TLB.
  914. config ARM_ERRATA_754322
  915. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  916. depends on CPU_V7
  917. help
  918. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  919. r3p*) erratum. A speculative memory access may cause a page table walk
  920. which starts prior to an ASID switch but completes afterwards. This
  921. can populate the micro-TLB with a stale entry which may be hit with
  922. the new ASID. This workaround places two dsb instructions in the mm
  923. switching code so that no page table walks can cross the ASID switch.
  924. config ARM_ERRATA_754327
  925. bool "ARM errata: no automatic Store Buffer drain"
  926. depends on CPU_V7 && SMP
  927. help
  928. This option enables the workaround for the 754327 Cortex-A9 (prior to
  929. r2p0) erratum. The Store Buffer does not have any automatic draining
  930. mechanism and therefore a livelock may occur if an external agent
  931. continuously polls a memory location waiting to observe an update.
  932. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  933. written polling loops from denying visibility of updates to memory.
  934. config ARM_ERRATA_364296
  935. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  936. depends on CPU_V6
  937. help
  938. This options enables the workaround for the 364296 ARM1136
  939. r0p2 erratum (possible cache data corruption with
  940. hit-under-miss enabled). It sets the undocumented bit 31 in
  941. the auxiliary control register and the FI bit in the control
  942. register, thus disabling hit-under-miss without putting the
  943. processor into full low interrupt latency mode. ARM11MPCore
  944. is not affected.
  945. config ARM_ERRATA_764369
  946. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  947. depends on CPU_V7 && SMP
  948. help
  949. This option enables the workaround for erratum 764369
  950. affecting Cortex-A9 MPCore with two or more processors (all
  951. current revisions). Under certain timing circumstances, a data
  952. cache line maintenance operation by MVA targeting an Inner
  953. Shareable memory region may fail to proceed up to either the
  954. Point of Coherency or to the Point of Unification of the
  955. system. This workaround adds a DSB instruction before the
  956. relevant cache maintenance functions and sets a specific bit
  957. in the diagnostic control register of the SCU.
  958. config ARM_ERRATA_775420
  959. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  960. depends on CPU_V7
  961. help
  962. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  963. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  964. operation aborts with MMU exception, it might cause the processor
  965. to deadlock. This workaround puts DSB before executing ISB if
  966. an abort may occur on cache maintenance.
  967. config ARM_ERRATA_798181
  968. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  969. depends on CPU_V7 && SMP
  970. help
  971. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  972. adequately shooting down all use of the old entries. This
  973. option enables the Linux kernel workaround for this erratum
  974. which sends an IPI to the CPUs that are running the same ASID
  975. as the one being invalidated.
  976. config ARM_ERRATA_773022
  977. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  978. depends on CPU_V7
  979. help
  980. This option enables the workaround for the 773022 Cortex-A15
  981. (up to r0p4) erratum. In certain rare sequences of code, the
  982. loop buffer may deliver incorrect instructions. This
  983. workaround disables the loop buffer to avoid the erratum.
  984. config ARM_ERRATA_818325_852422
  985. bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
  986. depends on CPU_V7
  987. help
  988. This option enables the workaround for:
  989. - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
  990. instruction might deadlock. Fixed in r0p1.
  991. - Cortex-A12 852422: Execution of a sequence of instructions might
  992. lead to either a data corruption or a CPU deadlock. Not fixed in
  993. any Cortex-A12 cores yet.
  994. This workaround for all both errata involves setting bit[12] of the
  995. Feature Register. This bit disables an optimisation applied to a
  996. sequence of 2 instructions that use opposing condition codes.
  997. config ARM_ERRATA_821420
  998. bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
  999. depends on CPU_V7
  1000. help
  1001. This option enables the workaround for the 821420 Cortex-A12
  1002. (all revs) erratum. In very rare timing conditions, a sequence
  1003. of VMOV to Core registers instructions, for which the second
  1004. one is in the shadow of a branch or abort, can lead to a
  1005. deadlock when the VMOV instructions are issued out-of-order.
  1006. config ARM_ERRATA_825619
  1007. bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
  1008. depends on CPU_V7
  1009. help
  1010. This option enables the workaround for the 825619 Cortex-A12
  1011. (all revs) erratum. Within rare timing constraints, executing a
  1012. DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
  1013. and Device/Strongly-Ordered loads and stores might cause deadlock
  1014. config ARM_ERRATA_852421
  1015. bool "ARM errata: A17: DMB ST might fail to create order between stores"
  1016. depends on CPU_V7
  1017. help
  1018. This option enables the workaround for the 852421 Cortex-A17
  1019. (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
  1020. execution of a DMB ST instruction might fail to properly order
  1021. stores from GroupA and stores from GroupB.
  1022. config ARM_ERRATA_852423
  1023. bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
  1024. depends on CPU_V7
  1025. help
  1026. This option enables the workaround for:
  1027. - Cortex-A17 852423: Execution of a sequence of instructions might
  1028. lead to either a data corruption or a CPU deadlock. Not fixed in
  1029. any Cortex-A17 cores yet.
  1030. This is identical to Cortex-A12 erratum 852422. It is a separate
  1031. config option from the A12 erratum due to the way errata are checked
  1032. for and handled.
  1033. endmenu
  1034. source "arch/arm/common/Kconfig"
  1035. menu "Bus support"
  1036. config ISA
  1037. bool
  1038. help
  1039. Find out whether you have ISA slots on your motherboard. ISA is the
  1040. name of a bus system, i.e. the way the CPU talks to the other stuff
  1041. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1042. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1043. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1044. # Select ISA DMA controller support
  1045. config ISA_DMA
  1046. bool
  1047. select ISA_DMA_API
  1048. # Select ISA DMA interface
  1049. config ISA_DMA_API
  1050. bool
  1051. config PCI
  1052. bool "PCI support" if MIGHT_HAVE_PCI
  1053. help
  1054. Find out whether you have a PCI motherboard. PCI is the name of a
  1055. bus system, i.e. the way the CPU talks to the other stuff inside
  1056. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1057. VESA. If you have PCI, say Y, otherwise N.
  1058. config PCI_DOMAINS
  1059. bool
  1060. depends on PCI
  1061. config PCI_DOMAINS_GENERIC
  1062. def_bool PCI_DOMAINS
  1063. config PCI_NANOENGINE
  1064. bool "BSE nanoEngine PCI support"
  1065. depends on SA1100_NANOENGINE
  1066. help
  1067. Enable PCI on the BSE nanoEngine board.
  1068. config PCI_SYSCALL
  1069. def_bool PCI
  1070. config PCI_HOST_ITE8152
  1071. bool
  1072. depends on PCI && MACH_ARMCORE
  1073. default y
  1074. select DMABOUNCE
  1075. source "drivers/pci/Kconfig"
  1076. source "drivers/pcmcia/Kconfig"
  1077. endmenu
  1078. menu "Kernel Features"
  1079. config HAVE_SMP
  1080. bool
  1081. help
  1082. This option should be selected by machines which have an SMP-
  1083. capable CPU.
  1084. The only effect of this option is to make the SMP-related
  1085. options available to the user for configuration.
  1086. config SMP
  1087. bool "Symmetric Multi-Processing"
  1088. depends on CPU_V6K || CPU_V7
  1089. depends on GENERIC_CLOCKEVENTS
  1090. depends on HAVE_SMP
  1091. depends on MMU || ARM_MPU
  1092. select IRQ_WORK
  1093. help
  1094. This enables support for systems with more than one CPU. If you have
  1095. a system with only one CPU, say N. If you have a system with more
  1096. than one CPU, say Y.
  1097. If you say N here, the kernel will run on uni- and multiprocessor
  1098. machines, but will use only one CPU of a multiprocessor machine. If
  1099. you say Y here, the kernel will run on many, but not all,
  1100. uniprocessor machines. On a uniprocessor machine, the kernel
  1101. will run faster if you say N here.
  1102. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1103. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1104. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1105. If you don't know what to do here, say N.
  1106. config SMP_ON_UP
  1107. bool "Allow booting SMP kernel on uniprocessor systems"
  1108. depends on SMP && !XIP_KERNEL && MMU
  1109. default y
  1110. help
  1111. SMP kernels contain instructions which fail on non-SMP processors.
  1112. Enabling this option allows the kernel to modify itself to make
  1113. these instructions safe. Disabling it allows about 1K of space
  1114. savings.
  1115. If you don't know what to do here, say Y.
  1116. config ARM_CPU_TOPOLOGY
  1117. bool "Support cpu topology definition"
  1118. depends on SMP && CPU_V7
  1119. default y
  1120. help
  1121. Support ARM cpu topology definition. The MPIDR register defines
  1122. affinity between processors which is then used to describe the cpu
  1123. topology of an ARM System.
  1124. config SCHED_MC
  1125. bool "Multi-core scheduler support"
  1126. depends on ARM_CPU_TOPOLOGY
  1127. help
  1128. Multi-core scheduler support improves the CPU scheduler's decision
  1129. making when dealing with multi-core CPU chips at a cost of slightly
  1130. increased overhead in some places. If unsure say N here.
  1131. config SCHED_SMT
  1132. bool "SMT scheduler support"
  1133. depends on ARM_CPU_TOPOLOGY
  1134. help
  1135. Improves the CPU scheduler's decision making when dealing with
  1136. MultiThreading at a cost of slightly increased overhead in some
  1137. places. If unsure say N here.
  1138. config HAVE_ARM_SCU
  1139. bool
  1140. help
  1141. This option enables support for the ARM system coherency unit
  1142. config HAVE_ARM_ARCH_TIMER
  1143. bool "Architected timer support"
  1144. depends on CPU_V7
  1145. select ARM_ARCH_TIMER
  1146. select GENERIC_CLOCKEVENTS
  1147. help
  1148. This option enables support for the ARM architected timer
  1149. config HAVE_ARM_TWD
  1150. bool
  1151. select CLKSRC_OF if OF
  1152. help
  1153. This options enables support for the ARM timer and watchdog unit
  1154. config MCPM
  1155. bool "Multi-Cluster Power Management"
  1156. depends on CPU_V7 && SMP
  1157. help
  1158. This option provides the common power management infrastructure
  1159. for (multi-)cluster based systems, such as big.LITTLE based
  1160. systems.
  1161. config MCPM_QUAD_CLUSTER
  1162. bool
  1163. depends on MCPM
  1164. help
  1165. To avoid wasting resources unnecessarily, MCPM only supports up
  1166. to 2 clusters by default.
  1167. Platforms with 3 or 4 clusters that use MCPM must select this
  1168. option to allow the additional clusters to be managed.
  1169. config BIG_LITTLE
  1170. bool "big.LITTLE support (Experimental)"
  1171. depends on CPU_V7 && SMP
  1172. select MCPM
  1173. help
  1174. This option enables support selections for the big.LITTLE
  1175. system architecture.
  1176. config BL_SWITCHER
  1177. bool "big.LITTLE switcher support"
  1178. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
  1179. select CPU_PM
  1180. help
  1181. The big.LITTLE "switcher" provides the core functionality to
  1182. transparently handle transition between a cluster of A15's
  1183. and a cluster of A7's in a big.LITTLE system.
  1184. config BL_SWITCHER_DUMMY_IF
  1185. tristate "Simple big.LITTLE switcher user interface"
  1186. depends on BL_SWITCHER && DEBUG_KERNEL
  1187. help
  1188. This is a simple and dummy char dev interface to control
  1189. the big.LITTLE switcher core code. It is meant for
  1190. debugging purposes only.
  1191. choice
  1192. prompt "Memory split"
  1193. depends on MMU
  1194. default VMSPLIT_3G
  1195. help
  1196. Select the desired split between kernel and user memory.
  1197. If you are not absolutely sure what you are doing, leave this
  1198. option alone!
  1199. config VMSPLIT_3G
  1200. bool "3G/1G user/kernel split"
  1201. config VMSPLIT_3G_OPT
  1202. bool "3G/1G user/kernel split (for full 1G low memory)"
  1203. config VMSPLIT_2G
  1204. bool "2G/2G user/kernel split"
  1205. config VMSPLIT_1G
  1206. bool "1G/3G user/kernel split"
  1207. endchoice
  1208. config PAGE_OFFSET
  1209. hex
  1210. default PHYS_OFFSET if !MMU
  1211. default 0x40000000 if VMSPLIT_1G
  1212. default 0x80000000 if VMSPLIT_2G
  1213. default 0xB0000000 if VMSPLIT_3G_OPT
  1214. default 0xC0000000
  1215. config NR_CPUS
  1216. int "Maximum number of CPUs (2-32)"
  1217. range 2 32
  1218. depends on SMP
  1219. default "4"
  1220. config HOTPLUG_CPU
  1221. bool "Support for hot-pluggable CPUs"
  1222. depends on SMP
  1223. help
  1224. Say Y here to experiment with turning CPUs off and on. CPUs
  1225. can be controlled through /sys/devices/system/cpu.
  1226. config ARM_PSCI
  1227. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1228. depends on HAVE_ARM_SMCCC
  1229. select ARM_PSCI_FW
  1230. help
  1231. Say Y here if you want Linux to communicate with system firmware
  1232. implementing the PSCI specification for CPU-centric power
  1233. management operations described in ARM document number ARM DEN
  1234. 0022A ("Power State Coordination Interface System Software on
  1235. ARM processors").
  1236. # The GPIO number here must be sorted by descending number. In case of
  1237. # a multiplatform kernel, we just want the highest value required by the
  1238. # selected platforms.
  1239. config ARCH_NR_GPIO
  1240. int
  1241. default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
  1242. ARCH_ZYNQ
  1243. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
  1244. SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
  1245. default 416 if ARCH_SUNXI
  1246. default 392 if ARCH_U8500
  1247. default 352 if ARCH_VT8500
  1248. default 288 if ARCH_ROCKCHIP
  1249. default 264 if MACH_H4700
  1250. default 0
  1251. help
  1252. Maximum number of GPIOs in the system.
  1253. If unsure, leave the default value.
  1254. source kernel/Kconfig.preempt
  1255. config HZ_FIXED
  1256. int
  1257. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
  1258. ARCH_S5PV210 || ARCH_EXYNOS4
  1259. default 128 if SOC_AT91RM9200
  1260. default 0
  1261. choice
  1262. depends on HZ_FIXED = 0
  1263. prompt "Timer frequency"
  1264. config HZ_100
  1265. bool "100 Hz"
  1266. config HZ_200
  1267. bool "200 Hz"
  1268. config HZ_250
  1269. bool "250 Hz"
  1270. config HZ_300
  1271. bool "300 Hz"
  1272. config HZ_500
  1273. bool "500 Hz"
  1274. config HZ_1000
  1275. bool "1000 Hz"
  1276. endchoice
  1277. config HZ
  1278. int
  1279. default HZ_FIXED if HZ_FIXED != 0
  1280. default 100 if HZ_100
  1281. default 200 if HZ_200
  1282. default 250 if HZ_250
  1283. default 300 if HZ_300
  1284. default 500 if HZ_500
  1285. default 1000
  1286. config SCHED_HRTICK
  1287. def_bool HIGH_RES_TIMERS
  1288. config THUMB2_KERNEL
  1289. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1290. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1291. default y if CPU_THUMBONLY
  1292. select AEABI
  1293. select ARM_ASM_UNIFIED
  1294. select ARM_UNWIND
  1295. help
  1296. By enabling this option, the kernel will be compiled in
  1297. Thumb-2 mode. A compiler/assembler that understand the unified
  1298. ARM-Thumb syntax is needed.
  1299. If unsure, say N.
  1300. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1301. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1302. depends on THUMB2_KERNEL && MODULES
  1303. default y
  1304. help
  1305. Various binutils versions can resolve Thumb-2 branches to
  1306. locally-defined, preemptible global symbols as short-range "b.n"
  1307. branch instructions.
  1308. This is a problem, because there's no guarantee the final
  1309. destination of the symbol, or any candidate locations for a
  1310. trampoline, are within range of the branch. For this reason, the
  1311. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1312. relocation in modules at all, and it makes little sense to add
  1313. support.
  1314. The symptom is that the kernel fails with an "unsupported
  1315. relocation" error when loading some modules.
  1316. Until fixed tools are available, passing
  1317. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1318. code which hits this problem, at the cost of a bit of extra runtime
  1319. stack usage in some cases.
  1320. The problem is described in more detail at:
  1321. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1322. Only Thumb-2 kernels are affected.
  1323. Unless you are sure your tools don't have this problem, say Y.
  1324. config ARM_ASM_UNIFIED
  1325. bool
  1326. config ARM_PATCH_IDIV
  1327. bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
  1328. depends on CPU_32v7 && !XIP_KERNEL
  1329. default y
  1330. help
  1331. The ARM compiler inserts calls to __aeabi_idiv() and
  1332. __aeabi_uidiv() when it needs to perform division on signed
  1333. and unsigned integers. Some v7 CPUs have support for the sdiv
  1334. and udiv instructions that can be used to implement those
  1335. functions.
  1336. Enabling this option allows the kernel to modify itself to
  1337. replace the first two instructions of these library functions
  1338. with the sdiv or udiv plus "bx lr" instructions when the CPU
  1339. it is running on supports them. Typically this will be faster
  1340. and less power intensive than running the original library
  1341. code to do integer division.
  1342. config AEABI
  1343. bool "Use the ARM EABI to compile the kernel"
  1344. help
  1345. This option allows for the kernel to be compiled using the latest
  1346. ARM ABI (aka EABI). This is only useful if you are using a user
  1347. space environment that is also compiled with EABI.
  1348. Since there are major incompatibilities between the legacy ABI and
  1349. EABI, especially with regard to structure member alignment, this
  1350. option also changes the kernel syscall calling convention to
  1351. disambiguate both ABIs and allow for backward compatibility support
  1352. (selected with CONFIG_OABI_COMPAT).
  1353. To use this you need GCC version 4.0.0 or later.
  1354. config OABI_COMPAT
  1355. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1356. depends on AEABI && !THUMB2_KERNEL
  1357. help
  1358. This option preserves the old syscall interface along with the
  1359. new (ARM EABI) one. It also provides a compatibility layer to
  1360. intercept syscalls that have structure arguments which layout
  1361. in memory differs between the legacy ABI and the new ARM EABI
  1362. (only for non "thumb" binaries). This option adds a tiny
  1363. overhead to all syscalls and produces a slightly larger kernel.
  1364. The seccomp filter system will not be available when this is
  1365. selected, since there is no way yet to sensibly distinguish
  1366. between calling conventions during filtering.
  1367. If you know you'll be using only pure EABI user space then you
  1368. can say N here. If this option is not selected and you attempt
  1369. to execute a legacy ABI binary then the result will be
  1370. UNPREDICTABLE (in fact it can be predicted that it won't work
  1371. at all). If in doubt say N.
  1372. config ARCH_HAS_HOLES_MEMORYMODEL
  1373. bool
  1374. config ARCH_SPARSEMEM_ENABLE
  1375. bool
  1376. config ARCH_SPARSEMEM_DEFAULT
  1377. def_bool ARCH_SPARSEMEM_ENABLE
  1378. config ARCH_SELECT_MEMORY_MODEL
  1379. def_bool ARCH_SPARSEMEM_ENABLE
  1380. config HAVE_ARCH_PFN_VALID
  1381. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1382. config HAVE_GENERIC_RCU_GUP
  1383. def_bool y
  1384. depends on ARM_LPAE
  1385. config HIGHMEM
  1386. bool "High Memory Support"
  1387. depends on MMU
  1388. help
  1389. The address space of ARM processors is only 4 Gigabytes large
  1390. and it has to accommodate user address space, kernel address
  1391. space as well as some memory mapped IO. That means that, if you
  1392. have a large amount of physical memory and/or IO, not all of the
  1393. memory can be "permanently mapped" by the kernel. The physical
  1394. memory that is not permanently mapped is called "high memory".
  1395. Depending on the selected kernel/user memory split, minimum
  1396. vmalloc space and actual amount of RAM, you may not need this
  1397. option which should result in a slightly faster kernel.
  1398. If unsure, say n.
  1399. config HIGHPTE
  1400. bool "Allocate 2nd-level pagetables from highmem" if EXPERT
  1401. depends on HIGHMEM
  1402. default y
  1403. help
  1404. The VM uses one page of physical memory for each page table.
  1405. For systems with a lot of processes, this can use a lot of
  1406. precious low memory, eventually leading to low memory being
  1407. consumed by page tables. Setting this option will allow
  1408. user-space 2nd level page tables to reside in high memory.
  1409. config CPU_SW_DOMAIN_PAN
  1410. bool "Enable use of CPU domains to implement privileged no-access"
  1411. depends on MMU && !ARM_LPAE
  1412. default y
  1413. help
  1414. Increase kernel security by ensuring that normal kernel accesses
  1415. are unable to access userspace addresses. This can help prevent
  1416. use-after-free bugs becoming an exploitable privilege escalation
  1417. by ensuring that magic values (such as LIST_POISON) will always
  1418. fault when dereferenced.
  1419. CPUs with low-vector mappings use a best-efforts implementation.
  1420. Their lower 1MB needs to remain accessible for the vectors, but
  1421. the remainder of userspace will become appropriately inaccessible.
  1422. config HW_PERF_EVENTS
  1423. def_bool y
  1424. depends on ARM_PMU
  1425. config SYS_SUPPORTS_HUGETLBFS
  1426. def_bool y
  1427. depends on ARM_LPAE
  1428. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1429. def_bool y
  1430. depends on ARM_LPAE
  1431. config ARCH_WANT_GENERAL_HUGETLB
  1432. def_bool y
  1433. config ARM_MODULE_PLTS
  1434. bool "Use PLTs to allow module memory to spill over into vmalloc area"
  1435. depends on MODULES
  1436. help
  1437. Allocate PLTs when loading modules so that jumps and calls whose
  1438. targets are too far away for their relative offsets to be encoded
  1439. in the instructions themselves can be bounced via veneers in the
  1440. module's PLT. This allows modules to be allocated in the generic
  1441. vmalloc area after the dedicated module memory area has been
  1442. exhausted. The modules will use slightly more memory, but after
  1443. rounding up to page size, the actual memory footprint is usually
  1444. the same.
  1445. Say y if you are getting out of memory errors while loading modules
  1446. source "mm/Kconfig"
  1447. config FORCE_MAX_ZONEORDER
  1448. int "Maximum zone order"
  1449. default "12" if SOC_AM33XX
  1450. default "9" if SA1111 || ARCH_EFM32
  1451. default "11"
  1452. help
  1453. The kernel memory allocator divides physically contiguous memory
  1454. blocks into "zones", where each zone is a power of two number of
  1455. pages. This option selects the largest power of two that the kernel
  1456. keeps in the memory allocator. If you need to allocate very large
  1457. blocks of physically contiguous memory, then you may need to
  1458. increase this value.
  1459. This config option is actually maximum order plus one. For example,
  1460. a value of 11 means that the largest free memory block is 2^10 pages.
  1461. config ALIGNMENT_TRAP
  1462. bool
  1463. depends on CPU_CP15_MMU
  1464. default y if !ARCH_EBSA110
  1465. select HAVE_PROC_CPU if PROC_FS
  1466. help
  1467. ARM processors cannot fetch/store information which is not
  1468. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1469. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1470. fetch/store instructions will be emulated in software if you say
  1471. here, which has a severe performance impact. This is necessary for
  1472. correct operation of some network protocols. With an IP-only
  1473. configuration it is safe to say N, otherwise say Y.
  1474. config UACCESS_WITH_MEMCPY
  1475. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1476. depends on MMU
  1477. default y if CPU_FEROCEON
  1478. help
  1479. Implement faster copy_to_user and clear_user methods for CPU
  1480. cores where a 8-word STM instruction give significantly higher
  1481. memory write throughput than a sequence of individual 32bit stores.
  1482. A possible side effect is a slight increase in scheduling latency
  1483. between threads sharing the same address space if they invoke
  1484. such copy operations with large buffers.
  1485. However, if the CPU data cache is using a write-allocate mode,
  1486. this option is unlikely to provide any performance gain.
  1487. config SECCOMP
  1488. bool
  1489. prompt "Enable seccomp to safely compute untrusted bytecode"
  1490. ---help---
  1491. This kernel feature is useful for number crunching applications
  1492. that may need to compute untrusted bytecode during their
  1493. execution. By using pipes or other transports made available to
  1494. the process as file descriptors supporting the read/write
  1495. syscalls, it's possible to isolate those applications in
  1496. their own address space using seccomp. Once seccomp is
  1497. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1498. and the task is only allowed to execute a few safe syscalls
  1499. defined by each seccomp mode.
  1500. config SWIOTLB
  1501. def_bool y
  1502. config IOMMU_HELPER
  1503. def_bool SWIOTLB
  1504. config PARAVIRT
  1505. bool "Enable paravirtualization code"
  1506. help
  1507. This changes the kernel so it can modify itself when it is run
  1508. under a hypervisor, potentially improving performance significantly
  1509. over full virtualization.
  1510. config PARAVIRT_TIME_ACCOUNTING
  1511. bool "Paravirtual steal time accounting"
  1512. select PARAVIRT
  1513. default n
  1514. help
  1515. Select this option to enable fine granularity task steal time
  1516. accounting. Time spent executing other tasks in parallel with
  1517. the current vCPU is discounted from the vCPU power. To account for
  1518. that, there can be a small performance impact.
  1519. If in doubt, say N here.
  1520. config XEN_DOM0
  1521. def_bool y
  1522. depends on XEN
  1523. config XEN
  1524. bool "Xen guest support on ARM"
  1525. depends on ARM && AEABI && OF
  1526. depends on CPU_V7 && !CPU_V6
  1527. depends on !GENERIC_ATOMIC64
  1528. depends on MMU
  1529. select ARCH_DMA_ADDR_T_64BIT
  1530. select ARM_PSCI
  1531. select SWIOTLB_XEN
  1532. select PARAVIRT
  1533. help
  1534. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1535. endmenu
  1536. menu "Boot options"
  1537. config USE_OF
  1538. bool "Flattened Device Tree support"
  1539. select IRQ_DOMAIN
  1540. select OF
  1541. help
  1542. Include support for flattened device tree machine descriptions.
  1543. config ATAGS
  1544. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1545. default y
  1546. help
  1547. This is the traditional way of passing data to the kernel at boot
  1548. time. If you are solely relying on the flattened device tree (or
  1549. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1550. to remove ATAGS support from your kernel binary. If unsure,
  1551. leave this to y.
  1552. config DEPRECATED_PARAM_STRUCT
  1553. bool "Provide old way to pass kernel parameters"
  1554. depends on ATAGS
  1555. help
  1556. This was deprecated in 2001 and announced to live on for 5 years.
  1557. Some old boot loaders still use this way.
  1558. # Compressed boot loader in ROM. Yes, we really want to ask about
  1559. # TEXT and BSS so we preserve their values in the config files.
  1560. config ZBOOT_ROM_TEXT
  1561. hex "Compressed ROM boot loader base address"
  1562. default "0"
  1563. help
  1564. The physical address at which the ROM-able zImage is to be
  1565. placed in the target. Platforms which normally make use of
  1566. ROM-able zImage formats normally set this to a suitable
  1567. value in their defconfig file.
  1568. If ZBOOT_ROM is not enabled, this has no effect.
  1569. config ZBOOT_ROM_BSS
  1570. hex "Compressed ROM boot loader BSS address"
  1571. default "0"
  1572. help
  1573. The base address of an area of read/write memory in the target
  1574. for the ROM-able zImage which must be available while the
  1575. decompressor is running. It must be large enough to hold the
  1576. entire decompressed kernel plus an additional 128 KiB.
  1577. Platforms which normally make use of ROM-able zImage formats
  1578. normally set this to a suitable value in their defconfig file.
  1579. If ZBOOT_ROM is not enabled, this has no effect.
  1580. config ZBOOT_ROM
  1581. bool "Compressed boot loader in ROM/flash"
  1582. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1583. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1584. help
  1585. Say Y here if you intend to execute your compressed kernel image
  1586. (zImage) directly from ROM or flash. If unsure, say N.
  1587. config ARM_APPENDED_DTB
  1588. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1589. depends on OF
  1590. help
  1591. With this option, the boot code will look for a device tree binary
  1592. (DTB) appended to zImage
  1593. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1594. This is meant as a backward compatibility convenience for those
  1595. systems with a bootloader that can't be upgraded to accommodate
  1596. the documented boot protocol using a device tree.
  1597. Beware that there is very little in terms of protection against
  1598. this option being confused by leftover garbage in memory that might
  1599. look like a DTB header after a reboot if no actual DTB is appended
  1600. to zImage. Do not leave this option active in a production kernel
  1601. if you don't intend to always append a DTB. Proper passing of the
  1602. location into r2 of a bootloader provided DTB is always preferable
  1603. to this option.
  1604. config ARM_ATAG_DTB_COMPAT
  1605. bool "Supplement the appended DTB with traditional ATAG information"
  1606. depends on ARM_APPENDED_DTB
  1607. help
  1608. Some old bootloaders can't be updated to a DTB capable one, yet
  1609. they provide ATAGs with memory configuration, the ramdisk address,
  1610. the kernel cmdline string, etc. Such information is dynamically
  1611. provided by the bootloader and can't always be stored in a static
  1612. DTB. To allow a device tree enabled kernel to be used with such
  1613. bootloaders, this option allows zImage to extract the information
  1614. from the ATAG list and store it at run time into the appended DTB.
  1615. choice
  1616. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1617. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1618. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1619. bool "Use bootloader kernel arguments if available"
  1620. help
  1621. Uses the command-line options passed by the boot loader instead of
  1622. the device tree bootargs property. If the boot loader doesn't provide
  1623. any, the device tree bootargs property will be used.
  1624. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1625. bool "Extend with bootloader kernel arguments"
  1626. help
  1627. The command-line arguments provided by the boot loader will be
  1628. appended to the the device tree bootargs property.
  1629. endchoice
  1630. config CMDLINE
  1631. string "Default kernel command string"
  1632. default ""
  1633. help
  1634. On some architectures (EBSA110 and CATS), there is currently no way
  1635. for the boot loader to pass arguments to the kernel. For these
  1636. architectures, you should supply some command-line options at build
  1637. time by entering them here. As a minimum, you should specify the
  1638. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1639. choice
  1640. prompt "Kernel command line type" if CMDLINE != ""
  1641. default CMDLINE_FROM_BOOTLOADER
  1642. depends on ATAGS
  1643. config CMDLINE_FROM_BOOTLOADER
  1644. bool "Use bootloader kernel arguments if available"
  1645. help
  1646. Uses the command-line options passed by the boot loader. If
  1647. the boot loader doesn't provide any, the default kernel command
  1648. string provided in CMDLINE will be used.
  1649. config CMDLINE_EXTEND
  1650. bool "Extend bootloader kernel arguments"
  1651. help
  1652. The command-line arguments provided by the boot loader will be
  1653. appended to the default kernel command string.
  1654. config CMDLINE_FORCE
  1655. bool "Always use the default kernel command string"
  1656. help
  1657. Always use the default kernel command string, even if the boot
  1658. loader passes other arguments to the kernel.
  1659. This is useful if you cannot or don't want to change the
  1660. command-line options your boot loader passes to the kernel.
  1661. endchoice
  1662. config XIP_KERNEL
  1663. bool "Kernel Execute-In-Place from ROM"
  1664. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1665. help
  1666. Execute-In-Place allows the kernel to run from non-volatile storage
  1667. directly addressable by the CPU, such as NOR flash. This saves RAM
  1668. space since the text section of the kernel is not loaded from flash
  1669. to RAM. Read-write sections, such as the data section and stack,
  1670. are still copied to RAM. The XIP kernel is not compressed since
  1671. it has to run directly from flash, so it will take more space to
  1672. store it. The flash address used to link the kernel object files,
  1673. and for storing it, is configuration dependent. Therefore, if you
  1674. say Y here, you must know the proper physical address where to
  1675. store the kernel image depending on your own flash memory usage.
  1676. Also note that the make target becomes "make xipImage" rather than
  1677. "make zImage" or "make Image". The final kernel binary to put in
  1678. ROM memory will be arch/arm/boot/xipImage.
  1679. If unsure, say N.
  1680. config XIP_PHYS_ADDR
  1681. hex "XIP Kernel Physical Location"
  1682. depends on XIP_KERNEL
  1683. default "0x00080000"
  1684. help
  1685. This is the physical address in your flash memory the kernel will
  1686. be linked for and stored to. This address is dependent on your
  1687. own flash usage.
  1688. config KEXEC
  1689. bool "Kexec system call (EXPERIMENTAL)"
  1690. depends on (!SMP || PM_SLEEP_SMP)
  1691. depends on !CPU_V7M
  1692. select KEXEC_CORE
  1693. help
  1694. kexec is a system call that implements the ability to shutdown your
  1695. current kernel, and to start another kernel. It is like a reboot
  1696. but it is independent of the system firmware. And like a reboot
  1697. you can start any kernel with it, not just Linux.
  1698. It is an ongoing process to be certain the hardware in a machine
  1699. is properly shutdown, so do not be surprised if this code does not
  1700. initially work for you.
  1701. config ATAGS_PROC
  1702. bool "Export atags in procfs"
  1703. depends on ATAGS && KEXEC
  1704. default y
  1705. help
  1706. Should the atags used to boot the kernel be exported in an "atags"
  1707. file in procfs. Useful with kexec.
  1708. config CRASH_DUMP
  1709. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1710. help
  1711. Generate crash dump after being started by kexec. This should
  1712. be normally only set in special crash dump kernels which are
  1713. loaded in the main kernel with kexec-tools into a specially
  1714. reserved region and then later executed after a crash by
  1715. kdump/kexec. The crash dump kernel must be compiled to a
  1716. memory address not used by the main kernel
  1717. For more details see Documentation/kdump/kdump.txt
  1718. config AUTO_ZRELADDR
  1719. bool "Auto calculation of the decompressed kernel image address"
  1720. help
  1721. ZRELADDR is the physical address where the decompressed kernel
  1722. image will be placed. If AUTO_ZRELADDR is selected, the address
  1723. will be determined at run-time by masking the current IP with
  1724. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1725. from start of memory.
  1726. config EFI_STUB
  1727. bool
  1728. config EFI
  1729. bool "UEFI runtime support"
  1730. depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
  1731. select UCS2_STRING
  1732. select EFI_PARAMS_FROM_FDT
  1733. select EFI_STUB
  1734. select EFI_ARMSTUB
  1735. select EFI_RUNTIME_WRAPPERS
  1736. ---help---
  1737. This option provides support for runtime services provided
  1738. by UEFI firmware (such as non-volatile variables, realtime
  1739. clock, and platform reset). A UEFI stub is also provided to
  1740. allow the kernel to be booted as an EFI application. This
  1741. is only useful for kernels that may run on systems that have
  1742. UEFI firmware.
  1743. endmenu
  1744. menu "CPU Power Management"
  1745. source "drivers/cpufreq/Kconfig"
  1746. source "drivers/cpuidle/Kconfig"
  1747. endmenu
  1748. menu "Floating point emulation"
  1749. comment "At least one emulation must be selected"
  1750. config FPE_NWFPE
  1751. bool "NWFPE math emulation"
  1752. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1753. ---help---
  1754. Say Y to include the NWFPE floating point emulator in the kernel.
  1755. This is necessary to run most binaries. Linux does not currently
  1756. support floating point hardware so you need to say Y here even if
  1757. your machine has an FPA or floating point co-processor podule.
  1758. You may say N here if you are going to load the Acorn FPEmulator
  1759. early in the bootup.
  1760. config FPE_NWFPE_XP
  1761. bool "Support extended precision"
  1762. depends on FPE_NWFPE
  1763. help
  1764. Say Y to include 80-bit support in the kernel floating-point
  1765. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1766. Note that gcc does not generate 80-bit operations by default,
  1767. so in most cases this option only enlarges the size of the
  1768. floating point emulator without any good reason.
  1769. You almost surely want to say N here.
  1770. config FPE_FASTFPE
  1771. bool "FastFPE math emulation (EXPERIMENTAL)"
  1772. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1773. ---help---
  1774. Say Y here to include the FAST floating point emulator in the kernel.
  1775. This is an experimental much faster emulator which now also has full
  1776. precision for the mantissa. It does not support any exceptions.
  1777. It is very simple, and approximately 3-6 times faster than NWFPE.
  1778. It should be sufficient for most programs. It may be not suitable
  1779. for scientific calculations, but you have to check this for yourself.
  1780. If you do not feel you need a faster FP emulation you should better
  1781. choose NWFPE.
  1782. config VFP
  1783. bool "VFP-format floating point maths"
  1784. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1785. help
  1786. Say Y to include VFP support code in the kernel. This is needed
  1787. if your hardware includes a VFP unit.
  1788. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1789. release notes and additional status information.
  1790. Say N if your target does not have VFP hardware.
  1791. config VFPv3
  1792. bool
  1793. depends on VFP
  1794. default y if CPU_V7
  1795. config NEON
  1796. bool "Advanced SIMD (NEON) Extension support"
  1797. depends on VFPv3 && CPU_V7
  1798. help
  1799. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1800. Extension.
  1801. config KERNEL_MODE_NEON
  1802. bool "Support for NEON in kernel mode"
  1803. depends on NEON && AEABI
  1804. help
  1805. Say Y to include support for NEON in kernel mode.
  1806. endmenu
  1807. menu "Userspace binary formats"
  1808. source "fs/Kconfig.binfmt"
  1809. endmenu
  1810. menu "Power management options"
  1811. source "kernel/power/Kconfig"
  1812. config ARCH_SUSPEND_POSSIBLE
  1813. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1814. CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1815. def_bool y
  1816. config ARM_CPU_SUSPEND
  1817. def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
  1818. depends on ARCH_SUSPEND_POSSIBLE
  1819. config ARCH_HIBERNATION_POSSIBLE
  1820. bool
  1821. depends on MMU
  1822. default y if ARCH_SUSPEND_POSSIBLE
  1823. endmenu
  1824. source "net/Kconfig"
  1825. source "drivers/Kconfig"
  1826. source "drivers/firmware/Kconfig"
  1827. source "fs/Kconfig"
  1828. source "arch/arm/Kconfig.debug"
  1829. source "security/Kconfig"
  1830. source "crypto/Kconfig"
  1831. if CRYPTO
  1832. source "arch/arm/crypto/Kconfig"
  1833. endif
  1834. source "lib/Kconfig"
  1835. source "arch/arm/kvm/Kconfig"