perf-list.txt 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. perf-list(1)
  2. ============
  3. NAME
  4. ----
  5. perf-list - List all symbolic event types
  6. SYNOPSIS
  7. --------
  8. [verse]
  9. 'perf list' [--no-desc] [--long-desc] [hw|sw|cache|tracepoint|pmu|event_glob]
  10. DESCRIPTION
  11. -----------
  12. This command displays the symbolic event types which can be selected in the
  13. various perf commands with the -e option.
  14. OPTIONS
  15. -------
  16. --no-desc::
  17. Don't print descriptions.
  18. -v::
  19. --long-desc::
  20. Print longer event descriptions.
  21. [[EVENT_MODIFIERS]]
  22. EVENT MODIFIERS
  23. ---------------
  24. Events can optionally have a modifier by appending a colon and one or
  25. more modifiers. Modifiers allow the user to restrict the events to be
  26. counted. The following modifiers exist:
  27. u - user-space counting
  28. k - kernel counting
  29. h - hypervisor counting
  30. I - non idle counting
  31. G - guest counting (in KVM guests)
  32. H - host counting (not in KVM guests)
  33. p - precise level
  34. P - use maximum detected precise level
  35. S - read sample value (PERF_SAMPLE_READ)
  36. D - pin the event to the PMU
  37. The 'p' modifier can be used for specifying how precise the instruction
  38. address should be. The 'p' modifier can be specified multiple times:
  39. 0 - SAMPLE_IP can have arbitrary skid
  40. 1 - SAMPLE_IP must have constant skid
  41. 2 - SAMPLE_IP requested to have 0 skid
  42. 3 - SAMPLE_IP must have 0 skid, or uses randomization to avoid
  43. sample shadowing effects.
  44. For Intel systems precise event sampling is implemented with PEBS
  45. which supports up to precise-level 2, and precise level 3 for
  46. some special cases
  47. On AMD systems it is implemented using IBS (up to precise-level 2).
  48. The precise modifier works with event types 0x76 (cpu-cycles, CPU
  49. clocks not halted) and 0xC1 (micro-ops retired). Both events map to
  50. IBS execution sampling (IBS op) with the IBS Op Counter Control bit
  51. (IbsOpCntCtl) set respectively (see AMD64 Architecture Programmer’s
  52. Manual Volume 2: System Programming, 13.3 Instruction-Based
  53. Sampling). Examples to use IBS:
  54. perf record -a -e cpu-cycles:p ... # use ibs op counting cycles
  55. perf record -a -e r076:p ... # same as -e cpu-cycles:p
  56. perf record -a -e r0C1:p ... # use ibs op counting micro-ops
  57. RAW HARDWARE EVENT DESCRIPTOR
  58. -----------------------------
  59. Even when an event is not available in a symbolic form within perf right now,
  60. it can be encoded in a per processor specific way.
  61. For instance For x86 CPUs NNN represents the raw register encoding with the
  62. layout of IA32_PERFEVTSELx MSRs (see [Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide] Figure 30-1 Layout
  63. of IA32_PERFEVTSELx MSRs) or AMD's PerfEvtSeln (see [AMD64 Architecture Programmer’s Manual Volume 2: System Programming], Page 344,
  64. Figure 13-7 Performance Event-Select Register (PerfEvtSeln)).
  65. Note: Only the following bit fields can be set in x86 counter
  66. registers: event, umask, edge, inv, cmask. Esp. guest/host only and
  67. OS/user mode flags must be setup using <<EVENT_MODIFIERS, EVENT
  68. MODIFIERS>>.
  69. Example:
  70. If the Intel docs for a QM720 Core i7 describe an event as:
  71. Event Umask Event Mask
  72. Num. Value Mnemonic Description Comment
  73. A8H 01H LSD.UOPS Counts the number of micro-ops Use cmask=1 and
  74. delivered by loop stream detector invert to count
  75. cycles
  76. raw encoding of 0x1A8 can be used:
  77. perf stat -e r1a8 -a sleep 1
  78. perf record -e r1a8 ...
  79. You should refer to the processor specific documentation for getting these
  80. details. Some of them are referenced in the SEE ALSO section below.
  81. ARBITRARY PMUS
  82. --------------
  83. perf also supports an extended syntax for specifying raw parameters
  84. to PMUs. Using this typically requires looking up the specific event
  85. in the CPU vendor specific documentation.
  86. The available PMUs and their raw parameters can be listed with
  87. ls /sys/devices/*/format
  88. For example the raw event "LSD.UOPS" core pmu event above could
  89. be specified as
  90. perf stat -e cpu/event=0xa8,umask=0x1,name=LSD.UOPS_CYCLES,cmask=1/ ...
  91. PER SOCKET PMUS
  92. ---------------
  93. Some PMUs are not associated with a core, but with a whole CPU socket.
  94. Events on these PMUs generally cannot be sampled, but only counted globally
  95. with perf stat -a. They can be bound to one logical CPU, but will measure
  96. all the CPUs in the same socket.
  97. This example measures memory bandwidth every second
  98. on the first memory controller on socket 0 of a Intel Xeon system
  99. perf stat -C 0 -a uncore_imc_0/cas_count_read/,uncore_imc_0/cas_count_write/ -I 1000 ...
  100. Each memory controller has its own PMU. Measuring the complete system
  101. bandwidth would require specifying all imc PMUs (see perf list output),
  102. and adding the values together.
  103. This example measures the combined core power every second
  104. perf stat -I 1000 -e power/energy-cores/ -a
  105. ACCESS RESTRICTIONS
  106. -------------------
  107. For non root users generally only context switched PMU events are available.
  108. This is normally only the events in the cpu PMU, the predefined events
  109. like cycles and instructions and some software events.
  110. Other PMUs and global measurements are normally root only.
  111. Some event qualifiers, such as "any", are also root only.
  112. This can be overriden by setting the kernel.perf_event_paranoid
  113. sysctl to -1, which allows non root to use these events.
  114. For accessing trace point events perf needs to have read access to
  115. /sys/kernel/debug/tracing, even when perf_event_paranoid is in a relaxed
  116. setting.
  117. TRACING
  118. -------
  119. Some PMUs control advanced hardware tracing capabilities, such as Intel PT,
  120. that allows low overhead execution tracing. These are described in a separate
  121. intel-pt.txt document.
  122. PARAMETERIZED EVENTS
  123. --------------------
  124. Some pmu events listed by 'perf-list' will be displayed with '?' in them. For
  125. example:
  126. hv_gpci/dtbp_ptitc,phys_processor_idx=?/
  127. This means that when provided as an event, a value for '?' must
  128. also be supplied. For example:
  129. perf stat -C 0 -e 'hv_gpci/dtbp_ptitc,phys_processor_idx=0x2/' ...
  130. EVENT GROUPS
  131. ------------
  132. Perf supports time based multiplexing of events, when the number of events
  133. active exceeds the number of hardware performance counters. Multiplexing
  134. can cause measurement errors when the workload changes its execution
  135. profile.
  136. When metrics are computed using formulas from event counts, it is useful to
  137. ensure some events are always measured together as a group to minimize multiplexing
  138. errors. Event groups can be specified using { }.
  139. perf stat -e '{instructions,cycles}' ...
  140. The number of available performance counters depend on the CPU. A group
  141. cannot contain more events than available counters.
  142. For example Intel Core CPUs typically have four generic performance counters
  143. for the core, plus three fixed counters for instructions, cycles and
  144. ref-cycles. Some special events have restrictions on which counter they
  145. can schedule, and may not support multiple instances in a single group.
  146. When too many events are specified in the group none of them will not
  147. be measured.
  148. Globally pinned events can limit the number of counters available for
  149. other groups. On x86 systems, the NMI watchdog pins a counter by default.
  150. The nmi watchdog can be disabled as root with
  151. echo 0 > /proc/sys/kernel/nmi_watchdog
  152. Events from multiple different PMUs cannot be mixed in a group, with
  153. some exceptions for software events.
  154. LEADER SAMPLING
  155. ---------------
  156. perf also supports group leader sampling using the :S specifier.
  157. perf record -e '{cycles,instructions}:S' ...
  158. perf report --group
  159. Normally all events in a event group sample, but with :S only
  160. the first event (the leader) samples, and it only reads the values of the
  161. other events in the group.
  162. OPTIONS
  163. -------
  164. Without options all known events will be listed.
  165. To limit the list use:
  166. . 'hw' or 'hardware' to list hardware events such as cache-misses, etc.
  167. . 'sw' or 'software' to list software events such as context switches, etc.
  168. . 'cache' or 'hwcache' to list hardware cache events such as L1-dcache-loads, etc.
  169. . 'tracepoint' to list all tracepoint events, alternatively use
  170. 'subsys_glob:event_glob' to filter by tracepoint subsystems such as sched,
  171. block, etc.
  172. . 'pmu' to print the kernel supplied PMU events.
  173. . If none of the above is matched, it will apply the supplied glob to all
  174. events, printing the ones that match.
  175. . As a last resort, it will do a substring search in all event names.
  176. One or more types can be used at the same time, listing the events for the
  177. types specified.
  178. Support raw format:
  179. . '--raw-dump', shows the raw-dump of all the events.
  180. . '--raw-dump [hw|sw|cache|tracepoint|pmu|event_glob]', shows the raw-dump of
  181. a certain kind of events.
  182. SEE ALSO
  183. --------
  184. linkperf:perf-stat[1], linkperf:perf-top[1],
  185. linkperf:perf-record[1],
  186. http://www.intel.com/sdm/[Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide],
  187. http://support.amd.com/us/Processor_TechDocs/24593_APM_v2.pdf[AMD64 Architecture Programmer’s Manual Volume 2: System Programming]