xhci-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * xHCI host controller driver PCI Bus Glue.
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include <linux/acpi.h>
  26. #include "xhci.h"
  27. #include "xhci-trace.h"
  28. #define SSIC_PORT_NUM 2
  29. #define SSIC_PORT_CFG2 0x880c
  30. #define SSIC_PORT_CFG2_OFFSET 0x30
  31. #define PROG_DONE (1 << 30)
  32. #define SSIC_PORT_UNUSED (1 << 31)
  33. /* Device for a quirk */
  34. #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
  35. #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
  36. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
  37. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
  38. #define PCI_VENDOR_ID_ETRON 0x1b6f
  39. #define PCI_DEVICE_ID_EJ168 0x7023
  40. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
  41. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
  42. #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
  43. #define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
  44. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
  45. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
  46. #define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
  47. #define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
  48. #define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
  49. #define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
  50. #define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
  51. static const char hcd_name[] = "xhci_hcd";
  52. static struct hc_driver __read_mostly xhci_pci_hc_driver;
  53. static int xhci_pci_setup(struct usb_hcd *hcd);
  54. static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
  55. .reset = xhci_pci_setup,
  56. };
  57. /* called after powerup, by probe or system-pm "wakeup" */
  58. static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
  59. {
  60. /*
  61. * TODO: Implement finding debug ports later.
  62. * TODO: see if there are any quirks that need to be added to handle
  63. * new extended capabilities.
  64. */
  65. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  66. if (!pci_set_mwi(pdev))
  67. xhci_dbg(xhci, "MWI active\n");
  68. xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
  69. return 0;
  70. }
  71. static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
  72. {
  73. struct pci_dev *pdev = to_pci_dev(dev);
  74. /* Look for vendor-specific quirks */
  75. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  76. (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
  77. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
  78. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  79. pdev->revision == 0x0) {
  80. xhci->quirks |= XHCI_RESET_EP_QUIRK;
  81. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  82. "QUIRK: Fresco Logic xHC needs configure"
  83. " endpoint cmd after reset endpoint");
  84. }
  85. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  86. pdev->revision == 0x4) {
  87. xhci->quirks |= XHCI_SLOW_SUSPEND;
  88. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  89. "QUIRK: Fresco Logic xHC revision %u"
  90. "must be suspended extra slowly",
  91. pdev->revision);
  92. }
  93. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
  94. xhci->quirks |= XHCI_BROKEN_STREAMS;
  95. /* Fresco Logic confirms: all revisions of this chip do not
  96. * support MSI, even though some of them claim to in their PCI
  97. * capabilities.
  98. */
  99. xhci->quirks |= XHCI_BROKEN_MSI;
  100. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  101. "QUIRK: Fresco Logic revision %u "
  102. "has broken MSI implementation",
  103. pdev->revision);
  104. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  105. }
  106. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  107. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
  108. xhci->quirks |= XHCI_BROKEN_STREAMS;
  109. if (pdev->vendor == PCI_VENDOR_ID_NEC)
  110. xhci->quirks |= XHCI_NEC_HOST;
  111. if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
  112. xhci->quirks |= XHCI_AMD_0x96_HOST;
  113. /* AMD PLL quirk */
  114. if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
  115. xhci->quirks |= XHCI_AMD_PLL_FIX;
  116. if (pdev->vendor == PCI_VENDOR_ID_AMD)
  117. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  118. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  119. xhci->quirks |= XHCI_LPM_SUPPORT;
  120. xhci->quirks |= XHCI_INTEL_HOST;
  121. xhci->quirks |= XHCI_AVOID_BEI;
  122. }
  123. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  124. pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
  125. xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
  126. xhci->limit_active_eps = 64;
  127. xhci->quirks |= XHCI_SW_BW_CHECKING;
  128. /*
  129. * PPT desktop boards DH77EB and DH77DF will power back on after
  130. * a few seconds of being shutdown. The fix for this is to
  131. * switch the ports from xHCI to EHCI on shutdown. We can't use
  132. * DMI information to find those particular boards (since each
  133. * vendor will change the board name), so we have to key off all
  134. * PPT chipsets.
  135. */
  136. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  137. }
  138. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  139. (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
  140. pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
  141. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  142. xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
  143. }
  144. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  145. (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  146. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
  147. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  148. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
  149. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
  150. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  151. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
  152. xhci->quirks |= XHCI_PME_STUCK_QUIRK;
  153. }
  154. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  155. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
  156. xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
  157. }
  158. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  159. (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  160. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  161. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
  162. xhci->quirks |= XHCI_MISSING_CAS;
  163. if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
  164. pdev->device == PCI_DEVICE_ID_EJ168) {
  165. xhci->quirks |= XHCI_RESET_ON_RESUME;
  166. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  167. xhci->quirks |= XHCI_BROKEN_STREAMS;
  168. }
  169. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  170. pdev->device == 0x0014)
  171. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  172. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  173. pdev->device == 0x0015)
  174. xhci->quirks |= XHCI_RESET_ON_RESUME;
  175. if (pdev->vendor == PCI_VENDOR_ID_VIA)
  176. xhci->quirks |= XHCI_RESET_ON_RESUME;
  177. /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
  178. if (pdev->vendor == PCI_VENDOR_ID_VIA &&
  179. pdev->device == 0x3432)
  180. xhci->quirks |= XHCI_BROKEN_STREAMS;
  181. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  182. pdev->device == 0x1042)
  183. xhci->quirks |= XHCI_BROKEN_STREAMS;
  184. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  185. pdev->device == 0x1142)
  186. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  187. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  188. pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
  189. xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
  190. if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
  191. xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
  192. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  193. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  194. "QUIRK: Resetting on resume");
  195. }
  196. #ifdef CONFIG_ACPI
  197. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
  198. {
  199. static const u8 intel_dsm_uuid[] = {
  200. 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
  201. 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
  202. };
  203. union acpi_object *obj;
  204. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
  205. NULL);
  206. ACPI_FREE(obj);
  207. }
  208. #else
  209. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
  210. #endif /* CONFIG_ACPI */
  211. /* called during probe() after chip reset completes */
  212. static int xhci_pci_setup(struct usb_hcd *hcd)
  213. {
  214. struct xhci_hcd *xhci;
  215. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  216. int retval;
  217. xhci = hcd_to_xhci(hcd);
  218. if (!xhci->sbrn)
  219. pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
  220. retval = xhci_gen_setup(hcd, xhci_pci_quirks);
  221. if (retval)
  222. return retval;
  223. if (!usb_hcd_is_primary_hcd(hcd))
  224. return 0;
  225. xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
  226. /* Find any debug ports */
  227. retval = xhci_pci_reinit(xhci, pdev);
  228. if (!retval)
  229. return retval;
  230. return retval;
  231. }
  232. /*
  233. * We need to register our own PCI probe function (instead of the USB core's
  234. * function) in order to create a second roothub under xHCI.
  235. */
  236. static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  237. {
  238. int retval;
  239. struct xhci_hcd *xhci;
  240. struct hc_driver *driver;
  241. struct usb_hcd *hcd;
  242. driver = (struct hc_driver *)id->driver_data;
  243. /* Prevent runtime suspending between USB-2 and USB-3 initialization */
  244. pm_runtime_get_noresume(&dev->dev);
  245. /* Register the USB 2.0 roothub.
  246. * FIXME: USB core must know to register the USB 2.0 roothub first.
  247. * This is sort of silly, because we could just set the HCD driver flags
  248. * to say USB 2.0, but I'm not sure what the implications would be in
  249. * the other parts of the HCD code.
  250. */
  251. retval = usb_hcd_pci_probe(dev, id);
  252. if (retval)
  253. goto put_runtime_pm;
  254. /* USB 2.0 roothub is stored in the PCI device now. */
  255. hcd = dev_get_drvdata(&dev->dev);
  256. xhci = hcd_to_xhci(hcd);
  257. xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
  258. pci_name(dev), hcd);
  259. if (!xhci->shared_hcd) {
  260. retval = -ENOMEM;
  261. goto dealloc_usb2_hcd;
  262. }
  263. retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
  264. IRQF_SHARED);
  265. if (retval)
  266. goto put_usb3_hcd;
  267. /* Roothub already marked as USB 3.0 speed */
  268. if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
  269. HCC_MAX_PSA(xhci->hcc_params) >= 4)
  270. xhci->shared_hcd->can_do_streams = 1;
  271. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  272. xhci_pme_acpi_rtd3_enable(dev);
  273. /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
  274. pm_runtime_put_noidle(&dev->dev);
  275. return 0;
  276. put_usb3_hcd:
  277. usb_put_hcd(xhci->shared_hcd);
  278. dealloc_usb2_hcd:
  279. usb_hcd_pci_remove(dev);
  280. put_runtime_pm:
  281. pm_runtime_put_noidle(&dev->dev);
  282. return retval;
  283. }
  284. static void xhci_pci_remove(struct pci_dev *dev)
  285. {
  286. struct xhci_hcd *xhci;
  287. xhci = hcd_to_xhci(pci_get_drvdata(dev));
  288. xhci->xhc_state |= XHCI_STATE_REMOVING;
  289. if (xhci->shared_hcd) {
  290. usb_remove_hcd(xhci->shared_hcd);
  291. usb_put_hcd(xhci->shared_hcd);
  292. }
  293. /* Workaround for spurious wakeups at shutdown with HSW */
  294. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  295. pci_set_power_state(dev, PCI_D3hot);
  296. usb_hcd_pci_remove(dev);
  297. }
  298. #ifdef CONFIG_PM
  299. /*
  300. * In some Intel xHCI controllers, in order to get D3 working,
  301. * through a vendor specific SSIC CONFIG register at offset 0x883c,
  302. * SSIC PORT need to be marked as "unused" before putting xHCI
  303. * into D3. After D3 exit, the SSIC port need to be marked as "used".
  304. * Without this change, xHCI might not enter D3 state.
  305. */
  306. static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
  307. {
  308. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  309. u32 val;
  310. void __iomem *reg;
  311. int i;
  312. for (i = 0; i < SSIC_PORT_NUM; i++) {
  313. reg = (void __iomem *) xhci->cap_regs +
  314. SSIC_PORT_CFG2 +
  315. i * SSIC_PORT_CFG2_OFFSET;
  316. /* Notify SSIC that SSIC profile programming is not done. */
  317. val = readl(reg) & ~PROG_DONE;
  318. writel(val, reg);
  319. /* Mark SSIC port as unused(suspend) or used(resume) */
  320. val = readl(reg);
  321. if (suspend)
  322. val |= SSIC_PORT_UNUSED;
  323. else
  324. val &= ~SSIC_PORT_UNUSED;
  325. writel(val, reg);
  326. /* Notify SSIC that SSIC profile programming is done */
  327. val = readl(reg) | PROG_DONE;
  328. writel(val, reg);
  329. readl(reg);
  330. }
  331. }
  332. /*
  333. * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
  334. * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
  335. */
  336. static void xhci_pme_quirk(struct usb_hcd *hcd)
  337. {
  338. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  339. void __iomem *reg;
  340. u32 val;
  341. reg = (void __iomem *) xhci->cap_regs + 0x80a4;
  342. val = readl(reg);
  343. writel(val | BIT(28), reg);
  344. readl(reg);
  345. }
  346. static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  347. {
  348. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  349. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  350. int ret;
  351. /*
  352. * Systems with the TI redriver that loses port status change events
  353. * need to have the registers polled during D3, so avoid D3cold.
  354. */
  355. if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
  356. pci_d3cold_disable(pdev);
  357. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  358. xhci_pme_quirk(hcd);
  359. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  360. xhci_ssic_port_unused_quirk(hcd, true);
  361. ret = xhci_suspend(xhci, do_wakeup);
  362. if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
  363. xhci_ssic_port_unused_quirk(hcd, false);
  364. return ret;
  365. }
  366. static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  367. {
  368. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  369. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  370. int retval = 0;
  371. /* The BIOS on systems with the Intel Panther Point chipset may or may
  372. * not support xHCI natively. That means that during system resume, it
  373. * may switch the ports back to EHCI so that users can use their
  374. * keyboard to select a kernel from GRUB after resume from hibernate.
  375. *
  376. * The BIOS is supposed to remember whether the OS had xHCI ports
  377. * enabled before resume, and switch the ports back to xHCI when the
  378. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  379. * writers.
  380. *
  381. * Unconditionally switch the ports back to xHCI after a system resume.
  382. * It should not matter whether the EHCI or xHCI controller is
  383. * resumed first. It's enough to do the switchover in xHCI because
  384. * USB core won't notice anything as the hub driver doesn't start
  385. * running again until after all the devices (including both EHCI and
  386. * xHCI host controllers) have been resumed.
  387. */
  388. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  389. usb_enable_intel_xhci_ports(pdev);
  390. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  391. xhci_ssic_port_unused_quirk(hcd, false);
  392. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  393. xhci_pme_quirk(hcd);
  394. retval = xhci_resume(xhci, hibernated);
  395. return retval;
  396. }
  397. #endif /* CONFIG_PM */
  398. /*-------------------------------------------------------------------------*/
  399. /* PCI driver selection metadata; PCI hotplugging uses this */
  400. static const struct pci_device_id pci_ids[] = { {
  401. /* handle any USB 3.0 xHCI controller */
  402. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
  403. .driver_data = (unsigned long) &xhci_pci_hc_driver,
  404. },
  405. { /* end: all zeroes */ }
  406. };
  407. MODULE_DEVICE_TABLE(pci, pci_ids);
  408. /* pci driver glue; this is a "new style" PCI driver module */
  409. static struct pci_driver xhci_pci_driver = {
  410. .name = (char *) hcd_name,
  411. .id_table = pci_ids,
  412. .probe = xhci_pci_probe,
  413. .remove = xhci_pci_remove,
  414. /* suspend and resume implemented later */
  415. .shutdown = usb_hcd_pci_shutdown,
  416. #ifdef CONFIG_PM
  417. .driver = {
  418. .pm = &usb_hcd_pci_pm_ops
  419. },
  420. #endif
  421. };
  422. static int __init xhci_pci_init(void)
  423. {
  424. xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
  425. #ifdef CONFIG_PM
  426. xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
  427. xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
  428. #endif
  429. return pci_register_driver(&xhci_pci_driver);
  430. }
  431. module_init(xhci_pci_init);
  432. static void __exit xhci_pci_exit(void)
  433. {
  434. pci_unregister_driver(&xhci_pci_driver);
  435. }
  436. module_exit(xhci_pci_exit);
  437. MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
  438. MODULE_LICENSE("GPL");