bfi_reg.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
  3. * Copyright (c) 2014- QLogic Corporation.
  4. * All rights reserved
  5. * www.qlogic.com
  6. *
  7. * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License (GPL) Version 2 as
  11. * published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. */
  18. /*
  19. * bfi_reg.h ASIC register defines for all QLogic BR-series adapter ASICs
  20. */
  21. #ifndef __BFI_REG_H__
  22. #define __BFI_REG_H__
  23. #define HOSTFN0_INT_STATUS 0x00014000 /* cb/ct */
  24. #define HOSTFN1_INT_STATUS 0x00014100 /* cb/ct */
  25. #define HOSTFN2_INT_STATUS 0x00014300 /* ct */
  26. #define HOSTFN3_INT_STATUS 0x00014400 /* ct */
  27. #define HOSTFN0_INT_MSK 0x00014004 /* cb/ct */
  28. #define HOSTFN1_INT_MSK 0x00014104 /* cb/ct */
  29. #define HOSTFN2_INT_MSK 0x00014304 /* ct */
  30. #define HOSTFN3_INT_MSK 0x00014404 /* ct */
  31. #define HOST_PAGE_NUM_FN0 0x00014008 /* cb/ct */
  32. #define HOST_PAGE_NUM_FN1 0x00014108 /* cb/ct */
  33. #define HOST_PAGE_NUM_FN2 0x00014308 /* ct */
  34. #define HOST_PAGE_NUM_FN3 0x00014408 /* ct */
  35. #define APP_PLL_LCLK_CTL_REG 0x00014204 /* cb/ct */
  36. #define __P_LCLK_PLL_LOCK 0x80000000
  37. #define __APP_PLL_LCLK_SRAM_USE_100MHZ 0x00100000
  38. #define __APP_PLL_LCLK_RESET_TIMER_MK 0x000e0000
  39. #define __APP_PLL_LCLK_RESET_TIMER_SH 17
  40. #define __APP_PLL_LCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_LCLK_RESET_TIMER_SH)
  41. #define __APP_PLL_LCLK_LOGIC_SOFT_RESET 0x00010000
  42. #define __APP_PLL_LCLK_CNTLMT0_1_MK 0x0000c000
  43. #define __APP_PLL_LCLK_CNTLMT0_1_SH 14
  44. #define __APP_PLL_LCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_LCLK_CNTLMT0_1_SH)
  45. #define __APP_PLL_LCLK_JITLMT0_1_MK 0x00003000
  46. #define __APP_PLL_LCLK_JITLMT0_1_SH 12
  47. #define __APP_PLL_LCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_LCLK_JITLMT0_1_SH)
  48. #define __APP_PLL_LCLK_HREF 0x00000800
  49. #define __APP_PLL_LCLK_HDIV 0x00000400
  50. #define __APP_PLL_LCLK_P0_1_MK 0x00000300
  51. #define __APP_PLL_LCLK_P0_1_SH 8
  52. #define __APP_PLL_LCLK_P0_1(_v) ((_v) << __APP_PLL_LCLK_P0_1_SH)
  53. #define __APP_PLL_LCLK_Z0_2_MK 0x000000e0
  54. #define __APP_PLL_LCLK_Z0_2_SH 5
  55. #define __APP_PLL_LCLK_Z0_2(_v) ((_v) << __APP_PLL_LCLK_Z0_2_SH)
  56. #define __APP_PLL_LCLK_RSEL200500 0x00000010
  57. #define __APP_PLL_LCLK_ENARST 0x00000008
  58. #define __APP_PLL_LCLK_BYPASS 0x00000004
  59. #define __APP_PLL_LCLK_LRESETN 0x00000002
  60. #define __APP_PLL_LCLK_ENABLE 0x00000001
  61. #define APP_PLL_SCLK_CTL_REG 0x00014208 /* cb/ct */
  62. #define __P_SCLK_PLL_LOCK 0x80000000
  63. #define __APP_PLL_SCLK_RESET_TIMER_MK 0x000e0000
  64. #define __APP_PLL_SCLK_RESET_TIMER_SH 17
  65. #define __APP_PLL_SCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_SCLK_RESET_TIMER_SH)
  66. #define __APP_PLL_SCLK_LOGIC_SOFT_RESET 0x00010000
  67. #define __APP_PLL_SCLK_CNTLMT0_1_MK 0x0000c000
  68. #define __APP_PLL_SCLK_CNTLMT0_1_SH 14
  69. #define __APP_PLL_SCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_SCLK_CNTLMT0_1_SH)
  70. #define __APP_PLL_SCLK_JITLMT0_1_MK 0x00003000
  71. #define __APP_PLL_SCLK_JITLMT0_1_SH 12
  72. #define __APP_PLL_SCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_SCLK_JITLMT0_1_SH)
  73. #define __APP_PLL_SCLK_HREF 0x00000800
  74. #define __APP_PLL_SCLK_HDIV 0x00000400
  75. #define __APP_PLL_SCLK_P0_1_MK 0x00000300
  76. #define __APP_PLL_SCLK_P0_1_SH 8
  77. #define __APP_PLL_SCLK_P0_1(_v) ((_v) << __APP_PLL_SCLK_P0_1_SH)
  78. #define __APP_PLL_SCLK_Z0_2_MK 0x000000e0
  79. #define __APP_PLL_SCLK_Z0_2_SH 5
  80. #define __APP_PLL_SCLK_Z0_2(_v) ((_v) << __APP_PLL_SCLK_Z0_2_SH)
  81. #define __APP_PLL_SCLK_RSEL200500 0x00000010
  82. #define __APP_PLL_SCLK_ENARST 0x00000008
  83. #define __APP_PLL_SCLK_BYPASS 0x00000004
  84. #define __APP_PLL_SCLK_LRESETN 0x00000002
  85. #define __APP_PLL_SCLK_ENABLE 0x00000001
  86. #define __ENABLE_MAC_AHB_1 0x00800000 /* ct */
  87. #define __ENABLE_MAC_AHB_0 0x00400000 /* ct */
  88. #define __ENABLE_MAC_1 0x00200000 /* ct */
  89. #define __ENABLE_MAC_0 0x00100000 /* ct */
  90. #define HOST_SEM0_REG 0x00014230 /* cb/ct */
  91. #define HOST_SEM1_REG 0x00014234 /* cb/ct */
  92. #define HOST_SEM2_REG 0x00014238 /* cb/ct */
  93. #define HOST_SEM3_REG 0x0001423c /* cb/ct */
  94. #define HOST_SEM4_REG 0x00014610 /* cb/ct */
  95. #define HOST_SEM5_REG 0x00014614 /* cb/ct */
  96. #define HOST_SEM6_REG 0x00014618 /* cb/ct */
  97. #define HOST_SEM7_REG 0x0001461c /* cb/ct */
  98. #define HOST_SEM0_INFO_REG 0x00014240 /* cb/ct */
  99. #define HOST_SEM1_INFO_REG 0x00014244 /* cb/ct */
  100. #define HOST_SEM2_INFO_REG 0x00014248 /* cb/ct */
  101. #define HOST_SEM3_INFO_REG 0x0001424c /* cb/ct */
  102. #define HOST_SEM4_INFO_REG 0x00014620 /* cb/ct */
  103. #define HOST_SEM5_INFO_REG 0x00014624 /* cb/ct */
  104. #define HOST_SEM6_INFO_REG 0x00014628 /* cb/ct */
  105. #define HOST_SEM7_INFO_REG 0x0001462c /* cb/ct */
  106. #define HOSTFN0_LPU0_CMD_STAT 0x00019000 /* cb/ct */
  107. #define HOSTFN0_LPU1_CMD_STAT 0x00019004 /* cb/ct */
  108. #define HOSTFN1_LPU0_CMD_STAT 0x00019010 /* cb/ct */
  109. #define HOSTFN1_LPU1_CMD_STAT 0x00019014 /* cb/ct */
  110. #define HOSTFN2_LPU0_CMD_STAT 0x00019150 /* ct */
  111. #define HOSTFN2_LPU1_CMD_STAT 0x00019154 /* ct */
  112. #define HOSTFN3_LPU0_CMD_STAT 0x00019160 /* ct */
  113. #define HOSTFN3_LPU1_CMD_STAT 0x00019164 /* ct */
  114. #define LPU0_HOSTFN0_CMD_STAT 0x00019008 /* cb/ct */
  115. #define LPU1_HOSTFN0_CMD_STAT 0x0001900c /* cb/ct */
  116. #define LPU0_HOSTFN1_CMD_STAT 0x00019018 /* cb/ct */
  117. #define LPU1_HOSTFN1_CMD_STAT 0x0001901c /* cb/ct */
  118. #define LPU0_HOSTFN2_CMD_STAT 0x00019158 /* ct */
  119. #define LPU1_HOSTFN2_CMD_STAT 0x0001915c /* ct */
  120. #define LPU0_HOSTFN3_CMD_STAT 0x00019168 /* ct */
  121. #define LPU1_HOSTFN3_CMD_STAT 0x0001916c /* ct */
  122. #define PSS_CTL_REG 0x00018800 /* cb/ct */
  123. #define __PSS_I2C_CLK_DIV_MK 0x007f0000
  124. #define __PSS_I2C_CLK_DIV_SH 16
  125. #define __PSS_I2C_CLK_DIV(_v) ((_v) << __PSS_I2C_CLK_DIV_SH)
  126. #define __PSS_LMEM_INIT_DONE 0x00001000
  127. #define __PSS_LMEM_RESET 0x00000200
  128. #define __PSS_LMEM_INIT_EN 0x00000100
  129. #define __PSS_LPU1_RESET 0x00000002
  130. #define __PSS_LPU0_RESET 0x00000001
  131. #define PSS_ERR_STATUS_REG 0x00018810 /* cb/ct */
  132. #define ERR_SET_REG 0x00018818 /* cb/ct */
  133. #define PSS_GPIO_OUT_REG 0x000188c0 /* cb/ct */
  134. #define __PSS_GPIO_OUT_REG 0x00000fff
  135. #define PSS_GPIO_OE_REG 0x000188c8 /* cb/ct */
  136. #define __PSS_GPIO_OE_REG 0x000000ff
  137. #define HOSTFN0_LPU_MBOX0_0 0x00019200 /* cb/ct */
  138. #define HOSTFN1_LPU_MBOX0_8 0x00019260 /* cb/ct */
  139. #define LPU_HOSTFN0_MBOX0_0 0x00019280 /* cb/ct */
  140. #define LPU_HOSTFN1_MBOX0_8 0x000192e0 /* cb/ct */
  141. #define HOSTFN2_LPU_MBOX0_0 0x00019400 /* ct */
  142. #define HOSTFN3_LPU_MBOX0_8 0x00019460 /* ct */
  143. #define LPU_HOSTFN2_MBOX0_0 0x00019480 /* ct */
  144. #define LPU_HOSTFN3_MBOX0_8 0x000194e0 /* ct */
  145. #define HOST_MSIX_ERR_INDEX_FN0 0x0001400c /* ct */
  146. #define HOST_MSIX_ERR_INDEX_FN1 0x0001410c /* ct */
  147. #define HOST_MSIX_ERR_INDEX_FN2 0x0001430c /* ct */
  148. #define HOST_MSIX_ERR_INDEX_FN3 0x0001440c /* ct */
  149. #define MBIST_CTL_REG 0x00014220 /* ct */
  150. #define __EDRAM_BISTR_START 0x00000004
  151. #define MBIST_STAT_REG 0x00014224 /* ct */
  152. #define ETH_MAC_SER_REG 0x00014288 /* ct */
  153. #define __APP_EMS_CKBUFAMPIN 0x00000020
  154. #define __APP_EMS_REFCLKSEL 0x00000010
  155. #define __APP_EMS_CMLCKSEL 0x00000008
  156. #define __APP_EMS_REFCKBUFEN2 0x00000004
  157. #define __APP_EMS_REFCKBUFEN1 0x00000002
  158. #define __APP_EMS_CHANNEL_SEL 0x00000001
  159. #define FNC_PERS_REG 0x00014604 /* ct */
  160. #define __F3_FUNCTION_ACTIVE 0x80000000
  161. #define __F3_FUNCTION_MODE 0x40000000
  162. #define __F3_PORT_MAP_MK 0x30000000
  163. #define __F3_PORT_MAP_SH 28
  164. #define __F3_PORT_MAP(_v) ((_v) << __F3_PORT_MAP_SH)
  165. #define __F3_VM_MODE 0x08000000
  166. #define __F3_INTX_STATUS_MK 0x07000000
  167. #define __F3_INTX_STATUS_SH 24
  168. #define __F3_INTX_STATUS(_v) ((_v) << __F3_INTX_STATUS_SH)
  169. #define __F2_FUNCTION_ACTIVE 0x00800000
  170. #define __F2_FUNCTION_MODE 0x00400000
  171. #define __F2_PORT_MAP_MK 0x00300000
  172. #define __F2_PORT_MAP_SH 20
  173. #define __F2_PORT_MAP(_v) ((_v) << __F2_PORT_MAP_SH)
  174. #define __F2_VM_MODE 0x00080000
  175. #define __F2_INTX_STATUS_MK 0x00070000
  176. #define __F2_INTX_STATUS_SH 16
  177. #define __F2_INTX_STATUS(_v) ((_v) << __F2_INTX_STATUS_SH)
  178. #define __F1_FUNCTION_ACTIVE 0x00008000
  179. #define __F1_FUNCTION_MODE 0x00004000
  180. #define __F1_PORT_MAP_MK 0x00003000
  181. #define __F1_PORT_MAP_SH 12
  182. #define __F1_PORT_MAP(_v) ((_v) << __F1_PORT_MAP_SH)
  183. #define __F1_VM_MODE 0x00000800
  184. #define __F1_INTX_STATUS_MK 0x00000700
  185. #define __F1_INTX_STATUS_SH 8
  186. #define __F1_INTX_STATUS(_v) ((_v) << __F1_INTX_STATUS_SH)
  187. #define __F0_FUNCTION_ACTIVE 0x00000080
  188. #define __F0_FUNCTION_MODE 0x00000040
  189. #define __F0_PORT_MAP_MK 0x00000030
  190. #define __F0_PORT_MAP_SH 4
  191. #define __F0_PORT_MAP(_v) ((_v) << __F0_PORT_MAP_SH)
  192. #define __F0_VM_MODE 0x00000008
  193. #define __F0_INTX_STATUS 0x00000007
  194. enum {
  195. __F0_INTX_STATUS_MSIX = 0x0,
  196. __F0_INTX_STATUS_INTA = 0x1,
  197. __F0_INTX_STATUS_INTB = 0x2,
  198. __F0_INTX_STATUS_INTC = 0x3,
  199. __F0_INTX_STATUS_INTD = 0x4,
  200. };
  201. #define OP_MODE 0x0001460c /* ct */
  202. #define __APP_ETH_CLK_LOWSPEED 0x00000004
  203. #define __GLOBAL_CORECLK_HALFSPEED 0x00000002
  204. #define __GLOBAL_FCOE_MODE 0x00000001
  205. #define FW_INIT_HALT_P0 0x000191ac /* ct */
  206. #define __FW_INIT_HALT_P 0x00000001
  207. #define FW_INIT_HALT_P1 0x000191bc /* ct */
  208. #define PMM_1T_RESET_REG_P0 0x0002381c /* ct */
  209. #define __PMM_1T_RESET_P 0x00000001
  210. #define PMM_1T_RESET_REG_P1 0x00023c1c /* ct */
  211. /**
  212. * Catapult-2 specific defines
  213. */
  214. #define CT2_PCI_CPQ_BASE 0x00030000
  215. #define CT2_PCI_APP_BASE 0x00030100
  216. #define CT2_PCI_ETH_BASE 0x00030400
  217. /*
  218. * APP block registers
  219. */
  220. #define CT2_HOSTFN_INT_STATUS (CT2_PCI_APP_BASE + 0x00)
  221. #define CT2_HOSTFN_INTR_MASK (CT2_PCI_APP_BASE + 0x04)
  222. #define CT2_HOSTFN_PERSONALITY0 (CT2_PCI_APP_BASE + 0x08)
  223. #define __PME_STATUS_ 0x00200000
  224. #define __PF_VF_BAR_SIZE_MODE__MK 0x00180000
  225. #define __PF_VF_BAR_SIZE_MODE__SH 19
  226. #define __PF_VF_BAR_SIZE_MODE_(_v) ((_v) << __PF_VF_BAR_SIZE_MODE__SH)
  227. #define __FC_LL_PORT_MAP__MK 0x00060000
  228. #define __FC_LL_PORT_MAP__SH 17
  229. #define __FC_LL_PORT_MAP_(_v) ((_v) << __FC_LL_PORT_MAP__SH)
  230. #define __PF_VF_ACTIVE_ 0x00010000
  231. #define __PF_VF_CFG_RDY_ 0x00008000
  232. #define __PF_VF_ENABLE_ 0x00004000
  233. #define __PF_DRIVER_ACTIVE_ 0x00002000
  234. #define __PF_PME_SEND_ENABLE_ 0x00001000
  235. #define __PF_EXROM_OFFSET__MK 0x00000ff0
  236. #define __PF_EXROM_OFFSET__SH 4
  237. #define __PF_EXROM_OFFSET_(_v) ((_v) << __PF_EXROM_OFFSET__SH)
  238. #define __FC_LL_MODE_ 0x00000008
  239. #define __PF_INTX_PIN_ 0x00000007
  240. #define CT2_HOSTFN_PERSONALITY1 (CT2_PCI_APP_BASE + 0x0C)
  241. #define __PF_NUM_QUEUES1__MK 0xff000000
  242. #define __PF_NUM_QUEUES1__SH 24
  243. #define __PF_NUM_QUEUES1_(_v) ((_v) << __PF_NUM_QUEUES1__SH)
  244. #define __PF_VF_QUE_OFFSET1__MK 0x00ff0000
  245. #define __PF_VF_QUE_OFFSET1__SH 16
  246. #define __PF_VF_QUE_OFFSET1_(_v) ((_v) << __PF_VF_QUE_OFFSET1__SH)
  247. #define __PF_VF_NUM_QUEUES__MK 0x0000ff00
  248. #define __PF_VF_NUM_QUEUES__SH 8
  249. #define __PF_VF_NUM_QUEUES_(_v) ((_v) << __PF_VF_NUM_QUEUES__SH)
  250. #define __PF_VF_QUE_OFFSET_ 0x000000ff
  251. #define CT2_HOSTFN_PAGE_NUM (CT2_PCI_APP_BASE + 0x18)
  252. #define CT2_HOSTFN_MSIX_VT_INDEX_MBOX_ERR (CT2_PCI_APP_BASE + 0x38)
  253. /*
  254. * Catapult-2 CPQ block registers
  255. */
  256. #define CT2_HOSTFN_LPU0_MBOX0 (CT2_PCI_CPQ_BASE + 0x00)
  257. #define CT2_HOSTFN_LPU1_MBOX0 (CT2_PCI_CPQ_BASE + 0x20)
  258. #define CT2_LPU0_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x40)
  259. #define CT2_LPU1_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x60)
  260. #define CT2_HOSTFN_LPU0_CMD_STAT (CT2_PCI_CPQ_BASE + 0x80)
  261. #define CT2_HOSTFN_LPU1_CMD_STAT (CT2_PCI_CPQ_BASE + 0x84)
  262. #define CT2_LPU0_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x88)
  263. #define CT2_LPU1_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x8c)
  264. #define CT2_HOSTFN_LPU0_READ_STAT (CT2_PCI_CPQ_BASE + 0x90)
  265. #define CT2_HOSTFN_LPU1_READ_STAT (CT2_PCI_CPQ_BASE + 0x94)
  266. #define CT2_LPU0_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x98)
  267. #define CT2_LPU1_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x9C)
  268. #define CT2_HOST_SEM0_REG 0x000148f0
  269. #define CT2_HOST_SEM1_REG 0x000148f4
  270. #define CT2_HOST_SEM2_REG 0x000148f8
  271. #define CT2_HOST_SEM3_REG 0x000148fc
  272. #define CT2_HOST_SEM4_REG 0x00014900
  273. #define CT2_HOST_SEM5_REG 0x00014904
  274. #define CT2_HOST_SEM6_REG 0x00014908
  275. #define CT2_HOST_SEM7_REG 0x0001490c
  276. #define CT2_HOST_SEM0_INFO_REG 0x000148b0
  277. #define CT2_HOST_SEM1_INFO_REG 0x000148b4
  278. #define CT2_HOST_SEM2_INFO_REG 0x000148b8
  279. #define CT2_HOST_SEM3_INFO_REG 0x000148bc
  280. #define CT2_HOST_SEM4_INFO_REG 0x000148c0
  281. #define CT2_HOST_SEM5_INFO_REG 0x000148c4
  282. #define CT2_HOST_SEM6_INFO_REG 0x000148c8
  283. #define CT2_HOST_SEM7_INFO_REG 0x000148cc
  284. #define CT2_APP_PLL_LCLK_CTL_REG 0x00014808
  285. #define __APP_LPUCLK_HALFSPEED 0x40000000
  286. #define __APP_PLL_LCLK_LOAD 0x20000000
  287. #define __APP_PLL_LCLK_FBCNT_MK 0x1fe00000
  288. #define __APP_PLL_LCLK_FBCNT_SH 21
  289. #define __APP_PLL_LCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH)
  290. enum {
  291. __APP_PLL_LCLK_FBCNT_425_MHZ = 6,
  292. __APP_PLL_LCLK_FBCNT_468_MHZ = 4,
  293. };
  294. #define __APP_PLL_LCLK_EXTFB 0x00000800
  295. #define __APP_PLL_LCLK_ENOUTS 0x00000400
  296. #define __APP_PLL_LCLK_RATE 0x00000010
  297. #define CT2_APP_PLL_SCLK_CTL_REG 0x0001480c
  298. #define __P_SCLK_PLL_LOCK 0x80000000
  299. #define __APP_PLL_SCLK_REFCLK_SEL 0x40000000
  300. #define __APP_PLL_SCLK_CLK_DIV2 0x20000000
  301. #define __APP_PLL_SCLK_LOAD 0x10000000
  302. #define __APP_PLL_SCLK_FBCNT_MK 0x0ff00000
  303. #define __APP_PLL_SCLK_FBCNT_SH 20
  304. #define __APP_PLL_SCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH)
  305. enum {
  306. __APP_PLL_SCLK_FBCNT_NORM = 6,
  307. __APP_PLL_SCLK_FBCNT_10G_FC = 10,
  308. };
  309. #define __APP_PLL_SCLK_EXTFB 0x00000800
  310. #define __APP_PLL_SCLK_ENOUTS 0x00000400
  311. #define __APP_PLL_SCLK_RATE 0x00000010
  312. #define CT2_PCIE_MISC_REG 0x00014804
  313. #define __ETH_CLK_ENABLE_PORT1 0x00000010
  314. #define CT2_CHIP_MISC_PRG 0x000148a4
  315. #define __ETH_CLK_ENABLE_PORT0 0x00004000
  316. #define __APP_LPU_SPEED 0x00000002
  317. #define CT2_MBIST_STAT_REG 0x00014818
  318. #define CT2_MBIST_CTL_REG 0x0001481c
  319. #define CT2_PMM_1T_CONTROL_REG_P0 0x0002381c
  320. #define __PMM_1T_PNDB_P 0x00000002
  321. #define CT2_PMM_1T_CONTROL_REG_P1 0x00023c1c
  322. #define CT2_WGN_STATUS 0x00014990
  323. #define __A2T_AHB_LOAD 0x00000800
  324. #define __WGN_READY 0x00000400
  325. #define __GLBL_PF_VF_CFG_RDY 0x00000200
  326. #define CT2_NFC_STS_REG 0x00027410
  327. #define CT2_NFC_CSR_CLR_REG 0x00027420
  328. #define CT2_NFC_CSR_SET_REG 0x00027424
  329. #define __HALT_NFC_CONTROLLER 0x00000002
  330. #define __NFC_CONTROLLER_HALTED 0x00001000
  331. #define CT2_RSC_GPR15_REG 0x0002765c
  332. #define CT2_CSI_FW_CTL_REG 0x00027080
  333. #define CT2_CSI_FW_CTL_SET_REG 0x00027088
  334. #define __RESET_AND_START_SCLK_LCLK_PLLS 0x00010000
  335. #define CT2_CSI_MAC0_CONTROL_REG 0x000270d0
  336. #define __CSI_MAC_RESET 0x00000010
  337. #define __CSI_MAC_AHB_RESET 0x00000008
  338. #define CT2_CSI_MAC1_CONTROL_REG 0x000270d4
  339. #define CT2_CSI_MAC_CONTROL_REG(__n) \
  340. (CT2_CSI_MAC0_CONTROL_REG + \
  341. (__n) * (CT2_CSI_MAC1_CONTROL_REG - CT2_CSI_MAC0_CONTROL_REG))
  342. #define CT2_NFC_FLASH_STS_REG 0x00014834
  343. #define __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS 0x00000020
  344. /*
  345. * Name semaphore registers based on usage
  346. */
  347. #define BFA_IOC0_HBEAT_REG HOST_SEM0_INFO_REG
  348. #define BFA_IOC0_STATE_REG HOST_SEM1_INFO_REG
  349. #define BFA_IOC1_HBEAT_REG HOST_SEM2_INFO_REG
  350. #define BFA_IOC1_STATE_REG HOST_SEM3_INFO_REG
  351. #define BFA_FW_USE_COUNT HOST_SEM4_INFO_REG
  352. #define BFA_IOC_FAIL_SYNC HOST_SEM5_INFO_REG
  353. /*
  354. * CT2 semaphore register locations changed
  355. */
  356. #define CT2_BFA_IOC0_HBEAT_REG CT2_HOST_SEM0_INFO_REG
  357. #define CT2_BFA_IOC0_STATE_REG CT2_HOST_SEM1_INFO_REG
  358. #define CT2_BFA_IOC1_HBEAT_REG CT2_HOST_SEM2_INFO_REG
  359. #define CT2_BFA_IOC1_STATE_REG CT2_HOST_SEM3_INFO_REG
  360. #define CT2_BFA_FW_USE_COUNT CT2_HOST_SEM4_INFO_REG
  361. #define CT2_BFA_IOC_FAIL_SYNC CT2_HOST_SEM5_INFO_REG
  362. #define CPE_Q_NUM(__fn, __q) (((__fn) << 2) + (__q))
  363. #define RME_Q_NUM(__fn, __q) (((__fn) << 2) + (__q))
  364. /*
  365. * And corresponding host interrupt status bit field defines
  366. */
  367. #define __HFN_INT_CPE_Q0 0x00000001U
  368. #define __HFN_INT_CPE_Q1 0x00000002U
  369. #define __HFN_INT_CPE_Q2 0x00000004U
  370. #define __HFN_INT_CPE_Q3 0x00000008U
  371. #define __HFN_INT_CPE_Q4 0x00000010U
  372. #define __HFN_INT_CPE_Q5 0x00000020U
  373. #define __HFN_INT_CPE_Q6 0x00000040U
  374. #define __HFN_INT_CPE_Q7 0x00000080U
  375. #define __HFN_INT_RME_Q0 0x00000100U
  376. #define __HFN_INT_RME_Q1 0x00000200U
  377. #define __HFN_INT_RME_Q2 0x00000400U
  378. #define __HFN_INT_RME_Q3 0x00000800U
  379. #define __HFN_INT_RME_Q4 0x00001000U
  380. #define __HFN_INT_RME_Q5 0x00002000U
  381. #define __HFN_INT_RME_Q6 0x00004000U
  382. #define __HFN_INT_RME_Q7 0x00008000U
  383. #define __HFN_INT_ERR_EMC 0x00010000U
  384. #define __HFN_INT_ERR_LPU0 0x00020000U
  385. #define __HFN_INT_ERR_LPU1 0x00040000U
  386. #define __HFN_INT_ERR_PSS 0x00080000U
  387. #define __HFN_INT_MBOX_LPU0 0x00100000U
  388. #define __HFN_INT_MBOX_LPU1 0x00200000U
  389. #define __HFN_INT_MBOX1_LPU0 0x00400000U
  390. #define __HFN_INT_MBOX1_LPU1 0x00800000U
  391. #define __HFN_INT_LL_HALT 0x01000000U
  392. #define __HFN_INT_CPE_MASK 0x000000ffU
  393. #define __HFN_INT_RME_MASK 0x0000ff00U
  394. #define __HFN_INT_ERR_MASK \
  395. (__HFN_INT_ERR_EMC | __HFN_INT_ERR_LPU0 | __HFN_INT_ERR_LPU1 | \
  396. __HFN_INT_ERR_PSS | __HFN_INT_LL_HALT)
  397. #define __HFN_INT_FN0_MASK \
  398. (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \
  399. __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \
  400. __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0)
  401. #define __HFN_INT_FN1_MASK \
  402. (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \
  403. __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \
  404. __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1)
  405. /*
  406. * Host interrupt status defines for catapult-2
  407. */
  408. #define __HFN_INT_MBOX_LPU0_CT2 0x00010000U
  409. #define __HFN_INT_MBOX_LPU1_CT2 0x00020000U
  410. #define __HFN_INT_ERR_PSS_CT2 0x00040000U
  411. #define __HFN_INT_ERR_LPU0_CT2 0x00080000U
  412. #define __HFN_INT_ERR_LPU1_CT2 0x00100000U
  413. #define __HFN_INT_CPQ_HALT_CT2 0x00200000U
  414. #define __HFN_INT_ERR_WGN_CT2 0x00400000U
  415. #define __HFN_INT_ERR_LEHRX_CT2 0x00800000U
  416. #define __HFN_INT_ERR_LEHTX_CT2 0x01000000U
  417. #define __HFN_INT_ERR_MASK_CT2 \
  418. (__HFN_INT_ERR_PSS_CT2 | __HFN_INT_ERR_LPU0_CT2 | \
  419. __HFN_INT_ERR_LPU1_CT2 | __HFN_INT_CPQ_HALT_CT2 | \
  420. __HFN_INT_ERR_WGN_CT2 | __HFN_INT_ERR_LEHRX_CT2 | \
  421. __HFN_INT_ERR_LEHTX_CT2)
  422. #define __HFN_INT_FN0_MASK_CT2 \
  423. (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \
  424. __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \
  425. __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0_CT2)
  426. #define __HFN_INT_FN1_MASK_CT2 \
  427. (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \
  428. __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \
  429. __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1_CT2)
  430. /*
  431. * asic memory map.
  432. */
  433. #define PSS_SMEM_PAGE_START 0x8000
  434. #define PSS_SMEM_PGNUM(_pg0, _ma) ((_pg0) + ((_ma) >> 15))
  435. #define PSS_SMEM_PGOFF(_ma) ((_ma) & 0x7fff)
  436. #endif /* __BFI_REG_H__ */